# mos integrated circuit µPD16311

# 1/8- to 1/16-DUTY FIP<sup>™</sup> (VFD) CONTROLLER/DRIVER

The  $\mu$ PD16311 is a FIP (Fluorescent Indicator Panel or Vacuum Fluorescent Display) controller/driver that is driven on a 1/8- to 1/16 duty factor. It consists of 12 segment output lines, 8 grid output lines, 8 segment/grid output drive lines, a display memory, a control circuit, and a key scan circuit. Serial data is input to the  $\mu$ PD16311 through a three-line serial interface. This FIP controller/driver is ideal as a peripheral device of a single-chip microcomputer.

#### FEATURES

NEC

- Many display modes (12-segment & 16-digit to 20-segment & 8-digit)
- Key scanning (12 × 4 matrices)
- Dimming circuit (eight steps)
- High-voltage output (VDD 35 V max).
- LED ports (5 chs., 20 mA max).
- General-purpose input port (4 bits)
- No external resistor necessary for driver outputs (P-ch open-drain + pull-down resistor output)
- Serial interface (CLK, STB, DIN, DOUT)

#### **ORDERING INFORMATION**

| Part Number    | Package                  |
|----------------|--------------------------|
| μPD16311GC-AB6 | 52-pin plastic QFP (∏14) |

#### **BLOCK DIAGRAM**



NEC

#### PIN CONFIGURATION (Top View)



Use all the power pins. Leave the IC pin open.

#### **Pin Function**

| Pin No.              | Symbol                               | Pin Name                              | Description                                                                                                                                                                                                                                                                                                     |
|----------------------|--------------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6                    | Din                                  | Data input                            | Inputs serial data at rising edge of shift clock, starting from lower bit.                                                                                                                                                                                                                                      |
| 5                    | Dout                                 | Data output                           | Outputs serial data at falling edge of shift clock, starting from lower bit. This is N-ch open-drain output pin.                                                                                                                                                                                                |
| 9                    | STB                                  | Strobe                                | Initializes serial interface at rising or falling edge to make $\mu$ PD16311 waiting for reception of command. Data input after STB has fallen is processed as command. While command data is processed, current processing is stopped, and serial interface is initialized. While STB is high, CLK is ignored. |
| 8                    | CLK                                  | Clock input                           | Reads serial data at rising edge, and outputs data at falling edge.                                                                                                                                                                                                                                             |
| 52                   | OSC                                  | Oscillator pin                        | Connect resistor for determining oscillation frequency to this pin.                                                                                                                                                                                                                                             |
| 15 to 26             | Seg1/KS1 to<br>Seg12/KS12            | High-voltage output<br>(segment)      | Segment output pins (Dual function as key source)                                                                                                                                                                                                                                                               |
| 44 to 37             | Grid1 to Grid6                       | High-voltage output (grid)            | Grid output pins                                                                                                                                                                                                                                                                                                |
| 27 to 32<br>35 to 36 | Seg13/Grid16 to<br>Seg20/Grid9       | High-voltage output<br>(segment/grid) | These pins are selectable for segment or grid output.                                                                                                                                                                                                                                                           |
| 50 to 46             | LED <sub>1</sub> to LED <sub>5</sub> | LED output                            | CMOS output. +20 mA max.                                                                                                                                                                                                                                                                                        |
| 10 to 13             | Key1 to Key4                         | Key data input                        | Data input to these pins is latched at end of display cycle.                                                                                                                                                                                                                                                    |
| 1 to 4               | SW1 to SW4                           | Switch input                          | These pins constitute 4-bit general-purpose input port.                                                                                                                                                                                                                                                         |
| 14, 33, 45           | Vdd                                  | Logic power                           | 5 V ± 10 %                                                                                                                                                                                                                                                                                                      |
| 51                   | Vss                                  | Logic ground                          | Connect this pin to GND of system.                                                                                                                                                                                                                                                                              |
| 34                   | Vee                                  | Pull-down level                       | Vdd - 35 V max.                                                                                                                                                                                                                                                                                                 |
| 7                    | IC                                   | Internally connected                  | Be sure to leave this pin open (this pin is at $V_{DD}$ level).                                                                                                                                                                                                                                                 |

\_\_\_\_\_

#### Display RAM Address and Display Mode

The display RAM stores the data transmitted from an external device to the  $\mu$ PD16311 through the serial interface, and is assigned addresses as follows, in units of 8 bits:

| Seg1 | Seg <sub>4</sub> | Seg           | Seg <sub>12</sub> | Seg <sub>16</sub> | s Seg <sub>20</sub> | )                 |
|------|------------------|---------------|-------------------|-------------------|---------------------|-------------------|
| 00 H | HL I             | <b>00 H</b> u | 01 H∟             | <b>01 H</b> u     | 02 H∟               | DIG <sub>1</sub>  |
| 03 H | <b>⊣</b> ∟       | <b>03 H</b> u | 04 H∟             | <b>04 H</b> ⊍     | 05 H∟               | DIG <sub>2</sub>  |
| 06 H | HL I             | <b>06 H</b> ⊍ | 07 H∟             | <b>07 H</b> ⊍     | 08 H∟               | DIG₃              |
| 09 H | <b>⊣</b> ∟       | <b>09 H</b> u | 0 AH∟             | <b>0 AH</b> ⊍     | 0 BH∟               | DIG4              |
| 0 CI | ΗL               | 0 CHu         | 0 DH∟             | 0 DHu             | 0 EH∟               | DIG₅              |
| 0 Fł | <b>-</b> I∟      | 0 FH⊍         | 10 H∟             | 10 Hu             | 11 H∟               | DIG <sub>6</sub>  |
| 12 H | <b>⊣</b> ∟       | 12 H⊍         | 13 H∟             | 13 H⊍             | 14 H∟               | DIG7              |
| 15 H | HL I             | <b>15 H</b> ⊍ | 16 H∟             | <b>16 H</b> ⊍     | 17 H∟               | DIG8              |
| 18 H | -IL              | 18 H⊍         | 19 H∟             | <b>19 H</b> u     | 1 AH∟               | DIG9              |
| 1 BI | <del>ا</del> د   | 1 BH⊍         | 1 CH⊾             | 1 CH⊍             | 1 DH∟               | DIG10             |
| 1 EI | ΗL               | 1 EH⊍         | 1 FH⊾             | 1 FH⊍             | 20 H∟               | DIG11             |
| 21 H | <b>⊣</b> ∟       | 21 H⊍         | 22 H∟             | <b>22 H</b> ⊍     | 23 H∟               | DIG12             |
| 24 H | -IL              | <b>24 H</b> ⊍ | 25 H∟             | <b>25 H</b> u     | 26 H∟               | DIG <sub>13</sub> |
| 27 H | <b>−</b> L       | <b>27 H</b> ⊍ | 28 H∟             | <b>28 H</b> ⊍     | 29 H∟               | DIG14             |
| 2 AI | -IL              | 2 AHu         | 2 BH∟             | <b>2 BH</b> ⊍     | 2 CH∟               | DIG <sub>15</sub> |
| 2 DI | ΗL               | 2 DH⊍         | 2 EH∟             | 2 EH⊍             | 2 FH∟               | DIG <sub>16</sub> |

| bo | b3          | b7         |     |
|----|-------------|------------|-----|
|    | XX H∟       | XX Hu      |     |
| L  | ower 4 bits | Higher 4 b | its |

Only the lower 4 bits of the addresses assigned to Seg<sub>17</sub> through Seg<sub>20</sub> are valid, and the higher 4 bits are ignored.

#### Key Matrix and Key-Input Data Storage RAM

The key matrix is of  $12 \times 4$  configuration, as shown below.



The data of each key is stored as illustrated below, and is read by a read command, starting from the least significant bit.

| KEY1KEY4                          | KEY1KEY4                          | _                |
|-----------------------------------|-----------------------------------|------------------|
| Seg1/KS1                          | Seg <sub>2</sub> /KS <sub>2</sub> |                  |
| Seg <sub>3</sub> /KS <sub>3</sub> | Seg₄/KS₄                          |                  |
| Seg₅/KS₅                          | Seg <sub>6</sub> /KS <sub>6</sub> |                  |
| Seg7/KS7                          | Seg <sub>8</sub> /KS <sub>8</sub> |                  |
| Seg <sub>9</sub> /KS <sub>9</sub> | Seg10/KS10                        |                  |
| Seg11/KS11                        | Seg12/KS12                        | Reading sequence |
| b0 b3                             | b4b7                              | -                |

When the most significant bit of data (Seg12 b7) has been read, the least significant bit of the next data (Seg1 b0) is read.

#### LED Port

Data is written to the LED port by a write command, starting from the least significant bit of the port. When a bit of this port is 0, the corresponding LED lights; when the bit is 1, the LED goes off. The data of bits 6 through 8 is ignored.



On power application, all the LEDs remain dark.

#### SW Data

The SW data is read by a read command, starting from the least significant bit. Bits 5 through 8 of the SW data are 0.



#### Command

A command sets the display mode and status of the FIP driver.

The first 1 byte input to the  $\mu$ PD16311 through the D<sub>IN</sub> pin after the STB pin has fallen is regarded as a command.

If STB is made high while a command/data is transmitted, serial communication is initialized, and the command/data being transmitted is invalid (however, the command/data already transmitted remains valid).

#### (1) Display mode setting command

This command initializes the  $\mu$ PD16311 and selects the number of segments and number of grids (1/8 to 1/16 duty, 12 segments to 20 segments).

When this command is executed, display is forcibly turned off, and key scanning is also stopped. To resume display, a display ON command must be executed. If the same mode is selected, however, nothing is performed.



On power application, the 16-digit, 12-segment mode is selected.

#### (2) Data setting command

This command sets data write and data read modes.



On power application, the normal operation mode and address increment mode are set.

#### (3) Address setting command

This command sets an address of the display memory.



If address 30H or higher is set, the data is ignored, until a correct address is set.

On power application, the address is set to 00H.

(4) Display control command



On power application, the 1/16-pulse width is set and the display is turned off.

\*: On power application, key scanning is stopped.



#### Key Scanning and Display Timing

One cycle of key scanning consists of two frames, and data of  $12 \times 4$  matrices is stored in RAM.

#### **Serial Communication Format**

Reception (command/data write)



Because the D<sub>OUT</sub> pin is an N-ch, open-drain output pin, be sure to connect an external pull-up resistor to this pin (1 k $\Omega$  to 10 k $\Omega$ ).

\*: When data is read, a wait time twait of 1  $\mu$ s is necessary since the rising of the eighth clock that has set the command, until the falling of the first clock that has read the data.

#### ABSOLUTE MAXIMUM RATINGS (Ta = 25 °C, Vss = 0 V)

| PARAMETER                     | SYMBOL      | RATINGS                      | UNIT |
|-------------------------------|-------------|------------------------------|------|
| Logic Supply Voltage          | Vdd         | -0.5 to +7.0                 | V    |
| Driver Supply Voltage         | Vee         | VDD +0.5 to VDD -40          | V    |
| Logic Input Voltage           | VI1         | –0.5 to V <sub>DD</sub> +0.5 | V    |
| FIP Driver Output Voltage     | Vo2         | Vee -0.5 to Vdd +0.5         | V    |
| LED Driver Output Current     | <b>I</b> O1 | +25                          | mA   |
| FIP Driver Output Current     | 02          | −40 (grid)<br>−15 (segment)  | mA   |
| Power Dissipation             | Po          | 1200*                        | mW   |
| Operating Ambient Temperature | Topt        | -40 to +85                   | °C   |
| Storage Temperature           | Tstg        | -65 to +150                  | °C   |

\*: Derate at  $-9.6 \text{ mW/}^{\circ}\text{C}$  at T<sub>a</sub> = 25 °C or higher.

#### **RECOMMENDED OPERATING CONDITIONS (Ta = -20 to +70 °C, Vss = 0 V)**

| PARAMETER                | SYMBOL | MIN.      | TYP. | MAX.      | UNIT | TEST CONDITIONS |
|--------------------------|--------|-----------|------|-----------|------|-----------------|
| Logic Supply Voltage     | Vdd    | 4.5       | 5    | 5.5       | V    |                 |
| High-Level Input Voltage | Vih    | 0.7 • Vdd |      | Vdd       | V    |                 |
| Low-Level Input Voltage  | VIL    | 0         |      | 0.3 • Vdd | V    |                 |
| Driver Supply Votlage    | Vee    | 0         |      | Vdd - 35  | V    |                 |

Maximum power consumption  $P_{MAX}$  = FIP driver dissipation + R<sub>L</sub> dissipation + LED driver dissipation + dynamic power consumption

Where segment current = 3 mA, grid current = 15 mA, and LED current = 20 mA, FIP driver dissipation = number of segments × 6 + number of grids/(number of grids + 1) × 30 (mW) RL dissipation =  $(V_{DD} - V_{EE})^2/50 \times (segment + 1) (mW)$ LED driver dissipation = number of LEDs × 20 (mW) Dynamic power consumption =  $V_{DD} \times 5$  (mW)

Example Where VEE = -30 V, VDD = 5 V, and in 16-segment and 12-digit modes, FIP driver dissipation =  $16 \times 6 + 12/13 \times 35 = 128$ RL dissipation =  $35^2/50 \times 17 = 417$ LED driver dissipation =  $5 \times 20 = 100$ Dynamic power consumption =  $5 \times 5 = 25$ 

Total 670 mW

## ELECTRICAL SPECIFICATIONS (Ta = -20 to +70 °C, VDD = 4.5 to 5.5 V, Vss = 0 V, VEE = VDD -35 V)

| PARAMETER                   | SYMBOL | MIN.    | TYP. | MAX.    | UNIT | TEST CONDITIONS                                                             |
|-----------------------------|--------|---------|------|---------|------|-----------------------------------------------------------------------------|
| High-Level Output Voltage   | Vон1   | 0.9 Vdd |      |         | V    | LED1 – LED5, Іон1 = –1 mA                                                   |
| Low-Level Output Voltage    | Vol1   |         |      | 1       | V    | LED1 – LED5, Iol1 = 20 mA                                                   |
| Low-Level Output Voltage    | Vol2   |         |      | 0.4     | V    | Dout, Iol2 = 4 mA                                                           |
| High-Level Output Current   | ОН21   | -3      |      |         | mA   | Vo = VDD -2 V, Seg1 to Seg12                                                |
| High-Level Output Current   | Іон22  | -15     |      |         | mA   | Vo = V <sub>DD</sub> -2 V, Grid1 to Grid8,<br>Seg13/ Grid16 to Seg12/ Grid9 |
| Driver Leakage Current      | OLEAK  |         |      | -10     | μA   | $V_0 = V_{DD} - 35 V$ , driver off                                          |
| Output Pull-Down Resistor   | R∟     | 50      | 100  | 150     | KΩ   | Driver output                                                               |
| Input Current               | h      |         |      | ±1      | μA   | VI = VDD or Vss                                                             |
| High-Level Input Voltage    | Vih    | 0.7 Vdd |      |         | V    |                                                                             |
| Low-Level Input Voltage     | VIL    |         |      | 0.3 Vdd | V    |                                                                             |
| Hysteresis Voltage          | Vн     |         | 0.35 |         | V    | CLK, DIN, STB                                                               |
| Dynamic Current Consumption | IDDdyn |         |      | 5       | mA   | Under no load, display off                                                  |

## SWITCHING CHARACTERISTICS (Ta = -20 to +70 °C, VDD = 4.5 to 5.5 V, VEE = -30 V)

| PARAMETER               | SYMBOL            | MIN. | TYP. | MAX. | UNIT | TEST CONDITIONS          |                                                   |
|-------------------------|-------------------|------|------|------|------|--------------------------|---------------------------------------------------|
| Oscillation Frequency   | tosc              | 350  | 500  | 650  | kHz  | R = 56 kΩ                |                                                   |
| Propagation Delay Time  | <b>t</b> PLZ      |      |      | 300  | ns   | $CLK\toD_OUT$            |                                                   |
|                         | <b>t</b> PZL      |      |      | 100  | ns   | C∟ = 15 pF, R∟ = 10 kΩ   |                                                   |
| Rise Time               | t <sub>TZH1</sub> |      |      | 2    | μs   | CL = 300 pF              | Seg1 to Seg12                                     |
|                         | ttzh2             |      |      | 0.5  | μS   |                          | Grid₁ to Gridଌ,<br>Seg₁₃/Grid₁₀ to<br>Seg₂₀/Grid∍ |
| Fall time               | tтнz              |      |      | 120  | μS   | C∟ = 300 pF, Segn, Gridn |                                                   |
| Maximum Clock Frequency | fmax.             | 1    |      |      | MHz  | Duty = 50 %              |                                                   |
| Input Capacitance       | Cı                |      |      | 15   | pF   |                          |                                                   |

### TIMING CONDITIONS (Ta = -20 to +70 °C, VDD = 4.5 to 5.5 V)

| PARAMETER          | SYMBOL         | MIN. | TYP. | MAX. | UNIT | TEST CONDITIONS                     |
|--------------------|----------------|------|------|------|------|-------------------------------------|
| Clock Pulse Width  | PWclk          | 400  |      |      | ns   |                                     |
| Strobe Pulse Width | PWstb          | 1    |      |      | μS   |                                     |
| Data Setup Time    | <b>t</b> SETUP | 100  |      |      | ns   |                                     |
| Data Hold Time     | thold          | 100  |      |      | ns   |                                     |
| Clock-Strobe Time  | tclk-stb       | 1    |      |      | μs   | $CLK \uparrow \to STB \uparrow$     |
| Wait Time          | twait          | 1    |      |      | μS   | $CLK \uparrow \to CLK \downarrow^*$ |

\*: Refer to page 11.

#### Switching Characteristic Waveform



#### Applications



Command 1: sets data

Command 2: sets address

Data: display data

#### RECOMMENDED SOLDERING CONDITIONS

The following conditions (see table below) must be met when soldering this product. Please consult with our sales officers in case other soldering process is used or in case soldering is done under different conditions.

#### μPD16311GC-AB6

| Soldering process      | Soldering conditions                                                                                                                                               | Symbol    |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Infrared ray reflow    | Peak package's surface temperature: 235 °C or below,<br>Reflow time: 30 seconds or below (210 °C or higher),<br>Number of reflow process: 2, Exposure limit*: None | IR35-00-2 |
| VPS                    | Peak package's surface temperature: 215 °C or below,<br>Reflow time: 40 seconds or below (200 °C or higher),<br>Number of reflow process: 2, Exposure limit*: None | VP15-00-2 |
| Wave soldering         | Solder temperature: 260 °C or below,<br>Flow time: 10 seconds or below,<br>Number of flow process: 1, Exposure limit*: None                                        | WS60-00-1 |
| Partial heating method | Terminal temperature: 300 °C or below,<br>Flow time: 10 seconds or below,<br>Exposure limit*: None                                                                 |           |

 \* Exposure limit before soldering after dry-pack package is opened. Storage conditions: 25 °C and relative humidity at 65 % or less.

Note Do not apply more than a single process at once, except for "Partial heating method".

## 52 PIN PLASTIC QFP (14 $\times$ 14)



detail of lead end



Each lead centerline is located within 0.20 mm (0.008 inch) of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS            | INCHES                           |
|------|------------------------|----------------------------------|
|      |                        |                                  |
| A    | 17.6±0.4               | 0.693±0.016                      |
| В    | 14.0±0.2               | $0.551\substack{+0.009\\-0.008}$ |
| С    | 14.0±0.2               | $0.551^{+0.009}_{-0.008}$        |
| D    | 17.6±0.4               | 0.693±0.016                      |
| F    | 1.0                    | 0.039                            |
| G    | 1.0                    | 0.039                            |
| Н    | 0.40±0.10              | $0.016\substack{+0.004\\-0.005}$ |
| 1    | 0.20                   | 0.008                            |
| J    | 1.0 (T.P.)             | 0.039 (T.P.)                     |
| К    | 1.8±0.2                | $0.071^{+0.008}_{-0.009}$        |
| L    | 0.8±0.2                | $0.031^{+0.009}_{-0.008}$        |
| М    | $0.15^{+0.10}_{-0.05}$ | $0.006^{+0.004}_{-0.003}$        |
| N    | 0.10                   | 0.004                            |
| Р    | 2.6                    | 0.102                            |
| Q    | 0.1±0.1                | 0.004±0.004                      |
| R    | 5°±5°                  | 5°±5°                            |
| S    | 3.0 MAX.               | 0.119 MAX.                       |
|      |                        | P52GC-100-AB6-4                  |

[MEMO]

\_\_\_\_\_

#### FIP<sup>™</sup> is a trademark of NEC Corporation.

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.

NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.

While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.

NEC devices are classified into the following three quality grades:

"Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.

Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots

- Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
- Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

Anti-radioactive design is not implemented in this product.

M4 96.5