

# QUAD, Parallel-Input, Voltage Output, 12-/10-Bit Digital-to-Analog Converter

# AD5582/AD5583

#### **FEATURES**

12-Bit Linearity and Monotonic –40°C to +125°C
Single +5V to +12V or dual ±5V supply
Unipolar or Bipolar Operation
Double Buffered Registers Enable Simultaneous MultiChannels Update
4 Separate Rail-to Rail Reference Inputs
Parallel Interface
Data Readback Capability
5µs Settling Time

#### APPLICATIONS

Process Control Equipment Closed Loop Servo Control Data Acquisition Systems Digitally Controlled Calibration Motor Control Optical Network Control Loops

#### GENERAL DESCRIPTION

The AD5582/AD5583 family of quad, 12-/10-bit, voltage-output digital-to-analog converter is designed to operate from a single +5 to +15 volt or a dual ±5V supply. Built using a CBCMOS process, this monolithic DAC offers the user low cost, and ease-of-use in single or dual-supply systems.

The applied external reference  $V_{REF}$  determines the full-scale output voltage. Valid  $V_{REF}$  values include  $V_{SS} < V_{REF} < V_{DD}$  resulting in a wide selection of full scale outputs. For multiplying applications AC inputs can be as large as  $|V_{DD} - V_{SS}|$ . Two on-board precision trimmed resistors are available for 4-Quadrant configurations.

A doubled-buffered parallel interface offers 25Mbps data load rates. A common level-sensitive load-DAC strobe  $(\overline{LDAC})$  input allows simultaneous update of all DAC outputs from previously loaded Input Registers. An external asynchronous reset  $(\overline{RS})$  forces all registers to the zero code state when MSB='0' or to midscale when MSB='1'.

Both parts are offered in the same pin-out to allow users to select the amount of resolution appropriate for their application without circuit card redesign.

The AD5582/AD5583 are specified over the extended industrial (-40°C to +125°C) temperature range. Packages available include thin 1.1 mm TSSOP-48 package.

#### FUNCTIONAL DIAGRAM





Figure 1 Using Onboard Offset resistors to generate a negative voltage REF

# AD5582/AD5583

ELECTRICAL CHARACTERISTICS at V<sub>DD</sub> =+5V, V<sub>SS</sub> = -5V, V<sub>L</sub> = +5V±10%, V<sub>REFH</sub> = +2.5V, V<sub>REFL</sub> = -2.5V, -40°C < T<sub>A</sub> < +125°C, unless otherwise noted.

| PARAMETER                                  | SYMBOL                             | L CONDITION                                                           |          | TYP | MAX             | UNITS       |
|--------------------------------------------|------------------------------------|-----------------------------------------------------------------------|----------|-----|-----------------|-------------|
| STATIC PERFORMANCE                         | 1                                  | 1                                                                     | 1        | II. | II.             | 1           |
| Resolution <sup>1</sup>                    | N                                  | AD5582                                                                |          | 12  |                 | Bits        |
| Resolution <sup>1</sup>                    | N                                  | AD5583                                                                |          | 10  |                 | Bits        |
| Relative Accuracy <sup>2</sup>             | INL                                |                                                                       | -1       |     | +1              | LSB         |
| Differential Nonlinearity <sup>2</sup>     | DNL                                | Monotonic                                                             | -1       |     | _               | LSB         |
| Zero-Scale Error                           | $v_{ZSE}$                          | $Data = 000_{\text{H}}$                                               |          |     | 2               | LSB         |
| Full-Scale Voltage Error                   | $V_{FSE}$                          | $Data = FFF_{H}$                                                      |          |     | 2               | LSB         |
| Full-Scale Tempco <sup>3</sup>             | $TCV_{FS}$                         |                                                                       |          | 10  |                 | ppm/°C      |
| REFERENCE INPUT                            |                                    |                                                                       |          |     |                 |             |
| V <sub>REFH</sub> Input Range <sup>4</sup> | $v_{REFH}$                         |                                                                       | $V_{SS}$ |     | V <sub>DD</sub> | V           |
| V <sub>REFL</sub> Input Range <sup>4</sup> | $v_{REFL}$                         |                                                                       | $V_{SS}$ |     | $V_{_{ m DD}}$  | V           |
| Input Resistance <sup>8</sup>              | R <sub>REF</sub>                   | $Data = 555_{H}$                                                      | 10       |     |                 | $K\Omega^5$ |
| Input Capacitance <sup>3</sup>             | C <sub>REF</sub>                   |                                                                       |          | 80  |                 | pF          |
| REF Input Current                          | I <sub>REF</sub>                   |                                                                       |          |     | 500             | μΑ          |
| REF Multiplying Bandwidth                  | $BW_{REF}$                         |                                                                       |          |     |                 | Hz          |
| ANALOG OUTPUT                              | 1132                               |                                                                       |          |     |                 | ı           |
| Output Current                             | IOUT                               | Data = $800_{\text{H}}$ , $\Delta V_{\text{OUT}} = 4\text{LSB}$       |          |     | ±2              | mA          |
| Capacitive Load <sup>3</sup>               | $C_{L}$                            | No Oscillation                                                        |          | 500 |                 | pF          |
| LOGIC INPUTS                               |                                    |                                                                       |          |     |                 |             |
| Logic Input Low Voltage                    | $v_{\mathrm{IL}}$                  | $V_{L} = 5V \pm 10\%$                                                 |          |     | 0.8             | V           |
| Logic Input High Voltage                   | $v_{\mathrm{IH}}$                  | $V_{L} = 5V \pm 10\%$                                                 | 2.4      |     |                 | V           |
| Input Leakage Current                      | IIL                                |                                                                       |          |     |                 | μΑ          |
| Input Capacitance <sup>3</sup>             | $c_{IL}$                           |                                                                       |          |     |                 | pF          |
| Output Voltage High                        | V <sub>OH</sub>                    | $I_{OH} = -0.8 \text{mA}$                                             | 2.4      |     |                 | v           |
| Output Voltage Low                         | $V_{OL}$                           | $I_{OL} = 1.6 \text{mA}$                                              |          |     | 0.4             | V           |
| AC CHARACTERISTICS                         |                                    | 1 02                                                                  |          |     |                 | •           |
| Output Slew Rate                           | SR                                 | Data = $000_{\text{H}}$ to $FFF_{\text{H}}$ to $000_{\text{H}}$       |          | 2   |                 | V/µs        |
| Settling Time <sup>7</sup>                 | $t_{S}$                            | To ±0.1% of Full Scale                                                |          | 5   |                 | μs          |
| Shutdown Recovery                          | t <sub>SDR</sub>                   |                                                                       |          |     |                 | μs          |
| DAC Glitch                                 | Q                                  | Code 7FF <sub>H</sub> to 800 <sub>H</sub> to 7FF <sub>H</sub>         |          | 100 |                 | nVs         |
| Digital Feed Through                       | V <sub>OUT</sub> /t <sub>CS</sub>  | Data=800 <sub>H</sub> , <del>CS</del> toggles at f=16MHz              |          | 5   |                 | nVs         |
| Analog Crosstalk                           | V <sub>OUT</sub> /V <sub>REF</sub> | $V_{REF} = 1.5V_{DC} + 1V_{P-P}$ , Data = 000 <sub>H</sub> , f=100KHz |          | -80 |                 | dB          |
| Output Noise                               | $e_{ m N}$                         |                                                                       |          | 40  |                 | nV√H        |
| SUPPLY CHARACTERISTICS                     |                                    |                                                                       |          |     |                 | _           |
| Positive Supply Current                    | $I_{\mathrm{DD}}$                  | $V_{IL} = 0V$ , No Load                                               |          |     | 3               | mA          |
| Negative Supply Current                    | $I_{SS}$                           | $V_{IL} = 0V$ , No Load                                               |          |     | 3               | mA          |
| Power Dissipation                          | P <sub>DISS</sub>                  | $V_{IL} = 0V$ , No Load                                               |          |     | 30              | mW          |
| Power Supply Sensitivity                   | PSS                                | $\Delta V_{DD} = \pm 5\%$                                             |          | 30  |                 | ppm/V       |
| NOTES                                      | 1 55                               | 7 A DD - ±3 /0                                                        |          | 50  |                 | Phin        |

#### NOTES:

- 1. DAC Output Equation:  $V_{OUT} = V_{REFL} + [(V_{REFH} V_{REFL})*Code/2^N]$ , where Code = data loaded in corresponding DAC register A, B, C, D and N equals the DAC resolution AD5582 = 12, AD5583 = 10 bits. One LSB = VREF/4096V for the 12-bit AD5582.
- 2. The first two codes (000H, 001H) are excluded from the linearity error measurement in single supply operation.
- 3. These parameters are guaranteed by design and not subject to production testing.
- 4. When  $V_{REF}$  is connected to either the  $V_{DD}$  or the  $V_{SS}$  power supply the corresponding  $V_{OUT}$  voltage will program between ground and the supply voltage minus the offset voltage of the output buffer, which is the same as the  $V_{ZSE}$  error specification. See additional discussion in the operation section of the data sheet
- 5. Typical specifications represent average readings measured at 25°C.
- 6. The settling time specification does not apply for negative going transitions within the last 3 LSBs of ground in single supply operation.

## AD5582/AD5583

ELECTRICAL CHARACTERISTICS at V<sub>DD</sub> =+15V, V<sub>SS</sub> = 0V, V<sub>L</sub> =+5V±10%, V<sub>REFH</sub> = +10V, V<sub>REFL</sub> = 0V, -40°C < T<sub>A</sub> < +125°C, unless otherwise noted.

| PARAMETER                                  | AMETER SYMBOL CONDITION            |                                                                 | MIN      | TYP | MAX      | UNITS       |
|--------------------------------------------|------------------------------------|-----------------------------------------------------------------|----------|-----|----------|-------------|
| STATIC PERFORMANCE                         |                                    |                                                                 | I        | 1   | 1        |             |
| Resolution <sup>1</sup>                    | N                                  | AD5582                                                          |          | 12  |          | Bits        |
| Resolution <sup>1</sup>                    | N                                  | AD5583                                                          |          | 10  |          | Bits        |
| Relative Accuracy <sup>2</sup>             | INL                                |                                                                 | -1       |     | +1       | LSB         |
| Differential Nonlinearity <sup>2</sup>     | DNL                                | Monotonic                                                       | -1       |     | _        | LSB         |
| Zero-Scale Error                           | V <sub>ZSE</sub>                   | $Data = 000_{\text{H}}$                                         |          |     | 2        | LSB         |
| Full-Scale Voltage Error                   | $v_{FSE}$                          | $Data = FFF_{H}$                                                |          |     | 2        | LSB         |
| Full-Scale Tempco <sup>3</sup>             | TCV <sub>FS</sub>                  |                                                                 |          | 10  |          | ppm/°C      |
| REFERENCE INPUT                            | 1                                  |                                                                 | ı        | 1   | 1        | I .         |
| V <sub>REFH</sub> Input Range <sup>4</sup> | $V_{REFH}$                         |                                                                 | $V_{SS}$ |     | $V_{DD}$ | V           |
| V <sub>REFL</sub> Input Range <sup>4</sup> | $v_{REFL}$                         |                                                                 | 0        |     | $V_{DD}$ | V           |
| Input Resistance <sup>8</sup>              | R <sub>REF</sub>                   | $Data = 555_{H}$                                                | 10       |     |          | $K\Omega^5$ |
| Input Capacitance <sup>3</sup>             | $C_{REF}$                          |                                                                 |          | 80  |          | pF          |
| REF Input Current                          | $I_{REF}$                          |                                                                 |          |     | 500      | μΑ          |
| REF Multiplying Bandwidth                  | $BW_{REF}$                         |                                                                 |          |     |          | Hz          |
| ANALOG OUTPUT                              | <b>-</b>                           |                                                                 | I        |     |          | l .         |
| Output Current                             | IOUT                               | Data = $800_{\text{H}}$ , $\Delta V_{\text{OUT}} = 4L\text{SB}$ |          |     | +5       | mA          |
| Capacitive Load <sup>3</sup>               | $c_{L}$                            | No Oscillation                                                  |          | 500 |          | pF          |
| LOGIC INPUTS/OUTPUTS                       | <b>-</b>                           |                                                                 | I        |     |          | l .         |
| Logic Input Low Voltage                    | $v_{IL}$                           |                                                                 |          |     | 0.8      | V           |
| Logic Input High Voltage                   | $v_{IH}$                           |                                                                 | 2.4      |     |          | V           |
| Input Leakage Current                      | $I_{ m IL}$                        |                                                                 |          |     |          | μΑ          |
| Input Capacitance <sup>3</sup>             | $c_{IL}$                           |                                                                 |          |     |          | pF          |
| Output Voltage High                        | $V_{OH}$                           | $I_{OH} = -0.8 \text{mA}$                                       | 2.4      |     |          | V           |
| Output Voltage Low                         | $V_{OL}$                           | $I_{OL} = 1.6 \text{mA}$                                        |          |     | 0.4      | V           |
| AC CHARACTERISTICS                         |                                    |                                                                 | T        | 1   | 1        | T           |
| Output Slew Rate                           | SR                                 | Data = $000_{\text{H}}$ to $FFF_{\text{H}}$ to $000_{\text{H}}$ |          | 2   |          | V/µs        |
| Settling Time <sup>7</sup>                 | $t_{S}$                            | To ±0.1% of Full Scale                                          |          | 5   |          | μs          |
| Shutdown Recovery                          | $t_{SDR}$                          |                                                                 |          |     |          | μs          |
| DAC Glitch                                 | Q                                  | Code 7FF <sub>H</sub> to 800 <sub>H</sub> to 7FF <sub>H</sub>   |          | 100 |          | nVs         |
| Digital Feed Through                       | $V_{OUT}/t_{CS}$                   | Data= $800_H$ , $\overline{CS}$ toggles at f= $16MHz$           |          | 5   |          | nVs         |
| Analog Crosstalk                           | V <sub>OUT</sub> /V <sub>REF</sub> | $V_{REFH} = 2.5V_{DC} + 1V_{P-P}$ , Data = $000_{H}$ , f=100KHz |          | -80 |          | dB          |
| Output Noise                               | $e_N$                              |                                                                 |          | 40  |          | nV√Hz       |
| SUPPLY CHARACTERISTICS                     |                                    |                                                                 | ı        | 1   | 1        | ı           |
| Positive Supply Current                    | $I_{\mathrm{DD}}$                  | $V_{IL} = 0V$ , No Load                                         |          |     | 3        | mA          |
| Power Dissipation                          | P <sub>DISS</sub>                  | $V_{IL} = 0V$ , No Load                                         |          |     | 45       | mW          |
| Power Supply Sensitivity                   | PSS                                | $\Delta V_{DD} = \pm 5\%$                                       |          | 30  |          | ppm/V       |

#### NOTES:

- 1. DAC Output Equation:  $V_{OUT} = V_{REFL} + [(V_{REFH} V_{REFL})*Code/2^N]$ , where Code = data loaded in corresponding DAC register A, B, C, D and N equals the DAC resolution AD5582 = 12, AD5583 = 10 bits. One LSB = VREF/4096V for the 12-bit AD5582.
- 2. The first two codes (000H, 001H) are excluded from the linearity error measurement in single supply operation.
- 3. These parameters are guaranteed by design and not subject to production testing.
- 4. When V<sub>REF</sub> is connected to either the V<sub>DD</sub> or the V<sub>SS</sub> power supply the corresponding V<sub>OUT</sub> voltage will program between ground and the supply voltage minus the offset voltage of the output buffer, which is the same as the V<sub>ZSE</sub> error specification. See additional discussion in the operation section of the data sheet.
- 5. Typical specifications represent average readings measured at 25  $^{\circ}\text{C}.$
- 6. The settling time specification does not apply for negative going transitions within the last 3 LSBs of ground in single supply operation.

# AD5582/AD5583

 $\textbf{ELECTRICAL CHARACTERISTICS} \text{ at $V_{DD} = +15V$, $V_{SS} = 0V$, $V_{L} = +5V \pm 10\%$, $V_{REFH} = +10V$, $V_{REFL} = 0V$, $-40^{\circ}C < T_{A} < +125^{\circ}C$, unless otherwise noted.}$ 

| PARAMETER                         | SYMBOL            | CONDITION                  | MIN      | TYP | MAX | UNITS    |
|-----------------------------------|-------------------|----------------------------|----------|-----|-----|----------|
| INTERFACE TIMING <sup>1,2</sup>   |                   |                            | <b> </b> | 1   |     | <u> </u> |
| Clock Frequency                   | $f_{CLK}$         |                            |          |     | 25  | MHz      |
| Chip Select Write Pulsewidth      | $t_{ m WCS}$      |                            | 30       |     |     | ns       |
| Write Setup                       | $t_{WS}$          | $t_{WCS} = 50 \text{ ns}$  | 0        |     |     | ns       |
| Write Hold                        | $t_{ m WH}$       | $t_{WCS} = 50 \text{ ns}$  | 0        |     |     | ns       |
| Address Setup                     | $t_{AS}$          |                            | 0        |     |     | ns       |
| Address Hold                      | $t_{AH}$          |                            | 0        |     |     | ns       |
| Load Setup                        | $t_{LS}$          |                            | 70       |     |     | ns       |
| Load Hold                         | $t_{ m LH}$       |                            | 30       |     |     | ns       |
| Write Data Setup                  | $t_{ m WDS}$      | $t_{WCS} = 50 \text{ ns}$  | 0        |     |     | ns       |
| Write Data Hold                   | $t_{ m WDH}$      | $t_{WCS} = 50 \text{ ns}$  | 0        |     |     | ns       |
| Load Data Pulsewidth              | $t_{ m LDW}$      |                            | 50       |     |     | ns       |
| Reset Pulsewidth                  | $t_{RESET}$       |                            | 50       |     |     | ns       |
| Chip Select Read Pulsewidth       | $t_{RCS}$         |                            | 130      |     |     | ns       |
| Read Data Hold                    | $t_{ m RDH}$      | $t_{RCS} = 130 \text{ ns}$ | 0        |     |     | ns       |
| Read Data Setup                   | $t_{ m RDS}$      | $t_{RCS} = 130 \text{ ns}$ | 0        |     |     | ns       |
| Data to Hi Z                      | $t_{\mathrm{DZ}}$ | $C_L = 10pF$               |          | 100 |     | ns       |
| Chip Select to Data               | $t_{CSD}$         | $C_L = 100 pF$             |          | 100 |     | ns       |
| Chip Select Repetitive Pulsewidth | $t_{CSP}$         |                            | 10       |     |     | ns       |
| Load Setup in Double Buffer Mode  | $t_{ m LDS}$      |                            | 20       |     |     | ns       |

#### NOTES:

- 1. All input control signals are specified with  $t_R = t_F = 2$ ns (10% to 90% of +3V) and timed from a voltage level of 1.5V.
- Typicals represent average readings measured at 25°C.

#### ABSOLUTE MAXIMUM RATINGS

| V <sub>DD</sub> to VSS0.3V to +16.5V                                                                                                  |
|---------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD</sub> to GND0.3V to 5.5V                                                                                                    |
| V <sub>SS</sub> to GND+0.3V to -5.5V                                                                                                  |
| $V_{DD}$ to $V_{REF+}$ 0.3V to $(V_{DD}\text{-}V_{SS})$                                                                               |
| $V_{REF}$ to $V_{SS}$ 0.3V to $(V_{DD}$ - $V_{SS})$                                                                                   |
| $V_{\mbox{\scriptsize REFH}}$ to $V_{\mbox{\scriptsize REFL}}$ 0.3V to $(V_{\mbox{\scriptsize DD}}\text{-}V_{\mbox{\scriptsize SS}})$ |
| Logic Inputs to GND $V_{SS}$ – 0.3V, $V_{DD}$ + 0.3V                                                                                  |
| $V_{OUT}$ to GND $V_{SS}$ – 0.3V, $V_{DD}$ + 0.3V                                                                                     |
| I <sub>OUT</sub> Short Circuit to GND                                                                                                 |
| Thermal Resistance $\theta_{JA}$                                                                                                      |
| TSSOP-48 Lead (RU-48)xxx°C/W                                                                                                          |

| Maximum Junction Temperature (T <sub>J</sub> MAX)         | 0°C  |
|-----------------------------------------------------------|------|
| Package Power Dissipation = $(T_J MAX - T_A)/\theta_{JA}$ |      |
| Operating Temperature Range40°C to +12                    | 25°C |
| Storage Temperature Range65°C to +15                      | 60°C |
| Lead Temperature:                                         |      |
| RU-48 (Vapor Phase, 60 secs)xx                            | x°C  |
| RU-44 (Infrared, 15 secs)xx                               | α°C  |

Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ORDERING GUIDE:**

| MODEL           | Resolution (Bits) | TEMP<br>RANGE | Package<br>Description | Package<br>Option | Container Qty |
|-----------------|-------------------|---------------|------------------------|-------------------|---------------|
| AD5582YRU-REEL7 | 12                | -40/+125°C    | TSSOP-48               | RU-48             |               |
| AD5583YRU-REEL7 | 10                | -40/+125°C    | TSSOP-48               | RU-48             |               |

The AD5582 contains xxx transistors. The die size measures 108 mil X 144 mil.

# AD5582/AD5583

#### PIN CONFIGURATION

| CO | 1111001 |    | 10. |
|----|---------|----|-----|
| 1  |         | 48 |     |
| 2  |         | 47 |     |
| 3  |         | 46 |     |
| 4  |         | 45 |     |
| 5  |         | 44 |     |
| 6  |         | 43 |     |
| 7  |         | 42 |     |
| 8  |         | 41 |     |
| 9  |         | 40 |     |
| 10 |         | 39 |     |
| 11 |         | 38 |     |
| 12 |         | 37 |     |
| 13 |         | 36 |     |
| 14 |         | 35 |     |
| 15 |         | 34 |     |
| 16 |         | 33 |     |
| 17 |         | 32 |     |
| 18 |         | 31 |     |
| 19 |         | 30 |     |
| 20 |         | 29 |     |
| 21 |         | 28 |     |
| 22 |         | 27 |     |
| 23 |         | 26 |     |
| 24 |         | 25 |     |
|    |         | •  |     |

NOTE: Pin Out not finalized! Please contact Analog Devices Inc. for final version

| Pin# | Name            | Description                                            |
|------|-----------------|--------------------------------------------------------|
|      | VRLA            | Voltage Reference Low Input Terminal DAC A             |
|      | VRHA            | Voltage Reference High Input Terminal DAC A            |
|      | VRLB            | Voltage Reference Low Input Terminal DAC B             |
|      | VRHB            | Voltage Reference High Input Terminal DAC B            |
|      | VDD             | Positive Power Supply                                  |
|      | VOA             | DAC A Output                                           |
|      | VOB             | DAC B output                                           |
|      | RA              | End Tap Offset Resistor                                |
|      | RB              | Center Tap Offset Resistor                             |
|      | RC              | End Tap Offset Resistor                                |
|      | AGND            | Analog Ground                                          |
|      | VOC             | Voltage Out DAC C                                      |
|      | VOD             | DAC D Output                                           |
|      | VSS             | Negative Power Supply                                  |
|      | VRLC            | Voltage Reference Low Input Terminal DAC C             |
|      | VRHC            | Voltage Reference High Input Terminal DAC C            |
|      | VRLD            | Voltage Reference Low Input Terminal DAC D             |
|      | VRHD            | Voltage Reference High Input Terminal DAC D            |
|      | DGND            | Digital Ground                                         |
|      | DVDD            |                                                        |
|      | LDAC            | DAC Register Load, active low level sensitive          |
|      | RS              | Reset strobe                                           |
|      | MSB             | Reset Mode: MSB=0 Code = 000 <sub>H</sub> , MSB=1 Code |
|      | X / T           | 800 <sub>H</sub>                                       |
|      | VL              | Logic Supply Voltage                                   |
|      | W/R             | Write Read Mode select                                 |
|      | CS              | Chip Select, active low Data Bit 0                     |
|      | DB0             |                                                        |
|      | DB1<br>DB2      | Data Bit 1<br>Data Bit 2                               |
|      |                 | Data Bit 2 Data Bit 3                                  |
|      | DB3             | Data Bit 4                                             |
|      | DB4<br>DB5      | Data Bit 4 Data Bit 5                                  |
|      | DB3             | Data Bit 5 Data Bit 6                                  |
|      | DB0<br>DB7      | Data Bit 7                                             |
|      | DB7<br>DB8      | Data Bit 7 Data Bit 8                                  |
|      | DB <sub>0</sub> | Data Bit 8 Data Bit 9                                  |
|      | DB9<br>DB10     | Data Bit 9 Data Bit 10                                 |
|      | DB10<br>DB11    | Data Bit 10 Data Bit 11                                |
|      | A0              | Address Input 0                                        |
|      | A0<br>A1        | Address Input 0 Address Input 1                        |
|      | Αı              | Address Input 1                                        |

# AD5582/AD5583



#### DATA OUTPUT (READ TIMING)



DATA WRITE (INPUT AND OUTPUT REGISTERS) TIMING

# AD5582/AD5583



# SINGLE BUFFER MODE (OUTPUT UPDATED INDIVIDUALLY)



# DOUBLE BUFFER MODE (OUTPUT UPDATED SIMULTANEOUSLY)

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm)

#### 48-Lead TSSOP (RU Suffix)

