# Micropower 5V, 100mA Low Dropout Linear Regulator with RESET and ENABLE # Description The CS8101 is a precision 5V micropower voltage regulator with very low quiescent current (70µA typ at 100µA load). The 5V output is accurate within ±2% and supplies 100mA of load current with a typical dropout voltage of only 400mV. Microprocessor control logic includes an **ENABLE** input and an active RESET. This combination of low quiescent current, outstanding regulator performance and control logic makes the CS8101 ideal for any battery operated, microprocessor controlled equipment. The active **RESET** circuit includes hysteresis, and operates correctly at an output voltage as low as 1V. The **RESET** function is activated during the power up sequence or during normal operation if the output voltage drops outside the regulation limits by more than 200mV typ. The logic level compatible ENABLE input allows the user to put the regulator into a shutdown mode where it draws only 20µA typical of quiescent current. The regulator is protected against reverse battery, short circuit, over voltage, and thermal overload conditions. The device can withstand load dump transients making it suitable for use in automotive environments. The CS8101 is functionally equivalent to the National Semiconductor LP2951 series low current regulators. ### Features - 5V ±2% Output - Low 70µA Quiescent Current - Active RESET - **ENABLE** Input for ON/OFF and Active/Sleep **Mode Control** - 100mA Output Current Capability - **Fault Protection** +60V Peak Transient Voltage - -15V Reverse Voltage **Short Circuit** Thermal Overload - Low Reverse Current (Output to Input) ## **Package Options** 20L SOIC Wide 1. V<sub>OUT</sub> 2. ENABLE 3. Gnd 4. RESET Other Packages: D2PAK (consult factory) #### **Block Diagram** Cherry Semiconductor Corporation 2000 South County Trail, East Greenwich, RI 02818 Tel: (401)885-3600 Fax: (401)885-5786 Email: info@cherry-semi.com Web Site: www.cherry-semi.com ## Absolute Maximum Ratings | Power Dissipation | Internally Limited | |-------------------------------------------------------------------|-------------------------------------| | Transient Peak Voltage (46V Load Dump) | 15V, 60V | | Output Current | | | ESD Susceptibility (Human Body Model) | 2kV | | Operating Temperature | | | Junction Temperature | | | Storage Temperature | | | Lead Temperature Soldering Wave Solder (through hole styles only) | 10 sec. max, 260°C peak | | Reflow (SMD styles only) | 60 sec. max above 183°C, 230°C peak | # $Electrical\ Characteristics:\ 6V \leq V_{IN} \leq 26V,\ I_{OUT} = 1 mA, -40 \leq T_A \leq 125, -40 \leq T_J \leq 150 ^{\circ}C\ unless\ otherwise\ specified.$ | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------|---------------|-----------------------------------------------------|----------------| | Output Stage | | | | | | | Output Voltage, V <sub>OUT</sub> | $9V < V_{IN} < 16V, \ 100 \mu A \le I_{OUT} \le 100 mA$<br>$6V \le V_{IN} \le 26V, \ 100 \mu A \le I_{OUT} \le 100 mA$ | 4.90<br>4.85 | 5.00<br>5.00 | 5.10<br>5.15 | V<br>V | | Dropout Voltage (V <sub>IN</sub> -V <sub>OUT</sub> ) | $I_{OUT} = 100 \text{mA}$ $I_{OUT} = 100 \mu \text{A}$ | | 400<br>100 | 600<br>150 | mV<br>mV | | Load Regulation | $V_{IN} = 14V, 100\mu A \le I_{OUT} \le 100 \text{mA}$ | | 5 | 50 | mV | | Line Regulation | 6V < V < 26V, I <sub>OUT</sub> = 1mA | | 5 | 50 | mV | | Quiescent Current, (I <sub>Q</sub> )<br>Active Mode | $I_{OUT} = 100\mu A$ , $V_{IN} = 6V$<br>$I_{OUT} = 50mA$<br>$I_{OUT} \le 100mA$ | | 70<br>4<br>12 | 140<br>6<br>20 | μA<br>mA<br>mA | | Sleep Mode | $V_{OUT} = OFF$ , $V_{IN} = 6V$ , $V_{\overline{ENABLE}} = 2V$ | | 20 | 50 | μΑ | | Ripple Rejection | $7 \le V_{IN} \le 17V$ , $I_{OUT} = 100$ mA, $f = 120$ Hz | 60 | 75 | | dB | | Current Limit | in , cer , | 105 | 200 | | mA | | Short Circuit Output Current | $V_{OUT} = 0V$ | 25 | 125 | | mA | | Thermal Shutdown | | 150 | 180 | | °C | | Overvoltage Shutdown | $V_{OUT} \le 1V$ | 30 | 34 | 38 | V | | Reverse Current | $V_{OUT} = 5V$ , $V_{IN} = 0V$ | | 100 | 200 | μΑ | | I Enable Input (ENABLE) Threshold HIGH | (V <sub>OUT</sub> OFF) | | 1.4 | 2.0 | V | | LOW | (V <sub>OUT</sub> ON) | 0.6 | 1.4 | | V | | Input Current | $V_{\overline{ENABLE}} = 2.4V$ | | 30 | 100 | μΑ | | Reset Function (RESET) | | | | | | | $\overline{ ext{RESET}}$ Threshold HIGH ( $ ext{V}_{ ext{RH}}$ ) LOW ( $ ext{V}_{ ext{RL}}$ ) | V <sub>OUT</sub> Increasing<br>V <sub>OUT</sub> Decreasing | 4.525<br>4.500 | 4.75<br>4.700 | V <sub>OUT</sub> - 0.05<br>V <sub>OUT</sub> - 0.075 | V<br>V | | RESET Hysteresis | (HIGH - LOW) | 25 | 50 | 100 | mV | | Reset Output Leakage $\overline{\text{RESET}} = \text{HIGH}$ | $V_{OUT} \ge V_{RH}$ | | | 25 | μΑ | | Output Voltage<br>Low ( $V_{RLO}$ )<br>$R_{\overline{RESET}} = 10K$ | $1V \le V_{OUT} \le V_{RL}$ | | 0.1 | 0.4 | V | | Low (VRpeak) | V <sub>OUT</sub> , Power up, Power down | | 0.6 | 1.0 | V | | PACKAGE LEAD # | | LEAD SYMBOL | FUNCTION | | |----------------|----------------------------------------------|------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 Lead<br>SOIC | <b>20 Lead SOIC</b> (Internally Fused Leads) | 5 Lead<br>TO-220 | | | | 8 | 19 | 5 | V <sub>IN</sub> | Input voltage. | | 1 | 20 | 1 | V <sub>OUT</sub> | 5V, ±2%, 100mA output. | | 3 | 1 | 2 | <b>ENABLE</b> | Logic level switches output off when toggled HIGH. | | 4 | 4,5,6,7<br>14,15,16,17 | 3 | Gnd | Ground. All Gnd leads must be connected to Ground. | | 5 | 10 | 4 | RESET | Active reset (accurate to $V_{OUT} \ge 1V$ ). | | 2 | | | V <sub>OUT</sub> Sense | Kelvin connection which allows remote sensing of output voltage for improved regulation. If remote sensing is not required, connect to $V_{\rm OUT}$ . | | 6,7 | 2,3,8,9,11,12,13,18 | | NC | No Connection. | #### **Circuit Description** #### Voltage Reference and Output Circuitry #### **Output Stage Protection** The output stage is protected against overvoltage, short circuit and thermal runaway conditions (Figure 1). Figure 1. Typical Circuit Waveforms for Output Stage Protection. If the input voltage rises above 30V (e.g. load dump), the output shuts down. This response protects the internal circuitry and enables the IC to survive unexpected voltage transients. Should the junction temperature of the power device exceed 180°C (typ) the load current capability is reduced thereby preventing thermal overload. This thermal management function is an effective means to prevent die overheating since the load current is the principle heat source in the IC. #### **Regulator Control Functions** The CS8101 contains two microprocessor compatible control functions: <u>ENABLE</u> and <u>RESET</u> (Figure 2). Figure 2. Circuit Waveform #### **ENABLE** Function The $\overline{ENABLE}$ function switches the output transistor ON and OFF. When the voltage on the $\overline{ENABLE}$ lead exceeds 1.4V typ, the output pass transistor turns off, leaving a high impedance facing the load. The IC will remain in Sleep mode, drawing only $50\mu A$ , until the voltage on this input drops below the $\overline{ENABLE}$ threshold. #### **RESET** Function A RESET signal (low voltage) is generated as the IC powers up until $V_{OUT}$ is within 250mV of the regulated output voltage, or when $V_{OUT}$ drops out of regulation,and is lower than 300mV below the regulated output voltage. A hysteresis of 50mV is included in the function to minimize oscillations. The $\overline{RESET}$ output is an open collector NPN transistor, controlled by a low voltage detection circuit. The circuit is functionally independent of the rest of the IC thereby guaranteeing that the $\overline{RESET}$ signal is valid for $V_{OUT}$ as low as 1V. Figure 3. RC Network for RESET Delay An external RC network on the RESET lead (Figure 3) provides a sufficiently long delay for most microprocessor based applications. RC values can be chosen using the following formula: $$R_{TOT}C_{RST} = \left[ \frac{-t_{Delay}}{\ln \left( -\frac{V_T - V_{OUT}}{V_{RST} - V_{OUT}} \right)} \right]$$ where: $R_{RST} = \overline{RESET}$ Delay resistor $R_{IN} = \mu P$ port impedance $R_{TOT} \ = R_{RST} \ in \ parallel \ with \ R_{IN}$ $C_{RST} = \overline{RESET}$ Delay capacitor $t_{Delay}$ = desired delay time $V_{RST} = V_{SAT}$ of $\overline{RESET}$ lead (0.7V @ turn - ON) $V_T = \overline{RESET}$ threshold #### **Applications Notes** Figure 4. Microprocessor Control of CS8101 using external switching transistor Q1. The circuit depicted in Figure 4 lets the microprocessor control its power source, the CS8101 regulator. An I/O port on the $\mu$ P and the SWITCH port are used to drive the base of Q1. When Q1 is driven into saturation, the voltage on the $\overline{ENABLE}$ lead falls below its lower threshold. The regulator's output is enabled. When the drive current is removed, the voltage on the $\overline{ENABLE}$ lead rises, the output is switched off and the IC moves into Sleep mode where it draws $50\mu$ A (max). By coupling these two controls with the $\overline{\text{ENABLE}}$ lead, the system has added flexibility. Once the system is running, the state of the SWITCH is irrelevant as long as the I/O port continues to drive Q1. The microprocessor can turn off its own power by withdrawing drive current, once the SWITCH is open. This software control at the I/O port allows the microprocessor to finish key housekeeping functions before power is removed. The logic options are summarized in Table 1. #### **Application Notes: continued** | Table 1. Logic Control of CS8101 Output | | | | | |-----------------------------------------|--------|--------|--------|--| | Microprocessor<br>I/O drive | Switch | ENABLE | Output | | | ON | Closed | LOW | ON | | | | Open | LOW | ON | | | OFF | Closed | LOW | ON | | | | Open | HIGH | OFF | | The I/O port of the microprocessor typically provides $50\mu\text{A}$ to Q1. In automotive applications the SWITCH is connected to the ignition switch. #### **Stability Considerations** The output or compensation capacitor helps determine three main characteristics of a linear regulator: start-up delay, load transient response and loop stability. Figure 5. Test and application circuit showing output compensation. The capacitor value and type should be based on cost, availability, size and temperature constraints. A tantalum or aluminum electrolytic capacitor is best, since a film or ceramic capacitor with almost zero ESR can cause instability. The aluminum electrolytic capacitor is the least expensive solution, but, if the circuit operates at low temperatures (-25°C to -40°C), both the value and ESR of the capacitor will vary considerably. The capacitor manufacturers data sheet usually provides this information. The value for the output capacitor $C_{OUT}$ shown in Figure 5 should work for most applications, however it is not necessarily the optimized solution. To determine an acceptable value for $C_{OUT}$ for a particular application, start with a tantalum capacitor of the recommended value and work towards a less expensive alternative part. **Step 1:** Place the completed circuit with a tantalum capacitor of the recommended value in an environmental chamber at the lowest specified operating temperature and monitor the outputs with an oscilloscope. A decade box connected in series with the capacitor will simulate the higher ESR of an aluminum capacitor. Leave the decade box outside the chamber, the small resistance added by the longer leads is negligible. **Step 2:** With the input voltage at its maximum value, increase the load current slowly from zero to full load while observing the output for any oscillations. If no oscillations are observed, the capacitor is large enough to ensure a stable design under steady state conditions. **Step 3:** Increase the ESR of the capacitor from zero using the decade box and vary the load current until oscillations appear. Record the values of load current and ESR that cause the greatest oscillation. This represents the worst case load conditions for the regulator at low temperature. **Step 4**: Maintain the worst case load conditions set in step 3 and vary the input voltage until the oscillations increase. This point represents the worst case input voltage conditions. **Step 5:** If the capacitor is adequate, repeat steps 3 and 4 with the next smaller valued capacitor. A smaller capacitor will usually cost less and occupy less board space. If the output oscillates within the range of expected operating conditions, repeat steps 3 and 4 with the next larger standard capacitor value. **Step 6:** Test the load transient response by switching in various loads at several frequencies to simulate its real working environment. Vary the ESR to reduce ringing. **Step 7:** Remove the unit from the environmental chamber and heat the IC with a heat gun. Vary the load current as instructed in step 5 to test for any oscillations. Once the minimum capacitor value with the maximum ESR is found, a safety factor should be added to allow for the tolerance of the capacitor and any variations in regulator performance. Most good quality aluminum electrolytic capacitors have a tolerance of $\pm 20\%$ so the minimum value found should be increased by at least 50% to allow for this tolerance plus the variation which will occur at low temperatures. The ESR of the capacitor should be less than 50% of the maximum allowable ESR found in step 3 above. # Calculating Power Dissipation in a Single Output Linear Regulator The maximum power dissipation for a single output regulator (Figure 6) is: $$P_{D(max)} = [V_{IN(max)} - V_{OUT(min)}]I_{OUT(max)} + V_{IN(max)}I_{Q} \eqno(1)$$ where: V<sub>IN(max)</sub> is the maximum input voltage, V<sub>OUT(min)</sub> is the minimum output voltage, $I_{\text{OUT}(\text{max})}$ is the maximum output current for the application, and $I_Q$ is the quiescent current the regulator consumes at $I_{\text{OUT}(\text{max})}.$ Once the value of $P_{D(max)}$ is known, the maximum permissible value of $R_{\Theta JA}$ can be calculated: $$R_{\Theta JA} = \frac{150^{\circ}\text{C - T}_{A}}{P_{D}} \tag{2}$$ The value of $R_{\Theta JA}$ can then be compared with those in the package section of the data sheet. Those packages with $R_{\Theta JA}$ 's less than the calculated value in equation 2 will keep the die temperature below 150°C. Application Application In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heatsink will be required. Figure 6: Single output regulator with key performance parameters labeled. #### Heatsinks A heatsink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air. Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of $R_{\Theta IA}$ : $$R_{\Theta IA} = R_{\Theta IC} + R_{\Theta CS} + R_{\Theta SA} \tag{3}$$ where: $R_{\Theta IC}$ = the junction–to–case thermal resistance, $R_{\Theta CS}$ = the case–to–heatsink thermal resistance, and $R_{\Theta SA}$ = the heatsink–to–ambient thermal resistance. $R_{\Theta JC}$ appears in the package section of the data sheet. Like $R_{\Theta JA}$ , it too is a function of package type. $R_{\Theta CS}$ and $R_{\Theta SA}$ are functions of the package type, heatsink and the interface between them. These values appear in heatsink data sheets of heatsink manufacturers. #### **Package Specification** #### PACKAGE DIMENSIONS IN mm (INCHES) | | D | | | | |------------|--------|-------|---------|------| | Lead Count | Metric | | English | | | | Max | Min | Max | Min | | 8L SOIC | 5.00 | 4.80 | .197 | .189 | | 20L SOIC | 13.00 | 12.60 | .512 | .496 | | | | 8 Lead | 20 Lead | 5 Lead | | |-----------------|----------|--------|---------|--------|------| | Thern | nal Data | 0 | _0 _0 | TO-220 | | | $R_{\Theta JC}$ | typ | 45 | 9 | 3.3 | °C/W | | $R_{\Theta JA}$ | typ | 165 | 55 | 50 | °C/W | PACKAGE THERMAL DATA #### **Ordering Information** | Part Number | Description | |---------------|-------------------------------------------------| | CS8101YD8 | 8L SOIC | | CS8101YDR8 | 8L SOIC (tape & reel) | | CS8101YDWF20 | 20L SOIC (internally fused leads) | | CS8101YDWFR20 | 20L SOIC (internally fused leads) (tape & reel) | | CS8101YT5 | 5L TO-220 | | CS8101YTVA5 | 5L TO-220 Vertical | | CS8101YTHA5 | 5L TO-220 Horizontal | Cherry Semiconductor Corporation reserves the right to make changes to the specifications without notice. Please contact Cherry Semiconductor Corporation for the latest available information.