# **MP7684A** CMOS, 8-Bit High-Speed Analog-to-Digital Converter March 1998-3 #### **FEATURES** - Sampling Rates from 0.001 to 20 MHz (MSPS) - 1/4 LSB DNL from 0.001 to 10 MHz - 1/2 LSB DNL to 14 MHz - Interface to any Input Range between GND and V<sub>DD</sub> - Pin Compatible Upgrade of MP7684 - Monotonic; No Missing Codes - Single Power Supply (4 to 6 volt) - Low Power CMOS (300 mW) - ESD Protection: 2000 Volts Minimum - · Latch-Up Free #### **BENEFITS** - · Low Power for Lower System Noise - · Most Flexible Input Range of any A/D Available - No Sample/Hold Needed #### GENERAL DESCRIPTION The MP7684A is an 8-bit monolithic CMOS single step high speed Analog-to-Digital Converter designed for precision applications in video and data acquisition requiring conversion rates to 14 MHz with differential linearity error less than 1/2 LSB and low power consumption. A unique feature of this converter is its input architecture which eliminates the need for an input track and hold and allows full scale input ranges from 1.2 to 5 volts peak-to-peak, referred to ground or offset. The user simply sets $V_{\mathsf{REF}(-)}$ and $V_{\mathsf{REF}(+)}$ to encompass the desired input range. The MP7684A includes 256 clocked comparators, encoders, 3-state output buffers, a reference resistor ladder and associated timing circuitry. An overflow bit (or flag) has been provided to make it possible to achieve 9-bit resolution by connecting two devices in parallel. In normal operation this flag has no effect on the data bits. #### SIMPLIFIED BLOCK AND TIMING DIAGRAM / / / / / / / #### ORDERING INFORMATION | Package<br>Type | Temperature<br>Range | Part No. | DNL<br>(LSB) | INL<br>(LSB) | |-----------------|----------------------|-----------|--------------|--------------| | Plastic Dip | –40 to +85°C | MP7684AJN | 土1 | 2 | | Plastic Dip | –40 to +85°C | MP7684AKN | ±3/4 | 1 1/2 | | SOIC | –40 to +85°C | MP7684AJS | 士1 | 2 | | SOIC | -40 to +85°C | MP7684AKS | ±3/4 | 1 1/2 | | Ceramic Dip | -40 to +85°C | MP7684AJD | 土1 | 2 | | Ceramic Dip | –40 to +85°C | MP7684AKD | ±3/4 | 1 1/2 | | Ceramic Dip | -55 to +125°C | MP7684ASD | ±1 | 2 | # **PIN CONFIGURATIONS** See Packaging Section for Package Dimensions 28 Pin PDIP, CDIP (0.600") 28 Pin SOIC (EIAJ, 0.335") # **PIN OUT DEFINITIONS** | PIN NO. | NAME | DESCRIPTION | | | | |---------|----------------------|---------------------------------|--|--|--| | 1 | CLK | Clock Input Pin | | | | | 2 | DB7 | Output Data Bit 7 (MSB) | | | | | 3 | DB6 | Output Data Bit 6 | | | | | 4 | DB5 | Output Data Bit 5 | | | | | 5 | DB4 | Output Data Bit 4 | | | | | 6 | 1/4R | 1/4 Point of Resistance Ladder | | | | | 7 | DV <sub>DD</sub> | Power Supply of Digital Circuit | | | | | 8 | DGND | Digital Ground | | | | | 9 | 3/4R | 3/4 Point of Resistance Ladder | | | | | 10 | DB3 | Output Data Bit 3 | | | | | 11 | DB2 | Output Data Bit 2 | | | | | 12 | DB1 | Output Data Bit 1 | | | | | 13 | DB0 | Output Data Bit 0 (LSB) | | | | | 14 | OFW | Digital Output Overflow | | | | | 15 | OE2 | Output Enable Control 2 | | | | | 16 | OE1 | Output Enable Control 1 | | | | | 17 | V <sub>REF(+)</sub> | Positive Reference Voltage Pin | | | | | 18 | $AV_{DD}$ | Power Supply of Analog Circuit | | | | | 19 | AGND | Analog Circuit Ground | | | | | 20 | AGND | Analog Circuit Ground | | | | | 21 | $AV_DD$ | Power Supply of Analog Circuit | | | | | 22 | 1/2R | Center of Resistance Ladder | | | | | 23 | $AV_DD$ | Power Supply of Analog Circuit | | | | | 24 | AGND | Analog Ground | | | | | 25 | AGND | Analog Ground | | | | | 26 | $AV_{DD}$ | Power Supply of Analog Circuit | | | | | 27 | V <sub>REF (-)</sub> | Negative Reference Voltage Pin | | | | | 28 | $V_{IN}$ | Analog Input | | | | # **ELECTRICAL CHARACTERISTICS TABLE** Unless Otherwise Specified: $AV_{DD}$ = $DV_{DD}$ = 5 V, $F_S$ = 14 MHz (Duty Cycle: 1/3 Sample & 2/3 Balance), $V_{REF(+)}$ = 4.1 V, $V_{REF(-)}$ = AGND, $T_A$ = 25°C | Parameter | Symbol | Min | 25°C<br>Typ | Max | Tmin<br>Min | to Tmax<br>Max | Units | Test Conditions/Comments | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------|------------------------|--------------------------------------------------|---------------------|-----------------------------------------------------------|----------------------------|--------------------------------------------------| | STATIC PERFORMANCE <sup>1</sup> Resolution (All Grades) Maximum Sampling Rate Minimum Sampling Rate | N<br>F <sub>S</sub> | 8<br>14<br>.001 | | | 8<br>14<br>.001 | | Bits<br>MHz<br>MHz | For Specified Accuracy<br>For Specified Accuracy | | ACCURACY (J Grade) Differential Non-Linearity Integral Non-Linearity Zero Scale Error Full Scale Error | DNL<br>INL<br>EZS<br>EFS | | 30<br>15 | ±3/4<br>1 1/2 | | ±1<br>2 | LSB<br>LSB<br>mV<br>mV | Best Fit Line<br>(Max INL – Min INL)/2 | | ACCURACY (K Grade) Differential Non-Linearity Integral Non-Linearity Zero Scale Error Full Scale Error | DNL<br> NL<br>EZS<br>EFS | | 1/3<br>4/5<br>30<br>15 | ±1/2<br>1 | | ±3/4<br>1 1/2 | LSB<br>LSB<br>mV<br>mV | Best Fit Line | | ACCURACY (S Grade) Differential Non-Linearity Integral Non-Linearity Zero Scale Error Full Scale Error | DNL<br>INL<br>EZS<br>EFS | | 30<br>15 | ±3/4<br>±1 1/2 | | ±1<br>±2 | LSB<br>LSB<br>mV<br>mV | Best Fit Line | | REFERENCE VOLTAGES Positive Ref. Voltage Negative Ref. Voltage Differential Ref. Voltage <sup>3</sup> Ladder Resistance Res. Temp. Coefficient <sup>2</sup> (Tmin to Tmax) | V <sub>REF(+)</sub><br>V <sub>REF(-)</sub><br>V <sub>REF</sub><br>R <sub>L</sub><br>R <sub>TCO</sub> | AGND<br>2.0<br>170 | A\<br>225 | AV <sub>DD</sub><br>V <sub>DD</sub> -AGND<br>300 | AGND<br>1.0<br>130 | AV <sub>DD</sub><br>AV <sub>DD</sub> -AGND<br>330<br>3000 | V<br>V<br>V<br>Ω<br>ppm/°C | | | ANALOG INPUT Input Voltage Range <sup>12</sup> Input Capacitance <sup>4</sup> Aperture Delay <sup>2</sup> Aperture Uncertainty (Jitter) <sup>2</sup> | V <sub>IN</sub><br>C <sub>IN</sub><br>t <sub>AP</sub><br>t <sub>AJ</sub> | V <sub>REF(-)</sub> | 50<br>15<br>45 | V <sub>REF(+)</sub> | V <sub>REF(-)</sub> | V <sub>REF(+)</sub> | V p-p<br>pF<br>ns<br>ps | | # **ELECTRICAL CHARACTERISTICS TABLE (CONT'D)** | Description | Symbol | Min | 25°C<br>Typ | Max | Tmin to<br>Min | Tm ax<br>Max | Units | Conditions | |----------------------------------------------------------|---------------------------------|-----------------------|-------------|--------|-----------------------|--------------|--------------|-------------------------------------------| | Description | Gymbol | IVIIII | 198 | WUX | 141111 | WILL | Onito | Conditions | | DIGITAL INPUTS | | | | | | | | | | | ļ ,, | | | | | | \ , <i>,</i> | | | Logical "1" Voltage<br>Logical "0" Voltage | V <sub>IH</sub> | 2 | | 0,8 | 2 | 0.8 | V<br>V | | | Leakage Currents <sup>5</sup> | V <sub>IL</sub> | | | 0.6 | | 0.6 | v | V <sub>IN</sub> =DGND to DV <sub>DD</sub> | | CLK | l ''N | -10 | | 10 | _ 10 | 10 | μA | VIN-Ballo to BVDD | | OE2 <sup>6</sup> | | -50 | | 5 | -50 | 5 | μA | | | OE1 <sup>7</sup> | | -5 | | 50 | -5 | 50 | μA | | | Input Capacitance | | | 5 | | | | pF | | | Clock Timing (See Figure 20.) | | | | | | | | | | Clock Period <sup>2</sup> | t <sub>S</sub> | 50 | | _ | 50 | _ | ns | | | Rise & Fall Time <sup>8</sup> | t <sub>R</sub> , t <sub>F</sub> | 0.5 | | 5 | | 5 | ns | No marchine | | "High" Time (Auto-balance) "Low" Time (Sampling) | t <sub>B</sub> | 35<br>23 | 50 | 00,000 | | 500,000 | ns<br>ns | No max limit | | Low Time (Oumpling) | 'S | 20 | | 50,000 | , | 300,000 | 113 | | | DIGITAL OUTPUTS | | | | | | | | (See Fig. 1 & 2) | | | | | | | | | | C <sub>OUT</sub> =50 pF | | | | | | | | | | | | Logical "1" Voltage | | DV <sub>DD</sub> -0.5 | | | DV <sub>DD</sub> -0.5 | | V | $I_{LOAD} = 2 \text{ mA}$ | | Logical "0" Voltage<br>3-state Leakage | V <sub>OL</sub> | 40 | | 0.4 | 4- | 0.4<br>15 | V | I <sub>LOAD</sub> = 4 mA | | Data Hold Time <sup>2</sup> | loz<br>t <sub>HLD</sub> | -10<br>13 | 17 | 10 | - 15<br>11 | 15 | μA<br>ns | $V_{OUT}$ =DGND to $DV_{DD}$ | | Data Valid Delay <sup>2</sup> | t <sub>DL</sub> | '5 | 25 | 33 | !! | 35 | ns | | | Data Enable Delay <sup>2</sup> | t <sub>DEN</sub> | | | 20 | | 25 | ns | | | Data 3-state Delay <sup>2</sup> | t <sub>DHZ</sub> | | | 20 | | 25 | ns | | | POWER SUPPLIES | | | | | | | | | | POWER SUPPLIES | | | | | | | | | | Operating Voltage (AV <sub>DD</sub> , DV <sub>DD</sub> ) | $V_{DD}$ | 4 | | 6 | 4 | 6 | v | (9) | | Current (AV <sub>DD</sub> + DV <sub>DD</sub> ) | IDD | | 50 | 80 | | 85 | mA | · · · | | AC DAD AMETERO? | | | | | | | | DMO/DMO M | | AC PARAMETERS <sup>2</sup> | | | | | | | | RMS/RMS Meas. | | Signal Noise Ratio <sup>9</sup> | SNR | | 46 | | | | dB | F <sub>S</sub> = 3X NTSC | | | SNR | | 45 | | | | dB | F <sub>S</sub> = 4X NTSC | | | | | | | | | | | | Differential Gain Error | $d_G$ | | 2 | | | | % | F <sub>S</sub> = 3X NTSC | | Differential Phase Error | d <sub>PH</sub> | | 1 | | | | Degree | | | | | | | | | | | | | | l | l | | | | | | | ## **ELECTRICAL CHARACTERISTICS TABLE (CONT'D)** #### Notes: Tester measures code transitions by dithering the voltage of the analog input $(V_{|N})$ . The difference between the measured and the ideal code width $(V_{REF}/256)$ is the DNL error (Figure 3.). The INL error is the maximum distance (in LSB's) from the best fit line to any transition voltage (Figure 4.). Accuracy is a function of the sampling rate $(F_{S})$ . - 2 Guaranteed; Not tested. - Specified values guarantee functionality. Refer to other parameters for accuracy. - See V<sub>IN</sub> input equivalent circuit (Figure 5.). Switched capacitor analog input requires driver with low output resistance. - All inputs have diodes to DV<sub>DD</sub> and DGND. Input <del>OE1</del> has internal pull down. Input OE2 has internal pull up. Input DC currents will not exceed specified limits for any input voltage between DGND and DV<sub>DD</sub>. - 6 Internal resistor to DV<sub>DD</sub> biases unconnected input to active high logical level. - Internal resistor to DGND biases unconnected input to active low logical level. - 8 Condition to meet aperture delay specifications ( $t_{AP}$ $t_{AJ}$ ). Actual rise/fall time can be less stringent with no loss of accuracy. - 9 SNR: Ratio of fundamental over noise. #### Specifications are subject to change without notice # ABSOLUTE MAXIMUM RATINGS (TA = +25°C unless otherwise noted)<sup>1, 2, 3</sup> | V <sub>DD</sub> to GND+7 V | Storage Temperature65 to +150°C | |---------------------------------------------------------|------------------------------------------------| | $V_{REF(+)}$ & $V_{REF(-)}$ GND -0.5 to $V_{DD}$ +0.5 V | Lead Temperature (Soldering 10 seconds) +300°C | | $V_{\text{IN}}$ GND -0.5 to $V_{\text{DD}}$ +0.5 $V$ | Package Power Dissipation Rating to 75°C | | All Inputs | CDIP, PDIP, SOIC, LCC | | All Outputs GND -0.5 to V <sub>DD</sub> +0.5 V | Derates above 75°C 14mW/°C | #### Notes: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation at or above this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Any input pin which can see a value outside the absolute maximum ratings should be protected by Schottky diode clamps (HP5082-2835) from input pin to the supplies. All inputs have protection diodes which will protect the device from short transients outside the supplies of less than 100mA for less than 100µs. $^3$ $V_{DD}$ refers to $AV_{DD}$ and $DV_{DD}$ . GND refers to AGND and DGND. Figure 2. Output Enable/Disable Timing Diagram Figure 3. DNL Measurement Figure 4. INL Error Calculation Figure 5. Analog Input Equivalent Circuit ### **CHARTS** Figure 6. DNL ERROR PLOT Figure 7. INL ERROR PLOT Figure 8. DNL vs FREQUENCY Figure 9. INL vs FREQUENCY Figure 10. DNL vs TEMPERATURE Figure 11. INL vs TEMPERATURE **T®**M # CHARTS (CONT'D) Figure 12. DNL vs VREF Figure 13. INL vs VREF Figure 14. IDD vs FREQUENCY Figure 15. IDD vs TEMPERATURE Figure 16. REFERENCE RESISTOR vs TEMPERATURE #### THEORY OF OPERATION #### **Analog-to-Digital Conversion** The MP7684A converts analog voltages into 256 digital codes by encoding the outputs of 255 comparators. A 256th comparator is used to generate the overflow bit. The conversion is synchronous with the clock and is accomplished in 1.5 clock periods. Data is transferred from the comparator latches to the output registers each clock period at the same time the input is sampled. The clock signal generates the two internal phases, $\phi B$ (CLK high = balance) and $\phi S$ (CLK low = sample). $\phi B$ connects the comparators to the reference tap points. $\phi S$ connects the comparators to the analog input voltage. The reference resistance ladder is a series of 257 resistors. The first and the last resistor of the ladder are half the value of the others so that the following relations apply: $$R_{REF} = 256 * R$$ $V_{REF} = V_{REF(+)} - V_{REF(-)} = 256 * LSB$ Figure 17. MP7684A Comparator The MP7684A comparators use the balance phase $(\varphi_B)$ to charge one plate of the capacitors to the reference ladder tap point $(V_{TAP})$ and the other to the inverter/comparator trigger point. During the sample phase $(\varphi_S)$ one plate of the capacitors switches to $V_{IN}.$ The change in voltage $(V_{IN}-V_{TAP})$ transfers across the capacitor and forces the inverter into one of the two possible logic states. A latch (connected to the comparator during $\varphi_S)$ restores and propogates the digital level to the encode logic. The rising edge of the CLK input marks the end of the sampling phase ( $\phi_S$ ). Internal delay of the clock circuitry will delay the actual instant when $\phi_S$ disconnects the latch from the comparator. This delay is called aperture delay ( $t_{AP}$ ). The aperture delay is not constant but changes from one cycle to the next. Internal thermal noise, power supply noise and slow input clock edges are major contributors to this variation. The aperture jitter ( $t_{AJ}$ ) is the variation of the aperture delay distribution. This uncertainty shows as digital code errors if the input slew rate multiplied by $t_{AJ}$ is of the same order of magnitude as the LSB. That is, if $(dv/dt)*t_{AJ} \approx V_{REF}/256$ , an internal error of 1 LSB of error results. #### Accuracy of Conversion: DNL and INL The transfer function for an ideal A/D converter is shown in *Figure 18*. Figure 18. Ideal A/D Transfer Function The overflow transition (V<sub>0FW</sub>) takes place at: $$V_{IN} = V_{0FW} = V_{REF(+)} - 0.5 * LSB$$ The first and the last transitions for the data bits take place at: $$V_{REF} = (V_{REF(+)} - V_{REF(-)})$$ $$V_{IN} = V01 = V_{REF(-)} + 0.5 * LSB$$ $$V_{IN} = V_{FF} = V_{REF(+)} - 1.5 * LSB$$ LSB = $$V_{REF} / 256 = (V_{FF} - V01) / 254$$ Note that the overflow transition is a flag and has no impact on the data bits. Figure 19. Real A/D Transfer Curve A positive DNL (Differential Non Linearity) error means that the real width of a particular code is larger than 1 LSB. This error is measured in fractions of LSB's. A Max DNL specification guarantees that ALL code widths (DNL errors) are between the stated value. A specification of Max DNL = $\pm$ 0.5 LSB means that all codes are within 0.5 and 1.5 LSB. If VREF = 4.096 V then 1 LSB = 16mV and every code width is between 8 and 24 mV. The formulas for Differential Non-linearity (DNL), Integral Non-Linearity (INL) and zero and full scale errors (EZS, EFS) are: . . . EFS (full scale error) = $$V_{FF} - [V_{REF(+)} - 1.5 * LSB]$$ EZS (zero scale error) = $$V_{01}$$ - [ $V_{REF(-)}$ + 0.5 \* LSB] Figure 4. shows the zero scale and full scale error terms. Systems that adjust the $V_{REF}$ voltages to correct for EFS and EZS only increase the accuracy at the two extreme points. In the MP7684A, such adjustments have little impact at frequencies lower than 10 MHz. Figure 4. gives a visual definition of the INL error. The chart shows a 3 bit converter transfer curve with greatly exaggerated DNL errors to show the deviation of the real transfer curve from the ideal one. After a tester has measured all the transition voltages, a line is drawn parallel to the ideal transfer line. By definition the Best Fit Line makes equal the positive and the negative INL errors. This may change an INL of –1 to +2 LSB's relative to the Ideal Line into a $\pm 1.5$ relative to the Best Fit Line. Figure 20. Relationship of Data to Clock #### **Clock Timing** A system will clock the MP7684A continuously (Figure 9a.) or it will give clock pulses intermittently when a conversion is desired. The timing of Figure 9b. keeps the MP7684A comparators in balance and ready to sample the analog input. This mode draws the most current from $V_{DD}.$ The timing of Figure 9c. leaves the comparator inputs floating (and AC coupled to the $V_{IN}$ input) and a balance phase is needed before a valid sampling phase. In this mode, $I_{DD}$ varies because of the floating comparator inputs. #### **Analog Input** The MP7684A has very flexible input range characteristics. The user sets $V_{REF(+)}$ and $V_{REF(-)}$ to two fixed voltages and then varies the input DC and AC levels to match the $V_{REF}$ range. Another method is to first design the analog input circuitry and then adjust the reference voltages for the analog input range. One advantage is that this approach may eliminate the need for external gain and offset adjust circuitry which may be required by fixed input range A/Ds. The MP7684A's performance is optimized by using analog input circuitry that is capable of driving the $A_{\rm IN}$ input. These have an impact above 5 MHz and they are very important above 10 MHz. Use of Current Feedback Amplifiers is an easy and cost effective way to maximize performance. #### Reference Voltages If the input bandwidth is limited to the Nyquist region ( $F_{\rm IN} < F_{\rm S}/2$ ) then the two reference voltages can be set at any two values between the supplies. $V_{\rm REF}$ (their difference) can be reduced down to 1.5 volts with minor change in accuracy. If the input bandwidth exceeds $F_{\rm S}/2$ , then it is recommended that $V_{\rm REF}$ be lower than $V_{\rm DD}/2$ . At $V_{REF}$ = 1.5 V, the LSB is reduced to 6mV. Further reductions show an increased error in terms of LSB (which is getting smaller) even if the error in terms of mV remains constant. The input/output relationship as a function of V<sub>REF</sub>: $$\begin{split} A_{\text{IN}} &= V_{\text{IN}} - V_{\text{REF}(-)} \\ \text{DATA} &= 256 * (A_{\text{IN}}/V_{\text{REF}}) \end{split}$$ - a) $\,$ Gain adjustment. A system can increase total gain by reducing $V_{\mbox{\scriptsize REF}}$ - b) Increasing dynamic range. A system can increase dynamic range by using DACs to control $V_{REF}$ and by "focusing" on input ranges of interest. In digitizing "static" information (an image in a scanner), the first digitization would point to the input range in which most of the output codes fall. The system then would adjust the DACs to generate $V_{REF(+)}$ and $V_{REF(-)}$ to include just the range of interest for the second and final pass. c) Subranging; increasing resolution. Where practical, multiple passes at different $V_{REF}$ ranges can increase resolution without changing hardware. A system needs to make four passes to increase the resolution to 10 bits. The merging of the data from the four passes can create DNL errors at the borders of the ranges. One solution is to "overlap" the ranges and to use software methods to properly merge the ranges. ### **Digital Interfaces** The logic encodes the 255 bits into a binary code and latches the data in a D-type flip-flop for output. The inputs $\overline{OE1}$ and OE2 control the output buffers in an asynchronous mode. | OE1 | OE2 | OFW | DB7-DB0 | |-----|-----|--------|---------| | Х | 0 | High Z | High Z | | 1 | 1 | Valid | High Z | | 0 | 1 | Valid | Valid | Table 1. Output Enable Logic If another DFF follows the ADC, it is recommended that the system latches the data at the negative going edge of the clock. This will work at any frequency. If the system must latch with the positive going edge, then care must be taken to avoid the overlay of the clock edge with the changing outputs. If a latch follows the ADC, the positive half of the clock used as enable signal guarantees stable output at the end of the enable pulse. Figure 21. MP7684A Functional Equivalent Circuit and Interface Timing #### **APPLICATION NOTES** Figure 22. Typical Circuit Connections - 1. All signals should not exceed AV<sub>DD</sub> +0.5 V or AGND -0.5 V or DV<sub>DD</sub> +0.5 V or DGND -0.5 V. - 2. Any input pin which can see a value outside the absolute maximum ratings (AV<sub>DD</sub> or DV<sub>DD</sub>+0.5 V or AGND -0.5 V) should be protected by diode clamps (HP5082-2835) from input pin to the supplies. All MP7684A inputs have input protection diodes which will protect the device from short transients outside the supply ranges. - 3. The design of a PC board will affect the accuracy of MP7684A. <u>Use of wire wrap is not recommended.</u> - The analog input signal (V<sub>IN</sub>) is quite sensitive and should be properly routed and terminated. It should be shielded from the clock and digital outputs to minimize cross coupling and noise pickup. - The analog input should be driven by a buffer op amp with as low output impedance as possible. The impedance should be less than 50Ω for clock frequencies above 10 MHz. - Analog and digital ground planes should be substantial and common at one point only. The ground plane should act as a shield for parasitics and not a return path for signals. To reduce noise levels, use separate low impedance ground paths. - 7. $DV_{DD}$ should not be shared with other digital circuitry. $DV_{DD}$ should be connected to $AV_{DD}$ next to the MP7684A. - 8. The power supplies and reference voltages should be decoupled with a ceramic (0.1 $\mu$ F) and a tantalum (10 $\mu$ F) capacitor as close to the device as possible. - The digital output should not drive long wires. The capacitative coupling and reflection will contribute noise to the conversion. When driving distant loads, buffers should be used. # PERFORMANCE CHARACTERISTICS Figure 23. DNL vs. Sampling Frequency Figure 24. INL vs. Sampling Frequency