**April 1999** Features 5 Super Fas OBSOLETE PRODUCT POSSIBLE SUBSTITUTE PRODUCT 1173141: 116411 1173141: 116403, HI-5043 1173142: HI-5042, HI-5043, HI-0390 1173143: 117404 117404 117404 IH5140, IH5141: DG401 1115144, 1H5145: HI-5049, HI-5045 NOTE: Pinout and pin count of single devices allow dual devices to be pin compatible SPST Switch replacements. - t<sub>ON</sub>.... 50ns toff · · · Non-Latching with Supply Turn-Off Single Monolithic CMOS Chip Plug-In Replacements for IH5040 Family and Part of the DG180 Family to Upgrade Speed and Leakage • Toggle Rate.....>1MHz • Switches Signals with ±15V Supplies.....>20V<sub>P-P</sub> . TTL, CMOS Direct Compatibility Internal Diode in Series with V+ for Fault Protection # High-Level CMOS Analog Switches ### Description he IH5140 Family of CMOS switches utilizes Harris' latchnee junction isolated processing to build the fastest switches currently available. These switches can be toggled at a rate of greater than 1MHz with fast ton times (80ns typical) and faster t<sub>OFF</sub> times (50ns typical), guaranteeing break before make switching. This family of switches combines the speed of the hybrid FET DG180 family with the reliability and low power consumption of a monolithic CMOS construction. Very low guiescent power is dissipated in either the ON or the OFF state of the switch. Maximum power supply current is 10μA (at 25°C) from any supply and typical quiescent currents are in the 10nA which makes these devices ideal for portable equipment and military applications. The IH5140 Family is completely compatible with TTL (5V) logic, TTL open collector logic and CMOS logic. It is pin compatible with Harris' IH5040 family and part of the DG180/DG190 family as shown in the switching state diagrams. #### Part Number Information | PART NUMBER | FUNCTION | TEMP. RANGE (°C) | PACKAGE | PKG. NO. | |----------------|-----------|------------------|--------------|----------| | IH5140MJE | SPST | -55 to 125 | 16 Ld CerDIP | | | IH5140CJE | SPST | 0 to 70 | 16 Ld CERDIP | | | IH5140CPE | SPST | 0 to 70 | 16 Ld PDIP | | | IH5141MJE | Dual SPST | -55 to 125 | 16 Ld CerDIP | | | IH5141CJE | Dual SPST | 0 to 70 | 16 Ld CERDIP | | | IH5141CPE | Dual SPST | 0 to 70 | 16 Ld PDIP | | | IH5142MJE | SPDT | -55 to 125 | 16 Ld CerDIP | | | IH5142CJE | SPDT | 0 to 70 | 16 Ld CERDIP | | | IH5142CPE | SPDT | 0 to 70 | 16 Ld PDIP | | | IH5143MJE | Dual SPDT | -55 to 125 | 16 Ld CERDIP | | | IH5143CJE | Dual SPDT | 0 to 70 | 16 Ld CerDIP | | | IH5143CPE | Dual SPDT | 0 to 70 | 16 Ld PDIP | | | IH5144MJE | DPST | -55 to 125 | 16 Ld CERDIP | | | IH5144CJE | DPST | 0 to 70 | 16 Ld CERDIP | | | IH5144CPE | DPST | 0 to 70 | 16 Ld PDIP | | | IH5145MJE | Dual DPST | -55 to 125 | 16 Ld CerDIP | | | IH5145CJE | Dual DPST | 0 to 70 | 16 Ld CerDIP | | | IH5145CPE | Dual DPST | 0 to 70 | 16 Ld PDIP | | | IH5140MJE/883B | SPST | -55 to 125 | 16 Ld CERDIP | | | IH5141MJE/883B | Dual SPST | -55 to 125 | 16 Ld CERDIP | | | IH5142MJE/883B | SPDT | -55 to 125 | 16 Ld CERDIP | | | IH5143MJE/883B | Dual SPDT | -55 to 125 | 16 Ld CERDIP | | | IH5144MJE/883B | DPST | -55 to 125 | 16 Ld CERDIP | | | IH5145MJE/883B | Dual DPST | -55 to 125 | 16 Ld CERDIP | | #### NOTE: 1. For MIL-STD-883 compliant parts, request the /883 datasheet on the above products. #### **Pinouts** IH5140 IH5141 (PDIP, CERDIP) (PDIP, CERDIP) TOP VIEW **TOP VIEW** D 1 16 S D1 1 16 S<sub>1</sub> 15 IN NC 2 NC 2 15 IN<sub>1</sub> 14 V-NC 3 14 V-NC 3 NC 4 13 GND 13 GND NC 4 NC 5 12 $v_{\text{L}}$ NC 5 12 V<sub>L</sub> NC 6 11 V+ NC 6 11 V+ 10 NC NC 7 10 IN<sub>2</sub> NC 7 NC 8 9 NC D<sub>2</sub> 8 9 S<sub>2</sub> IH5142 IH5143 (PDIP, CERDIP) (PDIP, CERDIP) TOP VIEW TOP VIEW D<sub>1</sub> 1 D<sub>1</sub> 1 16 S<sub>1</sub> 16 S<sub>1</sub> NC 2 15 IN NC 2 15 IN<sub>1</sub> D<sub>2</sub> 3 14 V-D<sub>3</sub> 3 14 V-13 GND 13 GND S<sub>3</sub> 4 S<sub>2</sub> 4 NC 5 S<sub>4</sub> 5 12 V<sub>L</sub> 12 V<sub>L</sub> 11 V+ NC 6 11 V+ D<sub>4</sub> 6 NC 7 10 NC 10 IN<sub>2</sub> NC 7 NC 8 9 NC D<sub>2</sub> 8 9 S<sub>2</sub> IH5144 IH5145 (PDIP, CERDIP) (PDIP, CERDIP) TOP VIEW TOP VIEW D<sub>1</sub> 1 16 S<sub>1</sub> D<sub>1</sub> 1 16 S<sub>1</sub> NC 2 15 IN 15 IN<sub>1</sub> NC 2 D<sub>3</sub> 3 14 V-14 V- $D_2$ 3 S<sub>2</sub> 4 13 GND S<sub>3</sub> 4 13 GND NC 5 12 V<sub>L</sub> S<sub>4</sub> 5 12 V<sub>L</sub> D<sub>4</sub> 6 11 V+ NC 6 11 V+ NC 7 10 IN<sub>2</sub> 10 NC NC 7 D<sub>2</sub> 8 9 S<sub>2</sub> NC 8 9 NC DIP (JE, PE) SPST IH5140 DIP (JE, PE) DUAL SPST IH5141 DIP (JE, PE) SPDT IH5142 DIP (JE, PE) DUAL SPDT IH5143 DIP (JE, PE) DPST IH5144 DIP (JE, PE) DUAL DPST IH5145 #### **Absolute Maximum Ratings Thermal Information** Thermal Resistance (Typical) $\theta_{JA}$ (°C/W) $\theta_{JC}$ (°C/W) V+ to V-.....<36V CERDIP Package ..... 24 Maximum Junction Temperature V\_ to V-....<33V $V_L$ to $V_{IN}$ .....<30VMaximum Storage Temperature Range . . . . . . -65°C to 150°C $V_{\mbox{\footnotesize IN}}$ to GND......<20V Maximum Lead Temperature (Soldering 10s).....300°C **Operating Conditions** Temperature Ranges CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### **Electrical Specifications** $25^{\circ}$ C, V+ = +15V, V- = -15V, $V_{L} = +5V$ | | TEST CONDITIONS | MILITARY | | | COMMERCIAL | | | | |-----------------------------------------------------------------------|--------------------------------------------------------------------------------------|----------|--------------|-------|------------|--------------|------|-------| | PER CHANNEL PARAMETER | | -55°C | 25°C | 125°C | 0°C | 25°C | 70°C | UNITS | | LOGIC INPUT | • | • | | | | ' | | | | Input Logic Current, I <sub>INH</sub> | V <sub>IN</sub> = 2.4V, Note 1 | ±1 | ±1 | 10 | - | ±10 | 10 | μΑ | | Input Logic Current, I <sub>INL</sub> | V <sub>IN</sub> = 0.8V, Note 1 | ±1 | ±1 | 10 | - | ±10 | 10 | μΑ | | SWITCH | | - | | | • | | | • | | Drain Source On Resistance, rDS(ON) | I <sub>S</sub> = -10mA,<br>V <sub>ANALOG</sub> = -10V to +10V | 50 | 50 | 75 | 75 | 75 | 100 | Ω | | Channel to Channel $r_{DS(ON)}$ Match, $\Delta r_{DS(ON)}$ | | - | 25 (Typ) | - | - | 30 (Typ) | - | Ω | | Minimum Analog Signal Handling<br>Capability, V <sub>ANALOG</sub> | | - | ±11<br>(Typ) | - | - | ±10<br>(Typ) | - | V | | Switch OFF Leakage Current, | $V_D = +10V, V_S = -10V$ | - | ±0.5 | 100 | - | ±5 | 100 | nA | | I <sub>D(OFF)</sub> +I <sub>S(OFF)</sub> | V <sub>D</sub> = -10V, V <sub>S</sub> = +10V | - | ±0.5 | 100 | - | ±5 | 100 | nA | | Switch On Leakage Current,<br>I <sub>D</sub> (ON)+I <sub>S</sub> (ON) | $V_D = V_S = -10V \text{ to } +10V$ | - | ±1 | 200 | - | ±2 | 200 | nA | | Minimum Channel to Channel Cross<br>Coupling Rejection Ratio, CCRR | One Channel Off; Any Other<br>Channel Switches, See<br>Performance Characteristics | - | 54 (Typ) | - | - | 50 (Typ) | - | dB | | Switch "ON" Time, t <sub>ON</sub> | See Switching Time Specifications and Timing Diagrams | | | | | | | | | Switch "OFF" Time, t <sub>OFF</sub> | See Switching Time Specifications and Timing Diagrams | | | | | | | | | Charge Injection, Q <sub>(INJ)</sub> | See Performance<br>Characteristics | - | 10 (Typ) | - | - | 15 (Typ) | - | рС | | Minimum Off Isolation Rejection<br>Ratio, OIRR | $ f = 1 MHz, R_L = 100\Omega, \\ C_L \leq 5 pF, See Performance \\ Characteristics $ | - | 54 (Typ) | - | - | 50 (Typ) | - | dB | | SUPPLY | • | • | • | | | • | | | | + Power Supply Quiescent Current, I+ | V+ = +15V, V- = -15V, | 1.0 | 1.0 | 10 | 10 | 10 | 100 | μΑ | | - Power Supply Quiescent Current, I- | V <sub>L</sub> = +5V, See Performance<br>Characteristics | 1.0 | 1.0 | 10 | 10 | 10 | 100 | μΑ | | +5V Supply Quiescent Current, IL | Onaraciensiics | 1.0 | 1.0 | 10 | 10 | 10 | 100 | μΑ | | Ground Supply Quiescent Current, I <sub>GND</sub> | | 1.0 | 1.0 | 10 | 10 | 10 | 100 | μΑ | ### NOTES: - 1. Some channels are turned on by high (1) logic inputs and other channels are turned on by low (0) inputs; however 0.8V to 2.4V describes the minimum range for switching properly. Refer to logic diagrams to find logical value of logic input required to produce ON or OFF state. - 2. Typical values are for design aid only, not guaranteed and not subject to production testing. # $\textbf{Switching Time Specifications} \quad t_{ON}, t_{OFF} \text{ are Maximum Specifications and } t_{ON} - t_{OFF} \text{ is Minimum Specification}$ | | | TEST<br>CONDITIONS | MILITARY | | | COMMERCIAL | | | | |----------------|----------------------------------------------------------|--------------------|----------|------|-------|------------|------|------|-------| | PART NUMBER | SPECIFICATIONS | | -55°C | 25°C | 125°C | 0°C | 25°C | 70°C | UNITS | | IH5140, IH5141 | Switch "ON" Time, t <sub>ON</sub> | Figure 8, Note 2 | - | 100 | - | - | 150 | - | ns | | | Switch "OFF" Time, tOFF | | - | 75 | - | - | 125 | - | ns | | | Break-Before-Make,<br>t <sub>ON</sub> - t <sub>OFF</sub> | | - | 10 | - | - | 5 | - | ns | | | Switch "ON" Time, t <sub>ON</sub> | Figure 7 | - | 150 | - | - | 175 | - | ns | | | Switch "OFF" Time, t <sub>OFF</sub> | 1 | - | 125 | - | - | 150 | - | ns | | IH5142, IH5143 | Switch "ON" Time, t <sub>ON</sub> | Figure 8, Note 2 | - | 175 | - | - | 250 | - | ns | | | Switch "OFF" Time, tOFF | | - | 125 | - | - | 150 | - | ns | | | Break-Before-Make,<br>t <sub>ON</sub> - t <sub>OFF</sub> | | - | 10 | - | - | 5 | - | ns | | | Switch "ON" Time, t <sub>ON</sub> | Figure 7 | - | 200 | - | - | 300 | - | ns | | | Switch "OFF" Time, t <sub>OFF</sub> | 1 | - | 125 | - | - | 150 | - | ns | | | Switch "ON" Time, t <sub>ON</sub> | Figure 2, Note 2 | - | 175 | - | - | 250 | - | ns | | | Switch "OFF" Time, tOFF | 7 | - | 125 | - | - | 150 | - | ns | | | Break-Before-Make,<br>tON - tOFF | | - | 10 | - | - | 5 | - | ns | | | Switch "ON" Time, t <sub>ON</sub> | Figure 3, Note 2 | - | 200 | - | - | 300 | - | ns | | | Switch "OFF" Time, t <sub>OFF</sub> | 7 | - | 125 | - | - | 150 | - | ns | | | Break-Before-Make,<br>t <sub>ON</sub> - t <sub>OFF</sub> | | - | 10 | - | - | 5 | - | ns | | IH5144, IH5145 | Switch "ON" Time, t <sub>ON</sub> | Figure 8, Note 2 | - | 175 | - | - | 250 | - | ns | | | Switch "OFF" Time, tOFF | 7 | - | 125 | - | - | 150 | - | ns | | | Break-Before-Make,<br>t <sub>ON</sub> - t <sub>OFF</sub> | | - | 10 | - | - | 5 | - | ns | | | Switch "ON" Time, tON | Figure 7 | - | 200 | - | - | 300 | - | ns | | | Switch "OFF" Time, tOFF | 7 | - | 125 | - | - | 150 | - | ns | #### NOTES: <sup>1.</sup> Switching times are measured at 90% points. <sup>2.</sup> Typical values are for design aid only, not guaranteed and not subject to production testing. #### Typical Performance Curves (Continued) NC CHANNEL PINS (3, 4) VINJECT 16 <sub>VA</sub> +10 +100 +5 VINJECT (mVp.p) CHARGE (pC) **0.01**μ**F** IH5143 -10 -100 NC CHANNEL PINS (1, 16) +VINJECT +V<sub>INJECT</sub> 0mV -VINJECT 0mV -10 -5 0 +5 -V<sub>INJECT</sub> ANALOG SIGNAL VOLTAGE (V) FIGURE 5A. FIGURE 5B. FIGURE 5. CHARGE INJECTION vs ANALOG SIGNAL -120 -100 VOUT/VANALOG (dB) -80 -60 -40 (ON CHANNEL) 10V<sub>P-P</sub> -20 AT FREQUENCY = V<sub>ANALOG</sub> n COPPER GROUND 1K 10M **PLANE JIG** 100 10K FREQUENCY (Hz) FIGURE 6B. FIGURE 6A. FIGURE 6. CHANNEL TO CHANNEL CROSS COUPLING REJECTION vs FREQUENCY #### Test Circuits and Waveforms FIGURE 7. IH5141 t<sub>ON</sub> AND t<sub>OFF</sub> (3V DIGITAL INPUT) # Test Circuits and Waveforms (Continued) NOTE: Switching times are measured at 90% points. FIGURE 8. IH5141 t<sub>ON</sub> AND t<sub>OFF</sub> (15V DIGITAL INPUT) FIGURE 9. IH5143 $t_{\mbox{ON}}$ AND $t_{\mbox{OFF}}$ (15V DIGITAL INPUT) FIGURE 10. IH5143 $t_{\mbox{ON}}$ AND $t_{\mbox{OFF}}$ (3V DIGITAL INPUT) ## **Typical Applications** To maximize switching speed on the IH5140 family, TTL open collector logic (15V with a $1 \mathrm{k}\Omega$ or less collector resistor) should be used. This configuration will result in (SPST) $t_{ON}$ and $t_{OFF}$ times of 80ns and 50ns, for signals between -10V and +10V. The SPDT and DPST switches are approximately 30ns slower in both $t_{ON}$ and $t_{OFF}$ with the same drive configuration. 15V CMOS logic levels can be used (0V to +15V), but propagation delays in the CMOS logic will slow down the switching (typical 50ns $\rightarrow$ 100ns delays). When driving the IH5140 Family from either +5V TTL or CMOS logic, switching times run 20ns slower than if they were driven from +15V logic levels. Thus $t_{\mbox{ON}}$ is about 105ns, and $t_{\mbox{OFF}}$ 75ns for SPST switches, and 135ns and 105ns $(t_{\mbox{ON}},t_{\mbox{OFF}})$ for SPDT or DPST switches. The low level drive can be made as fast as the high level drive if $\pm 5V$ strobe levels are used instead of the usual 0V $\rightarrow$ +3.0V drive. Pin 13 is taken to -5V instead of the usual GND and strobe input is taken from +5V to -5V levels as shown in Figure 11. The typical channel of the IH5140 family consists of both P-Channel and N-channel MOSFETs. The N-channel MOSFET uses a "Body Puller" FET to drive the body to -15V ( $\pm$ 15V supplies) to get good breakdown voltages when the switch is in the off state (see Figure 12). This "Body Puller" FET also allows the N-Channel body to electrically float when the switch is in the on state producing a fairly constant rDS(ON) with different signal voltages. While this "Body Puller" FET improves switch performance, it can cause a problem when analog input signals are present (negative signals only) and power supplies are off. This fault condition is shown in Figure 13. Current will flow from -10V analog voltage through the drain to body junction of Q1, then through the drain to body junction of Q3 to GND. This means that there is 10V across two forward-biased silicon diodes and current will go to whatever value the input signal source is capable of supplying. If the analog input signal is derived from the same supplies as the switch this fault condition cannot occur. Turning off the supplies would turn off the analog signal at the same time. This fault situation can also be eliminated by placing a diode in series with the negative supply line (pin 14) as shown in Figure 14. Now when the power supplies are off and a negative input signal is present this diode is reverse biased and no current can flow. # **Typical Switching Waveforms** Scale: Vertical = 5V/Div., Horizontal = 100ns/Div. FIGURE 15A. -55°C FIGURE 15B. 25°C FIGURE 15C. 125°C NOTE: Corresponds to Figure 12 FIGURE 15. TTL OPEN COLLECTOR LOGIC DRIVE FIGURE 16B. 25°C # **Typical Switching Waveforms** Scale: Vertical = 5V/Div., Horizontal = 100ns/Div. (Continued) FIGURE 16C. 125°C NOTE: Corresponds to Figure 13 FIGURE 16. TTL OPEN COLLECTOR LOGIC DRIVE NOTE: Corresponds to Figure 14 FIGURE 17. 25°C TTL OPEN COLLECTOR LOGIC DRIVE NOTE: Corresponds to Figure 19 FIGURE 18. 25°C TTL OPEN COLLECTOR LOGIC DRIVE # **Typical Applications** FIGURE 19. FIGURE 19. IMPROVED SAMPLE AND HOLD USING IH5143 # Typical Applications (Continued) FIGURE 20. USING THE CMOS SWITCH TO DRIVE AN R/2R LADDER NETWORK (2 LEGS) FIGURE 21. DIGITALLY TUNED LOW POWER ACTIVE FILTER