## **OKI** Semiconductor This version: Jan. 1998 Previous version: May. 1997 ### MSM6688/6688L **ADPCM Solid-State Recorder IC** #### **GENERAL DESCRIPTION** The MSM6688/6688L is a "solid-state recorder" IC developed using the ADPCM method. By externally connecting a microphone, a speaker, a speaker drive amplifier, and a dedicated register to store ADPCM data, it can record and play back voice data in a manner similar to a tape recorder. The MSM6688 supports 5 V operation and has a stand-alone mode and a microcontroller interface mode. The MSM6688L supports 3 V operation and controls recording/playback in microcontroller interface mode. In the stand-alone mode, recording/playback conditions can be selected by pins and the MSM6688/6688L can be controlled by a simple drive timing. In the microcontroller interface mode, recording/playback can be controlled by commands from the microcontroller. In the microcontroller interface mode, the MSM6688/6688L is much more flexible than in the stand-alone mode. In addition, the MSM6688/6688L can form easily a recording and playback circuit with fixed messages by connecting serial registers and serial voice ROMs as external memories. Note: This data sheet explains a stand-alone mode and a microcontroller interface mode, separately. #### Differences Between MSM6688 and MSM6688L | Parameter | MSM6688 | MSM6688L | |----------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------| | Operating voltage | 3.5 to 5.5 V | 2.7 to 3.6 V | | Control mode | Standalone mode,<br>Microcontroller interface mode | Microcontroller interface mode only | | Full scale of A/D and D/A converters | 0 to V <sub>DD</sub> | $\frac{1}{4}$ V <sub>DD</sub> to $\frac{3}{4}$ V <sub>DD</sub> | | Voice detection level for voice triggered starting | $\pm \frac{V_{DD}}{64}$ , $\pm \frac{V_{DD}}{32}$ , $\pm \frac{V_{DD}}{16}$ | $\pm \frac{V_{DD}}{128}$ , $\pm \frac{V_{DD}}{64}$ , $\pm \frac{V_{DD}}{32}$ | | External-only register | 32M bits (max.)<br>4M bits (MSM6684B)<br>8M bits (MSM6685) | 4M bits (max.)<br>4M bits (MSM66V84B) | #### **CONTENTS** | (1) | STAND-ALONE MODE | | |-----|----------------------------|---| | | (for MSM6688 (5 V Version) | ) | | FEATURES | 3 | |--------------------------------------------------------------------------------------------|--------------| | BLOCK DIAGRAM | 4 | | PIN CONFIGURATION | 5 | | PIN DESCRIPTIONS | <del>(</del> | | ABSOLUTE MAXIMUM RATINGS | .10 | | RECOMMENDED OPERATING | | | CONDITIONSELECTRICAL CHARACTERISTICS | .10 | | ELECTRICAL CHARACTERISTICS | .11 | | TIMING DIAGRAMSFUNCTIONAL DESCRIPTION | .15 | | FUNCTIONAL DESCRIPTION | .28 | | Recording Time and Memory | | | Capacity<br>Connection of an Oscillator | . 28 | | Connection of an Oscillator | . 28 | | Power Supply Wiring<br>Analog Input Amplitier Circuit<br>Connection of LPF Circuit | . 29 | | Analog Input Amplifier Circuit | . 29 | | Connection of LPF Circuit | | | Peripherals | .30 | | LPF Characteristics | .3 | | Reset Function | .32 | | Reset FunctionPower Down by the PDWN pin | .33 | | Record/Playback Control Mode | .34 | | Deleting phrases<br>Recording Method | .36 | | Recording Method | .37 | | Playback Method | .38 | | ROM Playback Method | .39 | | Voice Triggered Starting | .4( | | Method of Temporarily Stopping Record | / | | Method of Temporarily Stopping Record<br>Playback by Pause Function<br>APPLICATION CIRCUIT | 42 | | APPLICATION CIRCUIT | .43 | # (2) MICROCONTROLLER INTERFACE MODE (for MSM6688 (5 V Version) and MSM6688L (3 V Version)) | EE A TI IDEC | 11 | |------------------------------------------------------------------------|------| | | 45 | | FEATURESBLOCK DIAGRAMPIN CONFIGURATION | 40 | | IN CONFIGURATION | 46 | | PIN DESCRIPTIONSABSOLUTE MAXIMUM RATINGS | 47 | | ABSOLUTE MAXIMUM RATINGS | | | for MSM6688 (5 V Version))RECOMMENDED OPERATING CON- | .50 | | RECOMMENDED OPERATING CON- | | | OITIONS (for MSM6688 (5 V Version)) | 50 | | ELECTRICAL CHARACTERISTICS | | | ELECTRICAL CHARACTERISTICS | - | | for MSM6688 (5 V Version)) | .50 | | ABSOLUTE MAXIMUM RATINGS | | | for MSM6688L (3 V Version)) | . 55 | | RECOMMENDED OPERATING CONDITIO | NS | | for MSM6688I (3 V Version)) | 55 | | for MSM6688L (3 V Version))<br>ELECTRICAL CHARACTERISTICS | . 00 | | for MCM((QQL (2 V Varian)) | | | for MSM6688L (3 V Version)) | . 33 | | TIMING DIAGRAMSFUNCTIONAL DESCRIPTION | 60 | | FUNCTIONAL DESCRIPTION | .79 | | Recording Time and Memory | | | CapacityConnection of an Oscillator | 79 | | Connection of an Oscillator | 70 | | Portron Cumpler Wining | Q1 | | Power Supply WiringAnalog Input Amplifier Circuit | 01 | | Analog input Amplifier Circuit | 81 | | Connection of LPF Circuit | | | Peripherals | . 82 | | LPF Characteristics | . 82 | | Full Scale of A/D and D/A Converters. | 83 | | Reset Function | 84 | | Reset FunctionPower Down by the PDWN pin | Q. | | Described by the PDVVN pill | 00 | | Record/Playback Control Modes<br>Data Configuration of External Serial | 86 | | Data Configuration of External Serial | | | Registers | . 88 | | Data Configuration of External | | | Serial Voice ROMs | 97 | | Command Description | OC | | Status Register | ักร | | Innutting the Commonds | 112 | | inputting the Commands | 112 | | Changes of Record/Playback | | | Conditions | 116 | | Setting and Confirming the | | | Record/Playback Conditions1 | 117 | | Flex Record/Playback Method1 | 128 | | Direct Record/Playback Method1 | 35 | | POM Playback by Innutting Address | LUC | | ROM Playback by Inputting Address | 120 | | Code | LSE | | Direct ROM Playback Method | 142 | | Stopping Record/ | | | Playback Temporarily 1 | 144 | | Transferring Data to/from External | | | Memories 1 | 145 | | Memories Record/playback by Inputting/ | · Tu | | Outputting Voice Date and Date Date | 151 | | Outputting Voice Data via Data Bus 1 | 131 | | Suppression of Pop Noise at | | | | | | APPLICATION CIRCUIT1 | 155 | #### (1) STAND-ALONE MODE (for MSM6688 (5 V Version)) #### **FEATURES** - 3-bit or 4-bit ADPCM - Built-in 12-bit AD converter - Built-in12-bit DA converter - Built-in microphone amplifier - Built-in low-pass filter Attenuation characteristics –40 dB/oct • External memories Serial registers, 32M bits maximum (for variable messages) 8M bit serial register (MSM6685) can be driven directly Serial voice ROMs, 4M bits maximum (for fixed messages) 1M bit serial voice ROM (MSM6595A) can be driven directly 2M bit serial voice ROM (MSM6596A) can be driven directly 3M bit serial voice ROM (MSM6597A) can be driven directly Sampling frequency 4.0 kHz, 5.3 kHz, 6.4 kHz or 8.0 kHz (master clock frequency = 4.096 MHz) 8.0 kHz, 10.6 kHz, 12.8 kHz, or 16.0 kHz (master clock frequency = 8.192 MHz) - Number of phrases - 63 phrases for variable messages - 63 phrases for fixed messages - Maximum recording time (when external 32M bit RAM is connected) - 34 minutes (for 16 kbps ADPCM) - 23 minutes (for 24 kbps ADPCM) - 17 minutes (for 32 kbps ADPCM) - Voice triggered starting function - Pause function - Master clock frequency: 4.096 MHz~8.192 MHz - Power supply voltage: Single 5 V power supply - Package: 56-pin plastic QFP (QFP56-P-910-0.65-2K) (Product name: MSM6688GS-2K) # **BLOCK DIAGRAM** #### **PIN CONFIGURATION (TOP VIEW)** 56-Pin Plastic QFP #### **PIN DESCRIPTIONS** | Pin | Symbol | Туре | Description | |-----|------------------|------|------------------------------------------------------------------------------------| | 49 | DV <sub>DD</sub> | | Digital power supply pin. Insert a bypass capacitor of 0.1µF or more | | 49 | DADD | _ | between this pin and the DGND pin. | | 21 | $DV_{DD'}$ | _ | Digital power supply pin | | 22 | AV <sub>DD</sub> | _ | Analog power supply pin. Insert a bypass capacitor of 0.1µF or more | | | עטאא | | between this pin and the AGND pin. | | 30 | DGND | _ | Digital ground pin | | 29 | AGND | _ | Analog ground pin | | 23 | SG | 0 | Output pin for analog circuit reference voltage (signal ground) | | 24 | SGC | | | | 28 | MIN | 1 | Inverting input pin of the built-in OP amplifier. Non-inverting input | | 26 | LIN | ' | pin is internally connected to SG (signal ground). | | 27 | MOUT | 0 | MOUT and LOUT are output pins of the built-in OP amplifier for MIN | | 25 | LOUT | | and LIN, respectively. | | | | | This pin is connected to the LOUT pin in the recording mode and to | | 20 | AMON | 0 | the DA converter output in the playback mode. Used to connect the | | | | | built-in LPF input (FIN pin). | | 19 | FIN | I | Input pin of the built-in LPF. | | 17 | FOUT | 0 | Output pin of the built-in LPF. Used to connect the AD converter | | | 1001 | | input (ADIN pin). | | 16 | ADIN | I | Input pin of the built-in 12-bit AD converter. | | 18 | AOUT | 0 | Output pin of the built-in LPF. This pin outputs playback waveforms | | | 7.001 | | and used to connect an external speaker drive amplifier. | | | | | (Serial Address Data). SADX is used to connect the SAD pin of each | | 39 | SADX | 0 | external serial register and the SADX pin of each external serial voice | | 38 | SADY | | ROM. SADY is used to connect the SADY pin of each external serial | | | | | voice ROM. Outputs of starting address of read/write. | | | | | (Serial Address Strobe). Used to connect the SAS pin of external | | 36 | SAS | 0 | serial register and the SASX and SASY pins of | | | | | external serial voice ROM. Clock pin to write the serial address. | | | | | (Transfer Address Strobe). Used to connect the $\overline{\text{TAS}}$ pin of each | | | | | external serial register and serial voice ROM. | | 37 | TAS | 0 | This pin outputs address strobe outputs to set the serial address | | | | | data from the SADX and SADY pins into the internal address counter | | | | | of each serial register and serial voice ROM. | | | | | (Read/Write Clock). Used to connect the RWCK pin of each external | | 50 | RWCK | 0 | serial register and the RDCK pin of each external | | | | | serial voice ROM. This pin outputs a clock to read data from or write | | | | | it into each external serial register. | | | | _ | (Write Enable) Used to connect the WE pin of each external | | 46 | WE | 0 | serial register. This pin outputs WE signal to | | | | | select either read or write mode. | | Pin | Symbol | Туре | Description | | | | | | |----------------------|--------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 44 | DI/O | 1/0 | (Data I/O). Used to connect the DIN and DOUT pins of serial register. This pin outputs the data to be written into the serial register or | | | | | | | 45 | DROM | I | inputs the data read from the serial registers. (Data ROM). Used to connect the DOUT pin of each external serial voic ROM. | | | | | | | 40<br>41<br>42<br>43 | CS1<br>CS2<br>CS3<br>CS4 | 0 | (Chip Select). Used to connect the $\overline{CS}$ pin of serial register and the $\overline{CS}$ ( $\overline{CS1}$ , $\overline{CS2}$ , $\overline{CS3}$ ) pins of serial voice ROM. | | | | | | | 31<br>32 | RSEL1<br>RSEL2 | I | (Register Select). These are used to select the number of external serial registers. RSEL2 L L H H RSEL1 L H L H Number of serial registers 1 2 3 4 | | | | | | | 10 | MCUM | I | This pin is used to select either the stand-alone mode or the microcontroller interface mode. Low level: Stand-alone mode High level: Microcontroller interface mode. | | | | | | | 53 | RESET | ı | A high input level to this pin causes the MSM6688 to be initialized and to go into the power down state. | | | | | | | 35 | PDWN | I | (Power Down). When a low level is input to this pin, the MSM6688 goes to the power down state. Unlike the RESET pin, this pin does not force to reset the MSM6688. When an Low level is applied to this PDWN pin during recording operation, the MSM6688 is halted, and will be maintained in the power down state while PDWN is low. After this pin is restored to a high level, postprocessing for recording will be performed. | | | | | | | 47 | XT | I | Used to connect an oscillator. When an external clock is used, input the clock through this pin. At the power down state, this pin must be set to the ground level. | | | | | | | 48 | XT | 0 | Used to connect an oscillator, when an external clock is used, this pin must be left open. | | | | | | | 34<br>33 | TEST<br>TEST | I | Used to test the MSM6688. Input a low level to the TEST pin and a high level to the TEST pin. | | | | | | | Pin | Symbol | Туре | | | | Des | cription | | | | | |-----|-------------------|------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|-------------------|---------------------------------------------------------------------------------------------------------------------|--|--|--| | 15 | ROM | ı | When low, selects the record/playback operation. When high, selects the ROM playback operation. | | | | | | | | | | 56 | REC/PLAY | I | Used to select during the ROM | Jsed to select the recording mode or the playback mode. This pin is invalid luring the ROM playback operation. When low, selects the playback mode. When high, selects the recording mode. | | | | | | | | | 55 | ST | I | | When a low-level pulse is applied to this pin, the record/playback or ROM playback is started. | | | | | | | | | 54 | SP | I | When a low-lev | | is appli | ed to th | is pin, the recor | d/playback or ROM | | | | | 8 | PAUSE | I | When a low-lev | | | | is pin, the recor | d/playback or ROM | | | | | 7 | DEL | I | phrase deletion<br>through CA5,<br>ch00: All ph<br>ch01 to ch3F<br>After powering | When a low level pulse is applied to this pin, all phase deletion or specified phrase deletion can be performed according to the setting of pins CA0 through CA5, ch00: All phase deletion ch01 to ch3F: Specified phrase deletion After powering up, be sure to input RESET signal and then to delete all phrases. After completing this procedure, start the record/playback operation. | | | | | | | | | 1-6 | CAO-CA5 | I | operation and t | rases cather ROM CA3 CA L L H H H | an be sp | ecified i | independently fo | Remarks All phrase deletion A total of 63 phrases can be used both for record/playback and ROM playback operation. | | | | | 13 | 4B/ <del>3B</del> | I | | to selec | t one of | two typ | es of ADPCM bi | t length. | | | | | Pin | Symbol | Туре | Description | | | | | |----------|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 11<br>12 | SAM1<br>SAM2 | I | Used to select one of the following four types of sampling frequency. The relationship between the master clock frequency (fosc) and the sampling frequency (fsamp) is shown below. Values in parentheses denote the sampling frequencies for fosc = $4.096 \text{ MHz}$ . $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | | 9 | PDMD | I | This input pin is used to select the condition for transition to the power-down state. Low level: The MSM6688 automatically goes to the power-down state, excepting the time the record/playback operation is being performed. High level: The MSM6688 automatically goes to the standby state, instead of the power-down state, excepting the time the record/playback operation is being performed. In this case, the MSM6688 can be placed in the power-down state by setting the RESET pin to a high level. If it is desired to use the built-in LPF for an external circuit, this standby mode must be selected by applying a high level to the PDMD pin. | | | | | | 14 | VDS | ı | Used to select the voice triggered starting that starts recording when the voice input exceeds the preset amplitude. A high input level on this pin enables the voice triggered starting circuit. | | | | | | 51 | MON | 0 | Outputs a high level while the record/playback operation is being performed. | | | | | | 52 | NAR | 0 | Output pin to indicate the enable or disable state of the operation for specifying a phrase. When continuous ROM playback is performed, the next phrase can be specified after verifying that the NAR pin becomes high. | | | | | #### ABSOLUTE MAXIMUM RATINGS (for MSM6688 (5 V Version)) | Parameter Symbol | | Condition | Rating | Unit | |---------------------------|------------------|-----------|------------------------------|------| | Power supply voltage | V <sub>DD</sub> | Ta=25°C | -0.3 to +7.0 | V | | Input Voltage VIN Ta=25°C | | Ta=25°C | -0.3 to V <sub>DD</sub> +0.3 | V | | Storage temperature | T <sub>STG</sub> | _ | -55 to +150 | °C | #### RECOMMENDED OPERATING CONDITIONS (for MSM6688 (5 V Version)) | Parameter | Symbol | Condition | Range | Unit | |------------------------|------------------------|--------------|---------------------|------| | Power supply voltage | $V_{DD}$ | DGND=AGND=0V | 3.5 to 5.5 (Note 1) | V | | Operating temperature | ting temperature Top — | | -40 to +85 | °C | | Master clock frequency | f <sub>osc</sub> | _ | 4.0 to 8.192 | MHz | Note: 1. Recording and playback should be performed at a power supply voltage of 4.5 to 5.5V. For other operations such as backup for a serial register, the IC operates at 3.5 to 5.5V. #### **ELECTRICAL CHARACTERISTICS (for MSM6688 (5 V Version))** #### **DC Characteristics** $\mbox{DV}_{\mbox{DD}} = \mbox{DV}_{\mbox{DD'}} = \mbox{AV}_{\mbox{DD}} = 4.5$ to 5.5V (Note 5) DGND=AGND=0V $\mbox{Ta} = -40$ to +85°C | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |-------------------------------|-----------------|-----------------------------------------------|----------------------|------|---------------------|------| | High input voltage | V <sub>IH</sub> | _ | 0.8×V <sub>DD</sub> | _ | _ | V | | Low input voltage | V <sub>IL</sub> | _ | _ | _ | 0.2×V <sub>DD</sub> | V | | High output voltage | Vон | Іон = -40µА | V <sub>DD</sub> -0.3 | _ | _ | V | | Low output voltage | Vol | I <sub>OL</sub> = 2mA | _ | _ | 0.45 | V | | High input current (Note 1) | IIH1 | VIH = V <sub>DD</sub> | _ | _ | 10 | μΑ | | High input current (Note 2) | IIH2 | VIH = V <sub>DD</sub> | _ | _ | 20 | μА | | Low input current (Note 3) | IIL1 | VIL = GND | -10 | _ | _ | μΑ | | Low input current (Note 2) | lıL2 | VIL = GND | -20 | _ | _ | μΑ | | Low input current (Note 4) | IIL3 | VIL = GND | -400 | _ | -20 | μΑ | | Operating current consumption | IDD | fosc = 8 MHz, no load | _ | 15 | 30 | mA | | Standby current | 1 | During power down, no load<br>Ta=-40 to +70°C | _ | _ | 10 | μΑ | | consumption | IDDS | During power down, no load<br>Ta=-40 to +85°C | _ | _ | 50 | μΑ | - Note: 1. Applies to all input pins excluding the XT pin. - 2. Applies to the XT pin. - 3. Applies to the all input pins without pull-up resistors, excluding the XT pin. - 4. Applies to the input pins (ST, SP, PAUSE, DEL) with pull-up resistors, excluding the XT pin. #### **Analog Characteristics** DV<sub>DD</sub>=DV<sub>DD</sub>'=AV<sub>DD</sub>=4.5 to 5.5V DGND=AGND=0V Ta=-40 to +85°C | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |-------------------------------------|---------------------|-------------------------|------|------|--------------------|------| | DA output relative error | IV <sub>DAE</sub> I | no load | _ | _ | 10 | mV | | FIN admissible input voltage range | V <sub>FIN</sub> | _ | 1 | _ | V <sub>DD</sub> -1 | V | | FIN input impedance | R <sub>FIN</sub> | _ | 1 | _ | _ | MΩ | | ADIN admissible input voltage range | V <sub>ADIN</sub> | _ | 0 | _ | V <sub>DD</sub> | V | | ADIN input impedance | R <sub>ADIN</sub> | _ | 1 | _ | _ | MΩ | | Op-amp open loop gain | G <sub>OP</sub> | f <sub>IN</sub> =0-4kHz | 40 | _ | _ | dB | | Op-amp input impedance | R <sub>INA</sub> | _ | 1 | _ | _ | MΩ | | Op-amp load resistance | R <sub>OUTA</sub> | _ | 200 | _ | _ | kΩ | | AOUT load resistance | R <sub>AOUT</sub> | _ | 50 | _ | _ | kΩ | | FOUT load resistance | R <sub>FOUT</sub> | _ | 50 | _ | _ | kΩ | #### **AC Characteristics** $DV_{DD}$ = $DV_{DD}$ '= $AV_{DD}$ =4.5 to 5.5V DGND=AGND=0V Ta=-40 to +85°C fosc=4.096MHz $f_{SAMP}$ =8.0kHz | | | | | | | TOAIVIF O. | | |--------------------------------------|-------------------------------------------------------------------------------------------------------|----------------|-------------------|------|------|------------|------| | Parameter | | | | Min. | Тур. | Max. | Unit | | RESET pulse width | | | t <sub>RST</sub> | 1 | _ | _ | μS | | RESET ex | ecution time | (Note 1)* | t <sub>REX</sub> | _ | 1 | _ | ms | | PDWN lov | v level time | * | t <sub>PDL</sub> | 500 | _ | _ | μS | | PDWN hig | ph level time | (Note 1)* | t <sub>PDH</sub> | 500 | _ | _ | μS | | Oscillating | time after input of PDWN | * | t <sub>PX</sub> | 125 | | 500 | μS | | BUSY time | e after release of PDWN | (Note 1)* | t <sub>BPD</sub> | 0.25 | _ | _ | ms | | ST pulse v | width | (Note 2)** | t <sub>ST</sub> | 40 | _ | _ | μs | | SP pulse | width | ** | t <sub>SP</sub> | 40 | | _ | μS | | PAUSE pu | ılse width | ** | t <sub>PSE</sub> | 40 | _ | _ | μS | | DEL pulse | width | (Note 2)* | t <sub>DEL</sub> | 40 | | _ | μS | | Time requ | ired to delete all phrases | * | t <sub>WBLA</sub> | 550 | | _ | ms | | Time requ | ired to delete a specified phrase | * | t <sub>WBL1</sub> | 70 | _ | _ | ms | | Time from | n input of DEL pulse to CSI fall | (Note 2)* | t <sub>DCS</sub> | _ | _ | 270 | μs | | Hold time | of CAO~CA5, REC/PLAY after MON | rise | tcah | 1 | _ | _ | ms | | Address c | ontrol time at the start of record/pla | yback * | t <sub>AD1</sub> | _ | 1 | _ | ms | | Time from | n input of ST pulse to NAR fall | (Note 2)* | t <sub>STN</sub> | _ | _ | 40 | μs | | Unvoiced | time between phrases during repea | ted playback * | t <sub>MID</sub> | 0.75 | _ | 1 | ms | | | Time from input of ST pulse to MON rise | Record * | t <sub>TMH1</sub> | _ | 1 | 50 | ms | | | | Playback * | t <sub>TMH2</sub> | _ | | 20 | ms | | | | ROM playback* | t <sub>TMH3</sub> | _ | | 1 | ms | | DOMD II | Time from input of CD and a | Record * | t <sub>PMH1</sub> | _ | _ | 80 | ms | | POMD=H | Time from input of SP pulse to MON fall | Playback * | t <sub>PMH2</sub> | _ | _ | 2 | ms | | | | ROM playback* | t <sub>PMH3</sub> | _ | _ | 2 | ms | | Time from input of ST pulse to voice | | andby for * | t <sub>STVH</sub> | _ | _ | 50 | ms | | | Time from input of \$\overline{SP}\$ pulse during standby * for voice to release of standby for voice | | | _ | _ | 80 | ms | Items with \* are proportional to the period of master clock frequency fosc. Items with \*\* are proportional to the period of the master clock frequency fosc, and are also proportional to the sampling frequency f<sub>SAMP</sub> during record/playback. Note: 1. The oscillation start stabilization time is added to $t_{REX}$ and $t_{BPD}$ . The oscillation start stabilization time is several tens of milliseconds for crystals and several hundreds of microseconds for ceramic oscillators. Note: 2. The oscillation start stabilization time is added if PDMD pin = "L". The oscillation start stabilization time is several tens of milliseconds for crystals and several hundreds of microseconds for ceramic oscillators. $\begin{array}{l} {\rm DV_{DD}}{\rm =}{\rm DV_{DD}}{\rm :=}{\rm AV_{DD}}{\rm =}4.5~to~5.5V\\ {\rm DGND}{\rm =}{\rm AGND}{\rm =}0V \quad {\rm Ta}{\rm =}{\rm -}40~to~+85^{\circ}C\\ {\rm fosc}{\rm =}4.096{\rm MHz} \quad {\rm f_{SAMP}}{\rm =}8.0{\rm kHz} \end{array}$ | Parameter | | | Symbol | Min. | Тур. | Max. | Unit | |---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------|-------------------|------|------|------|------| | | T. ( ) ( OT ) | Record * | t <sub>TML1</sub> | _ | | 120 | ms | | | Time from input of ST pulse to MON rise | Playback * | t <sub>TML2</sub> | _ | | 150 | ms | | | | ROM playback * | t <sub>TML3</sub> | _ | | 150 | ms | | PDMD=L | T. ( ( <del>00</del> | Record * | t <sub>PML1</sub> | _ | | 80 | ms | | | Time from input of SP pulse to MON fall | Playback * | t <sub>PML2</sub> | _ | | 260 | ms | | | | ROM playback * | t <sub>PML3</sub> | _ | | 260 | ms | | | Time from input of \$\overline{ST}\$ pulse to standby for voice * | | t <sub>STVL</sub> | _ | | 120 | ms | | | Time from input of \$\overline{SP}\$ pulse during standby for voice to release of standby for voice | | t <sub>SPVL</sub> | _ | _ | 80 | ms | | | Standby transition time at start of playback * | | t <sub>AOR</sub> | _ | 64 | _ | ms | | Standby transition time at end of playback * | | | | _ | 256 | _ | ms | | Time from input of PAUSE pulse to pause ** | | | t <sub>PP</sub> | _ | _ | 1 | ms | | Time from input of \$\overline{ST}\$ pulse during pause to restart of record/playback | | | t <sub>PST</sub> | _ | _ | 1 | ms | Items with $^{\ast}\;$ are proportional to the period of master clock frequency fosc. Items with \*\* are proportional to the period of the master clock frequency fosc, and are also proportional to the sampling frequency f<sub>SAMP</sub> during record/playback. #### **TIMING DIAGRAMS** #### **RESET FUNCTION** #### Power Down by PDWN Pin Note: 1. When an external clock is used, continue to apply the clock input to the XT terminal during $t_{PX}$ after the $\overline{PDWN}$ pin is set to a low level. #### **Timing for Deletion of All Phrases** #### **Timing for Deletion of a Specified Phrase** #### **Recording Timing (PDMD Pin = High)** #### **Timing for Voice Triggered Recording (PDMD Pin = High)** #### Playback Timing (PDMD Pin = High) #### **ROM Playback Timing (PDMD Pin = High)** #### **Continuous ROM Playback Timing (PDMD Pin = High)** #### **Recording Timing (PDMD Pin = Low)** #### Timing for Voice Triggered Recording (PDMD Pin = Low) #### Playback Timing (PDMD Pin = Low) #### **ROM Playback Timing (PDMD Pin = Low)** #### **Continuous ROM Playback Timing (PDMD Pin = Low)** #### **Record/Playback Pause Timing** Note 1: This time interval varies depending on the state of PDMD pin and the record/playback mode and is one of $t_{PMH1}$ , $t_{PMH2}$ , $t_{PMH3}$ , $t_{PML3}$ . #### **FUNCTIONAL DESCRIPTION** #### **Recording Time and Memory Capacity** The recording time depends on the memory capacity of the external serial registers, sampling frequency, and ADPCM bit length, and is given by Recording time = $$\frac{1.024 \times \text{memory capacity (K bits)}}{\text{sampling frequency (kHz)} \times \text{bit length (bits)}}$$ (seconds) For example, if the sampling frequency is $\frac{4096}{768}$ kHz (= 5.333 kHz), ADPCM bit length is 3 bits, and four 8M bit serial registers are used, the recording time can be obtained as follows. Recording time = $$\frac{1.024 \times (8192 \times 4 - 64)}{5.333 \times 3} = 2093 \text{ seconds}$$ $$= 34 \text{ minutes } 53 \text{ seconds}$$ In the above equation, the memory capacity is obtained by subtracting the memory capacity (64 Kbits) for the channel index area from the total memory capacity. #### Connection of an Oscillator Connect a ceramic oscillator or a crystal oscillator to XT and XT pins as shown below. The optimal load capacities when connecting ceramic oscillators from MURATA MFG. and KYOCERA CORPORATION are shown below for reference. | Ceramic oscillator | | | | Optimal load capacity | | | |-----------------------------|----------------------------------------------------|------------------|-----------|-----------------------|--------|--| | | Туре | | Freq(MHz) | C1(pF) | C2(pF) | | | MURATA<br>MFG. | CSA4.00MG<br>CST4.00MGW | (with capacitor) | 4.0 | | 30 | | | | CSA6.00MG<br>CST6.00MGW | (with capacitor) | 6.0 | 30 | | | | | CSA8.00MTZ<br>CST8.00MTW | (with capacitor) | 8.0 | | | | | KYOCERA<br>CORPO-<br>RATION | KBR-4.0MSA<br>KBR-4.0MKS<br>PBRC4.00A<br>PBRC4.00B | (with capacitor) | 4.0 | | 33 | | | | KBR-6.0MSA<br>KBR-6.0MKS<br>PBRC6.00A<br>PBRC6.00B | (with capacitor) | 6.0 | 33 | | | | | KBR-8.0M<br>PBRC8.00A<br>PBRC8.00B | | 8.0 | | | | #### **Power Supply Wiring** As shown in the following diagram, supply the power to this MSM6688 from the same power source, but separate the power supply wiring to the analog portion from that to the logic position. The following connections are not permitted. #### **Analog Input Amplifier Circuit** This MSM6688 has two built-in operational amplifiers for amplifying the microphone output. Each OP amplifier is provided with the inverting input pin and output pin. The analog circuit reference voltage SG (signal ground) is connected internally to the non-inverting input of each OP amplifier. For amplification, form an inverting amplifier circuit and adjust the amplification ratio by using external resistors as shown below. During the time the recording operation is performed, the output $V_{LO}$ of OP amp 2 is connected to the input FIN of the built-in LPF. The FIN allowable input voltage ( $V_{FIN}$ ) ranges from 1V to ( $V_{DD}$ – 1)V. Therefore, the amplification ratio must be adjusted so that the $V_{LO}$ amplitude can be within the FIN allowable input voltage range. For example, if $V_{DD} = 5V$ , $V_{LO}$ becomes $3V_{p-p}$ max. If $V_{LO}$ exceeds the FIN allowable input voltage range, the output of the LPF will be a clipped waveform. The load resistance $R_{OUTA}$ of the OP amp is $200 \, k\Omega$ minimum, so that the feedback resistors R2 and R4 of the inverting amplifier circuit must be $200 \, k\Omega$ or more. #### **Connection of LPF Circuit Peripherals** The AMON pin is connected internally to the output of the amplifier circuit (LOUT pin) in the recording mode and to the output of the built-in DA converter in the playback mode. Therefore, connect the AMON pin directly to the input (FIN pin) of the built-in LPF. Both the FOUT and AOUT pins are the output pins of the built-in LPF. Connect the FOUT pin to the input (ADIN pin) of the built-in AD converter and connect the AOUT pin to an external speaker through an external speaker drive amplifier. In the MSM6688, the connection of each of the FOUT and AOUT pins is changed to one of the output of the LPF, GND (ground) level, and SG (signal ground) level, depending on the operation status as shown below. When PDMD pin = high level: | Analog nin | At power down | During operation<br>(RESET pin = L) | | | | |--------------------|-----------------|-------------------------------------|--------------------------------|--|--| | Analog pin | (RËSET pin = H) | Recording mode | Playback mode | | | | FOUT pin GND level | | LPF output (recording waveform) | LPF output | | | | AOUT pin | GND level | SG level | LPF output (playback waveform) | | | #### When PDMD pin = L: | Analog pin | At power down | During operation | | | | |------------|---------------|---------------------------------|-----------------------------------|--|--| | 7 maiog pm | At power down | Recording mode | Playback mode | | | | FOUT pin | GND level | LPF output (recording waveform) | LPF output | | | | AOUT pin | GND level | GND level | LPF output<br>(playback waveform) | | | #### When PDMD pin = H: Note: This diagram shows the state of each switch during the recording operation. #### When PDMD = L: Note: This diagram shows the state of each switch during the recording operation. #### **LPF Characteristics** This IC contains a fourth-order switched-capacitor LPF. The attenuation characteristic of this LPF is $-40\,\mathrm{dB/oct}$ . The cut-off frequency and frequency characteristics of this LPF vary in proportion to the sampling frequency (fsamp). The cut-off frequency is preset to 0.4 times the sampling frequency. The following graph depicts the frequency characteristics of the LPF at fsamp = $8\,\mathrm{kHz}$ . LPF Frequency Characteristics (fsamp = 8.0 kHz) #### **Reset Function** By applying a high level to the RESET pin, the MSM6688 stops frequency oscillation to minimize current consumption and goes to the power-down state. At the same time, the control circuit is reset and initialized. If a high level is applied to the RESET pin during record/playback operation, the MSM6688 is set to the power-down state and initialized state, so that voice data becomes undefined. The following shows the power-down state of the MSM6688. - (1) Frequency oscillation is stopped and all operations of the internal circuit are halted. - (2) The current consumption is minimized. When an external clock is used, apply a ground (GND) level to the XT pin at power down so that no current can flow into the oscillation circuit. - (3) $\overline{CS1} \overline{CS4}$ pins are set to a high level to minimize the current consumption of external serial registers and serial voice ROMs. - (4) Pull-up resistors are removed from the input control $\overline{ST}$ , $\overline{SP}$ , $\overline{PAUSE}$ , and $\overline{DEL}$ pins. - (5) The state of the output pins are as follows. | Pin name | Power down mode with RESET="H" | Power down mode<br>with PDWN="L" | | |-------------------------|--------------------------------|----------------------------------|--| | SAS, TAS, CS1-CS4, RWCK | "H" level | "H" level | | | SADX, WE, NAR | "H" level | "H" level or "L" level | | | SADY | "L" level | "H" level or "L" level | | | MON | "L" level | "L" level | | | AOUT, FOUT | GND level | GND level | | After powering up the MSM6688, be sure to initialize it by applying a high level to the RESET pin. #### Power Down by the PDWN pin By applying a low level to the $\overline{PDWN}$ pin, the MSM6688 may be set to the power-down state, in which the oscillation and all operations of internal circuits are halted. Unlike the reset operation by the RESET input, the control circuit will not be initialized by this power-down operation. The power-down operation will not affect the data in the internal control circuit and external serial registers. Therefore, this power-down operation is useful when the battery backup takes place in case of power failure. When $\overline{PDWN}$ becomes low during one of the following operations, their respective operations will be performed after the power-down state is released ( $\overline{PDWN} = H$ ). - (1) When the MSM6688 is powered down (PDWN = L) during the record/plaback operation: The record/playback operation is stopped. After the release of the power-down state, the postprocessing will be performed. - (2) When the MSM6688 is powered down (PDWN = L) during the phrase deleting operation: The phrase deleting operation is temporarily stopped and will be restarted after the release of the power-down state. - (3) When the MSM6688 is powered down (PDWN = L) during the time the transition of the AOUT output to a DC level is in progress: This transition operation is temporally stopped and will be continued after the release of the power-down state. #### Record/Playback Control Mode Either record / playback mode or ROM playback mode can be selected through the ROM pin as described below. | ROM pin | Record/playback control mode | |---------|------------------------------| | L | Record/playback | | Н | ROM playback | #### 1. Record/playback The recorded voice data is stored in serial registers. The recording area is indirectly allocated to each phrase by setting the phase specifying pins CA0 to CA5 (63 phrases). The recording area for each phrase is managed by the MSM6688 as described below. The total memory capacity of the connected external serial registers is equally divided into 256 memory blocks. When recording is performed, voice data is written into the memory blocks unused by other phrases. When a specified phase is deleted, the blocks used by this phrase become unused blocks. When re-recording is performed, voice data is written in the memory area consisting of the memory blocks used by this phrase and the unused memory blocks. The memory capacity of one memory block and the number of initially available memory blocks (recording time) vary according to the total memory capacity of the connected serial registers. | RSEL2 | | L | L | Н | Н | |--------------------------------------|------------------------------|-------------|-------------|-------------|-------------| | RSEL1 | | L | Н | L | Н | | Total memory capacity | | 8M bits | 16M bits | 24M bits | 32M bits | | Memory capacity | Memory capacity of one block | | 64K bits | 128K bits | 128K bits | | | 16kbps | 2.0 seconds | 4.1 seconds | 8.2 seconds | 8.2 seconds | | Recording time of one block | 24kbps | 1.4 seconds | 2.7 seconds | 5.5 seconds | 5.5 seconds | | | 32kbps | 1.0 second | 2.0 seconds | 4.1 seconds | 4.1 seconds | | Number of initially available blocks | | 254 | 255 | 191 | 255 | #### 2. ROM playback For playback of the voice data stored in the connected serial voice ROM, the playback area is allocated indirectly to each fixed message phrase by setting phrase specifying pins CA0 to CA5 (63 phases). The start address, stop address, sampling frequency, and ADPCM bit length which specify the playback area for each phase are written in the index area of the serial voice ROM. When the playback operation is started, the MSM6688 fetches these data from the index area. #### **Deleting phrases** #### 1. Deleting all phrases $\overline{\text{DEL}}$ pin. When all phrases are deleted, all phrases ch01–ch3F (63 phrases) go to the unrecorded status and, at the same time, the initial data for address control is written in the serial registers. Therefore, whenever the MSM6688 is powered up, delete all phrases after applying a high level to the RESET pin. #### 2. Deleting a specified phrase By specifying one of ch01 - ch3F phrase and applying a low level to the $\overline{DEL}$ pin, the specified phrase can be deleted and put to the unrecorded state. The blocks for the deleted phrases are added to available unused blocks (available recording time). #### **Recording Method** Whenever the MSM6688 is powered up, be sure to delete all phrases after applying a high level to the RESET pin. Then, start the recording operation. (1) Set recording conditions at the relevant pins. ROM pin: Low level REC/PLAY pin: High level VOS pin: Selection of voice triggered starting (high level enables voice activation and low level disables voice activation.) SAM1 and SAM2 pins: Select the sampling frequency. $4B / \overline{3B}$ pin: Select the ADPCM bit length. CA0 – CA5 pins: Specify one of 63 phrases ch01 – ch3F. (2) To start recording, apply a low pulse to the $\overline{ST}$ pin. To stop recording in progress, apply a low pulse to the $\overline{SP}$ pin. When recording continues to the end of the memory capacity, recording is automatically stopped. In case of re-recording, voice data will be written in the memory block used by the specified phrase and unused memory blocks. Therefore, the voice data is overwritten on the previously recorded contents. The MON pin outputs a high level during recording. #### **Playback Method** (1) Set playback conditions at the relevant pins. ROM pin: Low level REC/PLAY pin: Low level SAM1 and SAM2 pins: Select the sampling frequency. $4B/\overline{3B}$ pin: Specify the ADPCM bit length selected for recording. CA0–CA5 pins: Specify one of 63 phases ch01–ch3F. (2) To start playback, apply a low pulse to the $\overline{ST}$ pin. When playback for the duration of the recorded data is finished, the playback is stopped automatically. To stop playback in progress, apply a low pulse to the $\overline{SP}$ pin. The MON pin outputs a high level during playback. By maintaining the ST pin at a low level, repeated playback is possible. # **ROM Playback Method** - (1) Apply a high level to the ROM pin. - (2) Specify one of 63 phrases ch01 ch3F by setting the CA0 CA5 pins. - (3) To start playback, apply a low pulse to the $\overline{ST}$ pin. To stop playback in progress, apply a low pulse to the $\overline{SP}$ pin. #### **Voice Triggered Starting** This MSM6688 has the voice triggered starting function that starts recording when the level of voice input exceeds a preset amplitude. Using the voice activated function, the unvoiced part prior to voice detection will not be recorded, so that the memory capacity can be utilized efficiently. The unvoiced parts in the middle of recording are not eliminated. In the voice triggered starting mode, recording is started when a voice input exceeds the preset thresholds. Therefore, a consonant part with a low level may not be recorded. | VDS pin | Voice triggered starting conditions | |---------|----------------------------------------------------------------| | L | Voice triggered starting disabled | | Н | Voice triggered starting enabled | | | Voice detection threshold Vvds = V <sub>DD</sub> /32 (±160 mV) | The value in parentheses is for $V_{DD} = 5.12V$ . When a low level is applied to the $\overline{ST}$ pin, the MSM6688 goes to the standby state for voice. When detecting a voiced input, it starts recording and the MON pin outputs a high level. When a low level is applied to the $\overline{SP}$ pin during standby state for voice, the MSM6688 finishes the standby state for voice and goes to the standby state for recording. ### Method of Temporarily Stopping Record/Playback by Pause Function By applying a low pulse to the $\overline{PAUSE}$ pin during record/playback, record/playback operation can be stopped temporarily. To resume record/playback, apply a low pulse to the $\overline{ST}$ pin. To stop record/playback, apply a low pulse to the $\overline{SP}$ pin. When record/playback is resumed after temporary stop, the voice triggered starting circuit is not operated and recording is started when a start low pulse is applied to $\overline{SP}$ pin. # **APPLICATION CIRCUIT** The circuit diagram 1 shows an application circuit example where the MSM6688 is used in the standalone mode and four 8M bit serial registers and two 2M bit serial voice ROMs also connected. # (2) MICROCONTROLLER INTERFACE MODE (for MSM6688 (5 V Version) and MSM6688L (3 V Version)) #### **FEATURES** - 3-bit or 4-bit ADPCM - Built-in 12-bit AD converter - Built-in12-bit DA converter - Built-in microphone amplifier - Built-in low-pass filter Attenuation characteristics -40 dB/oct • External only registers (for variable messages) MSM6688 (5 V version) - Serial registers, 32M bits maximum One 4M bit serial register (MSM6684B) can be driven directly Up to four 8M bit serial register (MSM6685) can be driven directly MSM6688L (3 V version) - Serial registers, 4M bits maximum One 4M bit serial register (MSM66V84B) can be driven directly - External only ROMs (for fixed messages) - Serial voice ROMs, 4M bits maximum 1M bit serial voice ROM (MSM6595A) can be driven directly 2M bit serial voice ROM (MSM6596A) can be driven directly 3M bit serial voice ROM (MSM6597A) can be driven directly - Sampling frequency - 4.0 kHz, 5.3 kHz, 6.4 kHz or 8.0 kHz (master clock frequency = 4.096 MHz) 8.0 kHz, 10.6 kHz, 12.8 kHz or 16.0 kHz (master clock frequency = 8.192 MHz) - Number of phrases - 63 phrases for variable messages - 63 phrases for fixed messages - Maximum recording time (when external 32M bit RAM is connected) 34 minutes (for 16 kbps ADPCM) 23 minutes (for 24 kbps ADPCM) 17 minutes (for 32 kbps ADPCM) - Voice triggered starting function - Pause function - Master clock frequency: 4.096 MHz to 8.192 MHz - Power supply voltage MSM6688: Single 5 Vpower supply MSM6688L: Single 3 V power supply • Package options: 56-pin plastic QFP (QFP56-P-910-0.65-2K) (Product name: MSM6688GS-2K) 56-pin plastic QFP (QFP56-P-910-0.65-2K) (Product name: MSM6688LGS-2K) 64-pin plastic TQFP (TQFP64-P-1010-0.50-K) (Product name: MSM6688LTS-K) # **BLOCK DIAGRAM** #### **PIN CONFIGURATION (TOP VIEW)** 56-Pin Plastic QFP NC: No connection 64-Pin Plastic TQFP # **PIN DESCRIPTIONS** | P | in | 0 | - I Toma Barantina | | | | | |----------|----------|--------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | QFP | TQFP | Symbol | Туре | Description | | | | | 49 | 56 | $DV_DD$ | _ | Digital power supply pin. Insert a bypass capacitor of 0.1µF or more between this pin and the DGND pin. | | | | | 21 | _ | $DV_{DD'}$ | _ | Digital power supply pin | | | | | 22 | 25 | $AV_DD$ | _ | Analog power supply pin. Insert a bypass capacitor of 0.1µF or more between this pin and the AGND pin. | | | | | 30 | 34 | DGND | _ | Digital ground pin | | | | | 29 | 33 | AGND | _ | Analog ground pin | | | | | 23<br>24 | 26<br>27 | SG<br>SGC | 0 | Output pin for analog circuit reference voltage (signal ground) | | | | | 28<br>26 | 31<br>29 | MIN<br>LIN | I | Inverting input pin of the built-in OP amplifier. Non-inverting input pin is internally connected to SG (signal ground). | | | | | 27<br>25 | 30<br>28 | MOUT<br>LOUT | 0 | MOUT and LOUT are output pins of the built-in OP amplifier for MIN and LIN, respectively. | | | | | 20 | 24 | AMON | 0 | This pin is connected to the LOUT pin in the recording mode and to the DA converter output in the playback mode. Used to connect the built-in LPF input (FIN pin). | | | | | 19 | 23 | FIN | I | Input pin of the built-in LPF. | | | | | 17 | 21 | FOUT | 0 | Output pin of the built-in LPF. Used to connect the AD converter input (ADIN pin) | | | | | 16 | 19 | ADIN | I | Input pin of the built-in 12-bit AD converter. | | | | | 18 | 22 | AOUT | 0 | Output pin of the built-in LPF. This pin outputs playback waveforms and used to connect an external speaker drive amplifier. | | | | | 39<br>38 | 44<br>43 | SADX<br>SADY | 0 | (Serial Address Data). SADX is used to connect the SAD pin of each external serial register and the SADX pin of each external serial voice ROM. SADY is used to connect the SADY pin of each external serial voice ROM. Outputs of starting address of read/write. | | | | | 36 | 41 | SAS | 0 | (Serial Address Strobe). Used to connect the SAS pin of external serial register and the SASX and SASY pins of external serial voice ROM Clock pin to write the serial address. | | | | | 37 | 42 | TAS | 0 | (Transfer Address Strobe). Used to connect the TAS pin of each external serial register and serial voice ROM. This pin outputs address strobe outputs to set the serial address data from the SADX and SADY pins into the internal address counter of each serial register and serial voice ROM. | | | | | 50 | 57 | RWCK | 0 | (Read/Write Clock). Used to connect the RWCK pin of each external serial register and the RDCK pin of each external serial voice ROM. This pin outputs a clock to read data from or write it into each external serial register. | | | | | 46 | 52 | WE | 0 | (Write Enable) Used to connect the WE pin of each external serial register. This pin outputs WE signal to select either read or write mode. | | | | | 44 | 50 | DI/O | 1/0 | (Data I/O). Used to connect the DIN and DOUT pins of DRAM and serial register. This pin outputs the data to be written into the serial register or inputs the data read from the serial registers. | | | | | 45 | 51 | DROM | I | (Data ROM). Used to connect the DOUT pin of each external serial voiceROM. | | | | | P<br>QFP | in<br>TQFP | Symbol | Туре | Description | | | | | | | |----------------------|----------------------|--------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 40<br>41<br>42<br>43 | 45<br>46<br>48<br>49 | CS1<br>CS2<br>CS3<br>CS4 | 0 | (Chip Select). Used to connect the $\overline{\text{CS}}$ pin of serial register and the $\overline{\text{CS}}$ (CS1, CS2, CS3) pins of each serial voice ROM. | | | | | | | | | | | | (Register Select). These are used to select the number of external serial registers. | | | | | | | | 31 | 35 | RSEL1 | I | RSEL2 L L H H | | | | | | | | 32 | 36 | RSEL2 | | RSEL1 L H L H | | | | | | | | | | | | Number of serial registers 1 2 3 4 | | | | | | | | 10 | 11 | MCUM | I | This pin is used to select either the stand-alone mode or the microcontroller interface mode. Low level: Stand-alone mode High level: Microcontroller interface mode | | | | | | | | 53 | 61 | RESET | I | A high input level at this pin causes the MSM6688/6688L to be initialized and to go into the power down state. | | | | | | | | 35 | 40 | PDWN | ı | (Power Down). When a low level is input to this pin, the MSM6688 goes to the power down state. Unlike the RESET pin, this pin does not force to reset the MSM6688/6688L. When an low level is applied to this PDWN pin during recording operation, the MSM6688/6688L is halted, and will be maintained in the power down state while PDWN is low. After this pin is restored to a high level, postprocessing for recording will be performed. | | | | | | | | 1<br>2<br>3<br>4 | 1<br>2<br>3<br>4 | D0<br>D1<br>D2<br>D3 | I/O | Bi-directional data bus to transfer commands and data to and from an external microcontroller. | | | | | | | | 54 | 62 | WR | I | Write pulse input pin. Inputting a low pulse to this WR pin causes a command or data to be input via D0-D3 pins. | | | | | | | | 55 | 63 | RD | I | Read pulse input pin. Inputting a low pulse to this $\overline{\text{RD}}$ pin causes status bits or data to be output via D0-D3 pins. | | | | | | | | 56<br>11 | 64<br>13 | CE<br>CE | I | Chip enable input pins. When the $\overline{CE}$ pin is set to a low level or the CE pin is set to a high level, the write pulse (WR), read pulse (RD) can be accepted. When the $\overline{CE}$ pin is set to a high level or CE pin is set to a low level, the write pulse (WR) and read pulse (RD) cannot be accepted so that data cannot be transferred to and from via D0-D3 pins. | | | | | | | | 5 | 6 | BUSY | 0 | Outputs a high level while a command is being executed. When this pin is held high, do not apply any data to D0-D3 pins. The state of this BUSY pin is the same as the contents of the BUSY bit of the status register. | | | | | | | | 6 | 7 | RPM | 0 | Outputs a high level during recording or playback operation. The state of this RPM is the same as the contents of the RPM bit of the status register. | | | | | | | | 7 | 8 | VPM | 0 | Outputs a high level during the standby for voice after the start of voice triggered recording and the record/playback is stopped temporarily by inputting the PAUSE command. The state of this VPM pin is the same as the contents of the VPM bit of the status register. | | | | | | | | Р | in | Cumbal | Tuno | Description | |------------------|-------------------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | QFP | TQFP | Symbol | Туре | Description | | 52 | 60 | NAR | 0 | This NAR bit indicates whether the phrase designation by the CHAN command is enabled or disabled. In the ROM playback operation, specify the next phrase after making sure that the NAR output is high, and input the START command. | | 8 | 9 | ACON | I | Used to select the use or nonuse of the pop noise suppression circuit at the analog output (AOUT) pin. When low level, the pop noise suppression circuit is not used. When high level, the pop noise suppression circuit is used. | | 47 | 54 | XT | I | Used to connect an oscillator. When an external clock is used, input the clock through this pin. At the power down state, this pin must be set to the ground level. | | 48 | 55 | ΧT | 0 | Used to connect an oscillator, when an external clock is used, this pin must be left open. | | 51 | 59 | MON | 0 | Outputs a high level while the record/playback operation is being performed. Outputs a synchronizing clock while record/playback activated by the EXT command is being performed. | | 12-15,34<br>9,33 | 14-17,38<br>10,37 | TEST<br>TEST | I | Used to test the MSM6688/6688L. Input a low level to the TEST pin and a high level to the TEST pin. | # ABSOLUTE MAXIMUM RATINGS (for MSM6688 (5 V Version)) | Parameter | Symbol | Condition | Rating | Unit | |----------------------|------------------|-----------|------------------------------|------| | Power supply voltage | $V_{DD}$ | Ta=25°C | -0.3 to +7.0 | V | | Input voltage | V <sub>IN</sub> | Ta=25°C | -0.3 to V <sub>DD</sub> +0.3 | V | | Storage temperature | T <sub>STG</sub> | _ | −55 to +150 | °C | # RECOMMENDED OPERATING CONDITIONS (for MSM6688 (5 V Version)) | Parameter | Symbol | Condition | Range | Unit | |------------------------|------------------|--------------|---------------------|------| | Power supply voltage | V <sub>DD</sub> | DGND=AGND=0V | 3.5 to 5.5 (Note 3) | V | | Operating temperature | T <sub>op</sub> | _ | -40 to +85 | °C | | Master clock frequency | f <sub>OSC</sub> | _ | 4.0 to 8.192 | MHz | # ELECTRICAL CHARACTERISTICS (for MSM6688 (5 V Version)) #### **DC Characteristics** $\mbox{DV}_{\mbox{DD}} = \mbox{DV}_{\mbox{DD}} = \mbox{AV}_{\mbox{DD}} = \mbox{4.5 to 5.5V}$ (Note 3) DGND=AGND=0V Ta=-40 to +85°C | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |-------------------------------|------------------|------------------------------------------------|----------------------|------|---------------------|------| | High input voltage | V <sub>IH</sub> | _ | 0.8×V <sub>DD</sub> | _ | _ | V | | Low input voltage | V <sub>IL</sub> | _ | _ | _ | 0.2×V <sub>DD</sub> | V | | High output voltage | V <sub>OH</sub> | Іон=–40μА | V <sub>DD</sub> -0.3 | _ | _ | V | | Low output voltage | V <sub>OL</sub> | IoL=2mA | _ | _ | 0.45 | V | | High input current (Note 1) | I <sub>IH1</sub> | VIH=V <sub>DD</sub> | _ | _ | 10 | μΑ | | High input current (Note 2) | I <sub>IH2</sub> | VIH=V <sub>DD</sub> | _ | _ | 20 | μΑ | | Low input current (Note 1) | I <sub>IL1</sub> | VIL=GND | -10 | _ | _ | μΑ | | Low input current (Note 2) | I <sub>IL2</sub> | VIL=GND | -20 | _ | _ | μΑ | | Operating current consumption | I <sub>DD</sub> | fosc = 8 MHz, no load | _ | 15 | 30 | mA | | Standby current | | During power down, no load,<br>Ta=-40 to +70°C | _ | _ | 10 | μΑ | | consumption | I <sub>DDS</sub> | During power down, no load,<br>Ta=-40 to +85°C | _ | _ | 50 | μΑ | - Note: 1. Applies to all input pins excluding the XT pin. - 2. Applies to the XT pin. - 3. Recording and playback should be performed at a power supply voltage of 4.5 to 5.5V. For other operations such as backup for a serial register, the IC operates at 3.5 to 5.5V. # **Analog Characteristics** $\mbox{DV}_{\mbox{DD}} = \mbox{DV}_{\mbox{DD}} = \mbox{AV}_{\mbox{DD}} = \mbox{4.5 to 5.5V}$ $\mbox{DGND} = \mbox{AGND} = \mbox{OV}$ $\mbox{Ta} = -\mbox{40 to +85}^{\circ}\mbox{C}$ | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |-------------------------------------|---------------------|----------------------------|------|------|--------------------|------| | DA output relative error | IV <sub>DAE</sub> I | no load | _ | _ | 10 | mV | | FIN admissible input voltage range | V <sub>FIN</sub> | _ | 1 | _ | V <sub>DD</sub> -1 | V | | FIN input impedance | R <sub>FIN</sub> | _ | 1 | _ | _ | MΩ | | ADIN admissible input voltage range | V <sub>ADIN</sub> | _ | 0 | _ | $V_{DD}$ | V | | ADIN input impedance | R <sub>ADIN</sub> | _ | 1 | _ | _ | MΩ | | Op-amp open loop gain | G <sub>OP</sub> | f <sub>IN</sub> =0 to 4kHz | 40 | _ | _ | dB | | Op-amp input impedance | R <sub>INA</sub> | _ | 1 | _ | _ | MΩ | | Op-amp load resistance | R <sub>OUTA</sub> | _ | 200 | _ | _ | kΩ | | AOUT load resistance | R <sub>AOUT</sub> | _ | 50 | _ | _ | kΩ | | FOUT load resistance | R <sub>FOUT</sub> | _ | 50 | _ | _ | kΩ | #### **AC Characteristics** $\begin{array}{l} {\rm DV_{DD}}{\rm =}{\rm DV_{DD}}{\rm :=}{\rm AV_{DD}}{\rm =}4.5~to~5.5V\\ {\rm DGND}{\rm =}{\rm AGND}{\rm =}0V \quad {\rm Ta}{\rm =}{\rm -}40~to~+85^{\circ}C\\ {\rm fosc}{\rm =}4.096{\rm MHz} \quad {\rm f_{SAMP}}{\rm =}8.0{\rm kHz} \end{array}$ | Parameter | Symbol | Min. | Тур. | Max. | Unit | |-----------------------------------------------------------------------------------------------------|------------------|------|------|------|------| | RESET pulse width | t <sub>RST</sub> | 1 | _ | _ | μS | | RESET execution time (Note 1)* | t <sub>REX</sub> | _ | 1 | _ | ms | | PDWN low level time | t <sub>PDL</sub> | 500 | _ | _ | μs | | PDWN high level time | t <sub>PDH</sub> | 500 | _ | _ | μs | | Oscillating time after input of PDWN * | t <sub>PX</sub> | 125 | _ | 500 | μs | | BUSY time after release of PDWN (Note 1)* | t <sub>BPD</sub> | 0.25 | _ | 80 | ms | | RD pulse width | t <sub>RR</sub> | 200 | _ | _ | ns | | Setup and hold time of $\overline{\text{CE}}$ and $\overline{\text{CE}}$ for $\overline{\text{RD}}$ | t <sub>CR</sub> | 30 | _ | _ | ns | | Time from RD fall to data valid | t <sub>DRE</sub> | _ | _ | 200 | ns | | Time from RD rise to data float | t <sub>DRF</sub> | _ | 10 | 50 | ns | | WR pulse width | t <sub>WW</sub> | 200 | _ | _ | ns | | Setup and hold time of $\overline{\text{CE}}$ and $\overline{\text{CE}}$ for $\overline{\text{WR}}$ | t <sub>CW</sub> | 30 | _ | _ | ns | | Data setup time to WR rise | t <sub>DWS</sub> | 100 | _ | _ | ns | | Data hold time from WR rise | t <sub>DWH</sub> | 30 | _ | _ | ns | | RD and WR disable time | t <sub>DRW</sub> | 250 | _ | _ | ns | | BUSY time after release of RESET (Note 1)* | t <sub>BR</sub> | _ | _ | 1 | ms | | BUSY time after input of 1-nibble command ** | t <sub>B1</sub> | _ | _ | 16 | μS | | BUSY time after input of 2-nibble command ** | t <sub>B2</sub> | _ | _ | 16 | μS | | BUSY time after input of 3-nibble command ** | t <sub>B3</sub> | _ | _ | 16 | μS | | BUSY time after input of 2-nibble or 3-nibble command data* * | t <sub>BD</sub> | _ | _ | 16 | μs | | WAIT time after input of BLKRD command | t <sub>WBR</sub> | 270 | _ | _ | μS | | WAIT time after output of BLKRD command block data | t <sub>WDR</sub> | 50 | _ | _ | μS | | BUSY time after input of ADRWR command | t <sub>BAW</sub> | | _ | 270 | μS | | BUSY time after input of ADRWR command address data | t <sub>BAD</sub> | _ | _ | 50 | μS | | WAIT time after input of ADRRD command | t <sub>WAR</sub> | 270 | _ | _ | μS | | WAIT time after output of ADRRD command address data | t <sub>WDR</sub> | 50 | _ | _ | μ\$ | | Address control time at start of record/playback | t <sub>AD1</sub> | _ | 1 | _ | ms | Items with \* are proportional to the period of master clock frequency fosc. Items with \*\* are proportional to the period of the master clock frequency fosc, and are also proportional to the sampling frequency f<sub>SAMP</sub> during record/playback. Note: 1. The oscillation startup stabilization time is added to $t_{REX}$ , $t_{BPD}$ and $t_{BR}$ . The oscillation startup stabilization time is several tens of milliseconds for crystal oscillators and is several hundreds of microseconds for ceramic oscillators. $\begin{array}{l} {\rm DV_{DD}}{\rm =}{\rm DV_{DD}}{\rm :=}{\rm AV_{DD}}{\rm =}4.5~to~5.5V\\ {\rm DGND}{\rm =}{\rm AGND}{\rm =}0V \quad {\rm Ta}{\rm =}{\rm -}40~to~+85^{\circ}C\\ {\rm fosc}{\rm =}4.096{\rm MHz} \quad {\rm f_{SAMP}}{\rm =}8.0{\rm kHz} \end{array}$ | | Paramete | er | | Symbol | Min. | Тур. | Max. | Unit | |----------------------------------------------|------------------------------------|--------------------------|-----|-------------------|------|-------------------------------------------------------------------------------------------------------------------------------------|------|------| | | | Flex record | * | t <sub>STCM</sub> | _ | _ | 50 | ms | | Time from input of START command to MON rise | | Flex playback | * | t <sub>STCM</sub> | _ | _ | 20 | ms | | command | to MUN rise | Direct record/playbac | k * | tstcm | _ | _ | 1 | ms | | | | ROM playback | * | t <sub>STCM</sub> | _ | _ | 1 | ms | | | | Flex record | * | t <sub>SPCM</sub> | _ | | 80 | ms | | Time from | input of STOP | Flex playback | * | t <sub>SPCM</sub> | _ | _ | 2 | ms | | command | to MON fall | Direct record/playbac | k * | tspcm | _ | _ | 2 | ms | | | | ROM playback | * | t <sub>SPCM</sub> | _ | _ | 2 | ms | | Time from in | put of START command to set | ting of RPM bit | * | t <sub>STCR</sub> | _ | _ | 16 | μS | | Time from | input of STOP command to | end of record/playback | * | tspcr | _ | _ | 2 | ms | | Time from | input of STOP | Flex record | * | t <sub>SPCV</sub> | _ | | 80 | ms | | voice | to release of standby for | Direct record | * | t <sub>SPCV</sub> | _ | _ | 2 | ms | | Time from continuos | input of START comman<br>playback | d to NAR bit fall during | * | t <sub>STCN</sub> | _ | _ | 16 | μ\$ | | Unvoiced | time between phrases du | ring continuous playbad | ck* | t <sub>MID</sub> | _ | 1.25 | _ | ms | | Time from | input of PAUSE command | to setting of VPM bit | ** | t <sub>PSCP</sub> | _ | _ | 16 | μS | | Time from resetting o | input of START comman<br>f VPM bit | d during pause to | ** | t <sub>STCP</sub> | _ | _ | 500 | μ\$ | | Time from resetting o | input of STOP command<br>f VPM bit | during pause to | ** | t <sub>SPCP</sub> | _ | _ | 500 | μS | | | WAIT time after input of | f command | * | twcrw | 770 | _ | _ | μS | | | WAIT time after input of | REC command | * | t <sub>WRC</sub> | 16 | _ | _ | μS | | CHRW command | WAIT time after input of | write data | * | t <sub>WWD</sub> | 50 | _ | _ | μS | | Command | WAIT time after input of | PLAY command | * | t <sub>WPL</sub> | 50 | _ | _ | μS | | | WAIT time after input of | STOP command | * | t <sub>WSP</sub> | 50 | - 1 m - 80 m - 2 m - 2 m - 2 m - 2 m - 16 μ - 2 m - 80 m - 2 m - 16 μ - 500 μ - 500 μ - 500 μ - μ - μ - μ - μ - μ - μ - μ - μ - μ - | μS | | | | WAIT time after input of | f command | * | t <sub>WRW</sub> | 16 | | _ | μS | | | WAIT time after input of ad | Idress (2nd–5th nibbles) | * | t <sub>WA1</sub> | 16 | _ | _ | μS | | DTRW and | WAIT time after input of | address (6th nibble) | * | t <sub>WA2</sub> | 270 | _ | | μS | | DTRD<br>commands | WAIT time after input of | REC command | * | twrc | 16 | _ | _ | μS | | | WAIT time after input of | write data | * | t <sub>WWD</sub> | 50 | _ | _ | μS | | | WAIT time after input of | PLAY command | * | t <sub>WPL</sub> | 50 | | | μS | | | WAIT time after input of | STOP command | * | twsp | 16 | | _ | μS | Items with $^{\ast}~$ are proportional to the period of master clock frequency fosc. Items with \*\* are proportional to the period of the master clock frequency fosc, and are also proportional to the sampling frequency f<sub>SAMP</sub> during record/playback. $\ensuremath{\mathsf{DV_{DD}}}\xspace = \ensuremath{\mathsf{ASV}}\xspace \ensuremath{\mathsf{D=ASND}}\xspace = \ensuremath{\mathsf{4.5V}}\xspace \ensuremath{\mathsf{DE-4.5V}}\xspace \ensuremath{\mathsf{to}}\xspace = \ensuremath{\mathsf{4.5V}}\xspace \ensuremath{\mathsf{CS-5V}}\xspace \ensuremath{\mathsf{DS-6}}\xspace \ensuremath{\mathsf{CS-6}}\xspace \ensuremath{\mathsf{CS-6}}\xspace \ensuremath{\mathsf{AS-6}}\xspace \ensuremath{\mathsf{CS-6}}\xspace \ensuremath{\mathsf{AS-6}}\xspace \ensuremath{\mathsf{CS-6}}\xspace \ensuremath{\mathsf{AS-6}}\xspace \ensuremath{\mathsf{CS-6}}\xspace \ensuremath{\mathsf{AS-6}}\xspace \ensuremath{\mathsf{CS-6}}\xspace \ensuremath{\mathsf{CS-6}}\xspace \ensuremath{\mathsf{CS-6}}\xspace \ensuremath{\mathsf{CS-6}}\xspace \ensuremath{\mathsf{AS-6}}\xspace \ensuremath{\mathsf{CS-6}}\xspace \ensuremath{\mathsf{AS-6}}\xspace \ensuremath{\mathsf{CS-6}}\xspace \ensuremath{\mathsf{AS-6}}\xspace \ensuremath{\mathsf{CS-6}}\xspace \ensuremath{\mathsf{AS-6}}\xspace \ensuremath{\mathsf{CS-6}}\xspace \ensuremath{\mathsf{CS$ | | | | 1 | | | SAIVIF 0.01 | 1 | |------------------------------------------------------------------|------------------------------------------------------------------------|----|-------------------|------|------|-------------|------| | | Parameter | | Symbol | Min. | Тур. | Max. | Unit | | WAIT time for deletion of all phrases after input of DEL command | | | | 550 | _ | _ | ms | | WAIT time fo | r deletion of a specified phase after input of DEL command | * | t <sub>WBLI</sub> | 70 | _ | _ | ms | | Time to sta | rt of DC level transition after input of LEV command | * | t <sub>LV</sub> | _ | _ | 16 | μs | | DC level to | ransition time (GND to 1/2 V <sub>DD</sub> ) | * | t <sub>AOR</sub> | _ | 64 | _ | ms | | DC level transition time (1/2 V <sub>DD</sub> to GND) * | | | t <sub>AOF</sub> | _ | 256 | _ | ms | | | Time from input of EXT command to MON rise | ** | t <sub>EM</sub> | _ | _ | 330 | μs | | | MON high level time | ** | t <sub>MH</sub> | _ | 31 | _ | μs | | | MON low level time | ** | t <sub>ML</sub> | _ | 94 | _ | μs | | EXT<br>command | Time from MON rise to RD pulse rise during recording | ** | t <sub>ERD</sub> | _ | _ | 120 | μs | | | Time from MON rise to WR pulse rise during playback | ** | t <sub>EWR</sub> | _ | _ | 120 | μS | | | Time from ADPCM data WR pulse to input of STOP command during playback | ** | t <sub>WE1</sub> | 16 | _ | _ | μs | | | Time from MON rise to input of STOP command | ** | t <sub>ESP</sub> | _ | _ | 100 | μs | | | Time from input of STOP command to end of record/playback | ** | t <sub>WEX</sub> | _ | _ | 250 | μS | Items with \* are proportional to the period of master clock frequency fosc. Items with \*\* are proportional to the period of the master clock frequency fosc, and are also proportional to the sampling frequency f<sub>SAMP</sub> during record/playback. # ABSOLUTE MAXIMUM RATINGS (for MSM6688L (3 V Version)) | Parameter | Symbol | Condition | Rating | Unit | |----------------------|------------------|-----------|------------------------------|------| | Power supply voltage | V <sub>DD</sub> | Ta=25°C | -0.3 to +7.0 | V | | Input voltage | V <sub>IN</sub> | Ta=25°C | -0.3 to V <sub>DD</sub> +0.3 | V | | Storage temperature | T <sub>STG</sub> | _ | −55 to +150 | °C | # RECOMMENDED OPERATING CONDITIONS (for MSM6688L (3 V Version)) | Parameter | Symbol | Condition | Range | Unit | | |------------------------|-----------------|--------------|--------------|------|--| | Power supply voltage | V <sub>DD</sub> | DGND=AGND=0V | 2.7 to 3.6 | V | | | Operating temperature | T <sub>op</sub> | _ | -40 to +85 | °C | | | Master clock frequency | fosc | _ | 4.0 to 8.192 | MHz | | # **ELECTRICAL CHARACTERISTICS (for MSM6688L (3 V Version))** #### **DC** Characteristics $\mbox{DV}_{\mbox{DD}} = \mbox{DV}_{\mbox{DD}} = \mbox{AV}_{\mbox{DD}} = 2.7 \ to \ 3.6 \mbox{V}$ $\mbox{DGND} = \mbox{AGND} = 0 \mbox{V}$ $\mbox{Ta} = -40 \ to \ +85 \mbox{°C}$ | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |-------------------------------|------------------|------------------------------------------------|----------------------|------|----------------------|------| | High input voltage | V <sub>IH</sub> | _ | 0.85×V <sub>DD</sub> | _ | _ | V | | Low input voltage | V <sub>IL</sub> | _ | _ | _ | 0.15×V <sub>DD</sub> | V | | High output voltage | V <sub>OH</sub> | I <sub>OH</sub> =-40μA | V <sub>DD</sub> -0.3 | _ | _ | V | | Low output voltage | V <sub>OL</sub> | I <sub>OL</sub> =2mA | _ | _ | 0.45 | V | | High input current (Note 1) | I <sub>IH1</sub> | V <sub>IH</sub> =V <sub>DD</sub> | _ | _ | 10 | μΑ | | High input current (Note 2) | I <sub>IH2</sub> | V <sub>IH</sub> =V <sub>DD</sub> | _ | _ | 20 | μΑ | | Low input current (Note 1) | I <sub>IL1</sub> | V <sub>IL</sub> =GND | -10 | _ | _ | μΑ | | Low input current (Note 2) | I <sub>IL2</sub> | V <sub>IL</sub> =GND | -20 | _ | _ | μΑ | | Operating current consumption | I <sub>DD</sub> | f <sub>OSC</sub> = 8 MHz, no load | _ | 15 | 30 | mA | | Standby current | | During power down, no load,<br>Ta=-40 to +70°C | _ | _ | 15 | μΑ | | consumption | I <sub>DDS</sub> | During power down, no load,<br>Ta=-40 to +85°C | _ | _ | 100 | μΑ | Note: 1. Applies to all input pins excluding the XT pin. 2. Applies to the XT pin. # **Analog Characteristics** $\mbox{DV}_{\mbox{DD}} = \mbox{DV}_{\mbox{DD}} = \mbox{AV}_{\mbox{DD}} = 2.7 \ to \ 3.6 \mbox{V}$ $\mbox{DGND} = \mbox{AGND} = 0 \mbox{V}$ $\mbox{Ta} = -40 \ to \ +85 \mbox{°C}$ | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |-------------------------------------|---------------------|----------------------------|---------------------|------|---------------------|------------| | DA output relative error | IV <sub>DAE</sub> I | no load | _ | _ | 10 | mV | | FIN admissible input voltage range | V <sub>FIN</sub> | _ | 1/4×V <sub>DD</sub> | _ | 3/4×V <sub>DD</sub> | V | | FIN input impedance | R <sub>FIN</sub> | _ | 1 | _ | | $\Omega$ M | | ADIN admissible input voltage range | V <sub>ADIN</sub> | _ | 0 | _ | V <sub>DD</sub> | V | | ADIN input impedance | R <sub>ADIN</sub> | _ | 1 | _ | _ | $M\Omega$ | | Op-amp open loop gain | G <sub>OP</sub> | f <sub>IN</sub> =0 to 4kHz | 40 | _ | _ | dB | | Op-amp input impedance | R <sub>INA</sub> | _ | 1 | _ | _ | $M\Omega$ | | Op-amp load resistance | R <sub>OUTA</sub> | _ | 200 | _ | _ | kΩ | | AOUT load resistance | R <sub>AOUT</sub> | _ | 50 | _ | _ | kΩ | | FOUT load resistance | R <sub>FOUT</sub> | _ | 50 | _ | _ | kΩ | #### **AC Characteristics** $\begin{array}{l} DV_{DD} = DV_{DD} = AV_{DD} = 2.7 \ to \ 3.6V \\ DGND = AGND = 0V \quad Ta = -40 \ to \ +85 ^{\circ}C \\ fosc = 4.096 MHz \quad f_{SAMP} = 8.0 kHz \end{array}$ | Parameter | Symbol | Min. | Тур. | Max. | Unit | |-----------------------------------------------------------------------------------------------------|------------------|------|------|------|------| | RESET pulse width | t <sub>RST</sub> | 1 | _ | _ | μS | | RESET execution time (Note 1)* | t <sub>REX</sub> | _ | 1 | _ | ms | | PDWN low level time | t <sub>PDL</sub> | 500 | _ | _ | μS | | PDWN high level time * | t <sub>PDH</sub> | 500 | _ | _ | μs | | Oscillating time after input of PDWN * | t <sub>PX</sub> | 125 | _ | 500 | μs | | BUSY time after release of PDWN (Note 1)* | t <sub>BPD</sub> | 0.25 | _ | 80 | ms | | RD pulse width | t <sub>RR</sub> | 200 | _ | _ | ns | | Setup and hold time of $\overline{\text{CE}}$ and $\overline{\text{CE}}$ for $\overline{\text{RD}}$ | t <sub>CR</sub> | 30 | _ | _ | ns | | Time from RD fall to data valid | t <sub>DRE</sub> | _ | _ | 200 | ns | | Time from RD rise to data float | t <sub>DRF</sub> | _ | 10 | 50 | ns | | WR pulse width | t <sub>WW</sub> | 200 | _ | _ | ns | | Setup and hold time of $\overline{\text{CE}}$ and $\overline{\text{CE}}$ for $\overline{\text{WR}}$ | t <sub>CW</sub> | 30 | _ | _ | ns | | Data setup time to WR rise | t <sub>DWS</sub> | 100 | _ | _ | ns | | Data hold time from WR rise | t <sub>DWH</sub> | 30 | _ | _ | ns | | RD and WR disable time | t <sub>DRW</sub> | 250 | _ | _ | ns | | BUSY time after release of RESET (Note 1)* | t <sub>BR</sub> | _ | _ | 1 | ms | | BUSY time after input of 1-nibble command ** | t <sub>B1</sub> | _ | _ | 16 | μs | | BUSY time after input of 2-nibble command ** | t <sub>B2</sub> | _ | _ | 16 | μs | | BUSY time after input of 3-nibble command ** | t <sub>B3</sub> | _ | _ | 16 | μs | | BUSY time after input of 2-nibble or 3-nibble command data** | t <sub>BD</sub> | _ | _ | 16 | μs | | WAIT time after input of BLKRD command * | t <sub>WBR</sub> | 270 | _ | _ | μs | | WAIT time after output of BLKRD command block data * | t <sub>WDR</sub> | 50 | _ | _ | μs | | BUSY time after input of ADRWR command * | t <sub>BAW</sub> | _ | _ | 270 | μs | | BUSY time after input of ADRWR command address data * | t <sub>BAD</sub> | _ | _ | 50 | μS | | WAIT time after input of ADRRD command * | t <sub>WAR</sub> | 270 | _ | _ | μ\$ | | WAIT time after output of ADRRD command address data * | t <sub>WDR</sub> | 50 | _ | _ | μ\$ | | Address control time at start of record/playback * | t <sub>AD1</sub> | _ | 1 | _ | ms | Items with \* are proportional to the period of master clock frequency fosc. Items with \*\* are proportional to the period of the master clock frequency fosc, and are also proportional to the sampling frequency $f_{SAMP}$ during record/playback. Note: 1. The oscillation startup stabilization time is added to $t_{REX}$ , $t_{BPD}$ and $t_{BR}$ . The oscillation startup stabilization time is several tens of milliseconds for crystal oscillators and is several hundreds of microseconds for ceramic oscillators. $\begin{array}{l} \text{DV}_{DD}\text{=}\text{DV}_{DD}\text{:=}\text{AV}_{DD}\text{=}2.7 \text{ to } 3.6\text{V} \\ \text{DGND}\text{=}\text{AGND}\text{=}0\text{V} \quad \text{Ta}\text{=}\text{-}40 \text{ to } \text{+}85\text{°C} \\ \text{fosc}\text{=}4.096\text{MHz} \quad \text{f}_{\text{SAMP}}\text{=}8.0\text{kHz} \end{array}$ | Parameter | | | | | Min. | Тур. | Max. | Unit | |----------------------------------------------|------------------------------------------------------------------------------|-------------------------------------|----|-------------------|------|------|------|------| | Time from input of START command to MON rise | | Flex record | * | t <sub>STCM</sub> | _ | _ | 50 | ms | | | | Flex playback | * | t <sub>STCM</sub> | _ | _ | 20 | ms | | | | Direct record/playback | * | tstcm | _ | _ | 1 | ms | | | | ROM playback | * | t <sub>STCM</sub> | _ | _ | 1 | ms | | Time from input of STOP command to MON fall | | Flex record | * | t <sub>SPCM</sub> | _ | _ | 80 | ms | | | | Flex playback | * | t <sub>SPCM</sub> | _ | _ | 2 | ms | | command | to MUN fall | Direct record/playback | * | t <sub>SPCM</sub> | _ | _ | 2 | ms | | | | ROM playback | * | t <sub>SPCM</sub> | _ | _ | 2 | ms | | Time from in | put of START command to set | ting of RPM bit | * | t <sub>STCR</sub> | _ | _ | 16 | μS | | Time from i | input of STOP command to | end of record/playback | * | t <sub>SPCR</sub> | _ | _ | 2 | ms | | Time from | input of STOP | Flex record | * | t <sub>SPCV</sub> | _ | _ | 80 | ms | | command voice | to release of standby for | Direct record | * | t <sub>SPCV</sub> | _ | _ | 2 | ms | | Time from continuos | Time from input of START command to NAR bit fall during * continuos playback | | | tstcn | _ | _ | 16 | μ\$ | | Unvoiced | Unvoiced time between phrases during continuous playback* | | | | _ | 1.25 | _ | ms | | Time from i | input of PAUSE command | to setting of VPM bit | ** | t <sub>PSCP</sub> | _ | _ | 16 | μS | | Time from resetting o | input of START comman<br>f VPM bit | d during pause to | ** | t <sub>STCP</sub> | _ | _ | 500 | μ\$ | | Time from resetting o | input of STOP command<br>f VPM bit | during pause to | ** | t <sub>SPCP</sub> | _ | _ | 500 | μs | | | WAIT time after input of | command | * | twcrw | 770 | _ | _ | μS | | | WAIT time after input of | REC command | * | t <sub>WRC</sub> | 16 | _ | _ | μ\$ | | CHRW<br>command | WAIT time after input of write data * | | * | t <sub>WWD</sub> | 50 | _ | _ | μs | | | WAIT time after input of PLAY command | | * | t <sub>WPL</sub> | 50 | _ | _ | μs | | | WAIT time after input of | STOP command | * | t <sub>WSP</sub> | 50 | _ | _ | μs | | | WAIT time after input of command * | | | t <sub>WRW</sub> | 16 | _ | _ | μs | | DTRW and | WAIT time after input of ad | nput of address (2nd–5th nibbles) * | | t <sub>WA1</sub> | 16 | _ | | μs | | | WAIT time after input of | address (6th nibble) | * | t <sub>WA2</sub> | 270 | _ | _ | μS | | DTRD commands | WAIT time after input of | REC command | * | twrc | 16 | _ | _ | μ\$ | | Commanus | WAIT time after input of | write data | * | t <sub>WWD</sub> | 50 | | _ | μs | | | WAIT time after input of | PLAY command | * | t <sub>WPL</sub> | 50 | _ | _ | μs | | | WAIT time after input of | STOP command | * | twsp | 16 | _ | _ | μ\$ | Items with \* are proportional to the period of master clock frequency fosc. Items with \*\* are proportional to the period of the master clock frequency fosc, and are also proportional to the sampling frequency f<sub>SAMP</sub> during record/playback. $\ensuremath{\mathsf{DV_{DD}}}\xspace = \ensuremath{\mathsf{DV_{DD}}}\xspace = \ensuremath{\mathsf{AOND}}\xspace = \ensuremath{\mathsf{2AVDD}}\xspace = \ensuremath{\mathsf{2.7V}}\xspace to 5.6V \\ \ensuremath{\mathsf{DGND}}\xspace = \ensuremath{\mathsf{ASSC}}\xspace = \ensuremath{\mathsf{2.7V}}\xspace \ensuremath{\mathsf{2.7V}$ | | Parameter | | Symbol | Min. | Тур. | Max. | Unit | |--------------------------------------------------------------------------|------------------------------------------------------------------------|-------------------|-------------------|------|------|------|------| | WAIT time for deletion of all phrases after input of DEL command * | | t <sub>WBLA</sub> | 550 | _ | _ | ms | | | WAIT time for deletion of a specified phase after input of DEL command * | | * | t <sub>WBLI</sub> | 70 | _ | _ | ms | | Time to sta | rt of DC level transition after input of LEV command | * | t <sub>LV</sub> | _ | _ | 16 | μ\$ | | DC level tr | ransition time (GND to $1/2\ V_{DD}$ ) | * | t <sub>AOR</sub> | _ | 64 | _ | ms | | DC level tr | ransition time (1/2 $V_{DD}$ to GND) | * | t <sub>AOF</sub> | _ | 256 | _ | ms | | | Time from input of EXT command to MON rise | ** | t <sub>EM</sub> | _ | _ | 330 | μs | | | MON high level time | ** | t <sub>MH</sub> | _ | 31 | _ | μs | | | MON low level time | ** | t <sub>ML</sub> | _ | 94 | _ | μs | | EXT<br>command | Time from MON rise to RD pulse rise during recording | ** | t <sub>ERD</sub> | _ | _ | 120 | μs | | | Time from MON rise to WR pulse rise during playback | ** | t <sub>EWR</sub> | _ | _ | 120 | μs | | | Time from ADPCM data WR pulse to input of STOP command during playback | ** | t <sub>WE1</sub> | 16 | _ | _ | μS | | | Time from MON rise to input of STOP command | ** | t <sub>ESP</sub> | _ | _ | 100 | μs | | | Time from input of STOP command to end of record/playback | ** | t <sub>WEX</sub> | _ | _ | 250 | μs | Items with \* are proportional to the period of master clock frequency fosc. Items with \*\* are proportional to the period of the master clock frequency fosc, and are also proportional to the sampling frequency f<sub>SAMP</sub> during record/playback. #### **TIMING DIAGRAMS** # **Reset Function** # Power Down by the PDWN pin Note: 1. When an external clock is used, apply a low level to the $\overline{PDWN}$ pin and then continue to apply the external clock to the XT pin for $t_{PX}$ . # Data Read Timing (RD Pulse) # **Data Write Timing (WR Pules)** # Inputting 1-Nibble Commands (NOP, PAUSE, PLAY, REC, START, STOP and DEL Commands) NOP, PAUSE, PLAY, REC, START, and STOP commands DEL command (deletion of all phrases) DEL command (deletion of a specified phrase) t<sub>B1</sub>: t<sub>WBLA</sub>: t<sub>WBL1</sub>: # Inputting 2-Nibble Commands (SAMP, VDS, and LEV Commands) The LEV command is used to specify the playback level. See the timing diagram for DC level transition by the LEV command. # Inputting 3-Nibble Commands (CHAN and BLKWR Commands) #### Inputting the BLKRD Command - 1. After making sure that the MSM6688/6688L is not in the busy state by checking the BUSY bit of the status register, input the BLKRD command. - 2. Then, the data is read according to the 2nd and 3rd nibble command. However, the status of the BUSY bit cannot be verified by inputting the $\overline{\text{RD}}$ pulse. Therefore, input the $\overline{\text{RD}}$ pulse either after the waiting time $t_{\text{WBR}}$ or $t_{\text{WDR}}$ or after verifying the BUSY state at BUSY output pin. # **Inputting the ADRWR Command** - 1. After making sure that the MSM6688/6688L is not in the busy state by checking the BUSY bit of the status register, input the ADRWR command. - 2. Then, input 2nd-11th nibble address data after making sure that the MSM6688 is not in the BUSY state by one of the following two methods. - Check of the BUSY bit in the status register Input the next WR pulse after the waiting time t<sub>BAW</sub> or t<sub>BAD</sub>. # **Inputting the ADRRD Command** - 1. After making sure that the MSM6688/6688L is not in the busy state by checking the BUSY bit of the status register, input the ADRRD command. - 2. Then, the address data is read according to 2nd through 11th nibble command. The state of the BUSY bit cannot be checked by the RD pulse. Therefore, input the RD pulse either after the waiting time t<sub>WAR</sub> or t<sub>WDR</sub> or after verifying the BUSY state at the BUSY output pin. # Timing for Record/Playback by START Command **Note:** $t_{\text{STCM}}$ and $t_{\text{SPCM}}$ vary depending on the control mode for record/playback and on record or playback mode. #### **Timing for Voice Triggered Recording** Note: $t_{\text{spev}}$ varies depending on the recording mode (flex recording or direct recording). # Timing for Continuous ROM Playback by Input of Address Code # Timing for Record/Playback Pause Operation by PAUSE Command # **Timing for Data Transfer by CHRW Command** # **Timing for Data Transfer by DTRW Command** # Timing for Data Read by DTRD command # **Recording by EXT Command** # **Playback by EXT Command** # Timing for DC Level Transition by LEV Command ## **FUNCTIONAL DESCRIPTION** ## **Recording Time and Memory Capacity** The recording time depends on the memory capacity of the external serial registers, sampling frequency, and ADPCM bit length, and is given by Recording time = $$\frac{1.024 \times \text{memory capacity (K bits)}}{\text{sampling frequency (kHz)} \times \text{bit length (bits)}}$$ (seconds) For example, if the sampling frequency is $\frac{4096}{768}$ kHz (= 5.333 kHz), ADPCM bit length is 3 bits, and four 8M bit serial registers are used, the recording time can be obtained as follows. Recording time = $$\frac{1.024 \times (8192 \times 4 - 64)}{5.333 \times 3} = 2093 \text{ seconds}$$ $$= 34 \text{ minutes } 53 \text{ seconds}$$ In the above equation, the memory capacity is obtained by subtracting the memory capacity (64 Kbits) for the channel index area from the total memory capacity. #### **Connection of an Oscillator** Connect a ceramic oscillator or a crystal oscillator to XT and $\overline{\text{XT}}$ pins as shown below. The optimal load capacities when connecting ceramic oscillators from MURATA MFG., KYOCERA CORPORATION, and TDK CORPORATION are shown below for reference. #### 1. MSM6688 | | Cer | amic oscillator | | Optimal loa | ad capacity | | |------------------|-------------------------|------------------|----------------------|-------------|-------------|--| | | Туре | | Freq(MHz) | C1(pF) | C2(pF) | | | | CSA4.00MG | (with capacitor) | 4.0 | | | | | MURATA | CST4.00MGW<br>CSA6.00MG | (with capacitor) | 0.0 | 00 | 00 | | | MFG. | CST6.00MGW | (with capacitor) | 6.0 | 30 | 30 | | | | CSA8.00MTZ | | 8.0 | | | | | | CST8.00MTW | (with capacitor) | 0.0 | | | | | | KBR-4.0MSA | | | | | | | | KBR-4.0MKS | (with capacitor) | (with capacitor) 4.0 | | | | | | PBRC4.00A | | 1.0 | 33 3 | | | | | PBRC4.00B | | | | | | | KYOCERA | KBR-6.0MSA | | | | | | | CORPO-<br>RATION | KBR-6.0MKS | (with capacitor) | 6.0 | | 33 | | | | PBRC6.00A | | 0.0 | | | | | | PBRC6.00B | | | | | | | | KBR-8.0M | | | | | | | | PBRC8.00A | | 8.0 | | | | | | PBRC8.00B | | | | | | ## 2. MSM6688L | Ceramic oscillator | | | | Optimal load capaci | | |--------------------|-----------------------------|------------------------|-----------|---------------------|--------| | | Туре | | Freq(MHz) | C <sub>1</sub> (pF) | C2(pF) | | | CSA4.00MG | | | 30 | 30 | | | CST4.00MGW | (with 30pF capacitor) | 4.0 | _ | _ | | | CSTCS4.00MG0C5 | (with 27pF capacitor) | 4.0 | _ | _ | | MURATA | CSTCC4.00MG | (with 15pF capacitor) | | _ | _ | | MFG. | CSA6.00MG | | 0.0 | 30 | 30 | | | CST6.00MGW | (with 30pF capacitor) | 6.0 | _ | _ | | | CSA8.00MTZ | | 8.0 | 30 | 30 | | | CST8.00MTW | (with 30pF capacitor) | 8.0 | _ | _ | | | KBR-4.0MSB | | | 33 | 33 | | - | KBR-4.0MKC | (with capacitor) | 4.0 | _ | _ | | | PBRC4.00A | | 4.0 | 33 | 33 | | | PBRC4.00B | (with capacitor) | | _ | _ | | KYOCERA | KBR-6.0MSB | | | 33 | 33 | | CORPO-<br>RATION | KBR-6.0MKC (with capacitor) | | 6.0 | _ | _ | | HATION | PBRC6.00A | | | 33 | 33 | | | PBRC6.00B | (with capacitor) | | _ | _ | | | KBR-8.0M | | | 33 | 33 | | | PBRC8.00A | | 8.0 | 33 | 33 | | | PBRC8.00B | (with capacitor) | | _ | _ | | | FCR4.0M5 | | 4.0 | 33 | 33 | | | FCR4.0MC5 | (with 30 pF capacitor) | 4.0 | _ | _ | | TDK | FCR6.0M5 | | | 33 | 33 | | CORPO- | FCR6.0MC5 | (with 30 pF capacitor) | 6.0 | _ | _ | | RATION | CCR6.0MC3 | (with capacitor) | | _ | _ | | | FCR8.0M2S | | 0.0 | 33 | 33 | | | CCR8.0MC5 | (with capacitor) | 8.0 | _ | _ | | | | | | 1 | 1 | #### **Power Supply Wiring** As shown in the following diagram, supply the power to this MSM6688 from the same power source, but separate the power supply wiring to the analog portion from that to the logic position. The following connections are not permitted. ## **Analog Input Amplifier Circuit** This MSM6688 has two built-in operational amplifiers for amplifying the microphone output. Each OP amplifier is provided with the inverting input pin and output pin. The analog circuit reference voltage SG (signal ground) is connected internally to the non-inverting input of each OP amplifier. For amplification, form an inverting amplifier circuit and adjust the amplification ratio by using external resistors as shown below. During recording, the output $V_{LO}$ of OP amp 2 is connected to the input FIN of the LPF. Adjust the amplification ratio by using the external resistors so that the $V_{LO}$ amplitude is within the FIN admissible input voltage ( $V_{FIN}$ ) range. If $V_{LO}$ exceeds the $V_{FIN}$ range, the LPF output waveform will be distorted. The table below shows an example of the FIN admissible input voltage range for the MSM6688 and MSM6688L. | Parameter | Power Supply | FIN admissible inpu | FIN admissible | | |-----------|-------------------------|---------------------|----------------|---------------| | Parameter | Voltage V <sub>DD</sub> | min. | max. | input Voltage | | MSM6688 | 5 V | 1 V | 4 V | 3 Vp-p | | MSM6688L | 3 V | 0.75 V | 2.25 V | 1.5 Vp-p | The value of the OP amp load resistance $R_{OUTA}$ is $200k\Omega$ minimum. Therefore the values of the inverting amplifier circuit feedback resistors R2 and R4 should be $200k\Omega$ or more. ## **Connection of LPF Circuit Peripherals** The AMON pin is connected internally to the output of the amplifier circuit (LOUT pin) in the recording mode and to the output of the built-in DA converter in the playback mode. Therefore, connect the AMON pin directly to the input (FIN pin) of the built-in LPF. Both the FOUT and AOUT pins are the output pins of the built-in LPF. Connect the FOUT pin to the input (ADIN pin) of the built-in AD converter and connect the AOUT pin to an external speaker through an external speaker drive amplifier. In the MSM6688/6688L, the connection of each of the FOUT and AOUT pins is changed to one of the output of the LPF, GND (ground) level, and SG (signal ground) level, depending on the operation status as shown below. | Analog nin | At power down | During operation<br>(RESET pin = L) | | | |------------|--------------------|-------------------------------------|--------------------------------|--| | Analog pin | (RESET pin = H) | Recording mode | Playback mode | | | FOUT pin | FOUT pin GND level | | LPF output | | | AOUT pin | | | LPF output (playback waveform) | | Note: This diagram shows the state of each switch during the recording operation. #### **LPF Characteristics** This MSM6688/6688L contains a fourth-order switched-capacitor LPF. The attenuation characteristic of this LPF is –40 dB/oct. The cut-off frequency and frequency characteristics of this LPF vary in proportion to the sampling frequency (fsamp). The cut-off frequency is preset to 0.4 times the sampling frequency. The following graph depicts the frequency characteristics of the LPF at fsamp = 8 kHz. LPF Frequency Characteristics (fsamp = 8.0 kHz) | Full Scale of A/D a | nd D/A Converters | |---------------------|-------------------| |---------------------|-------------------| | Parameter | Full scale of A/D and D/A converters | | | | | |-----------|--------------------------------------|---------------------|---------------------|--|--| | Farameter | min. (V) max. (v) | | amplitude (Vp-p) | | | | MSM6688 | 0 | V <sub>DD</sub> | V <sub>DD</sub> | | | | MSM6688L | 1/4×V <sub>DD</sub> | 3/4×V <sub>DD</sub> | 1/2×V <sub>DD</sub> | | | ## 1. When the MSM6688 is used Note: Value in parentheses applies when $V_{DD}$ =5.0V. ## 2. When the MSM6688L is used Note: Value in parentheses applies when $V_{DD}=3.0~V$ . #### **Reset Function** By applying a high level to the RESET pin, the MSM6688/6688L stops oscillation to minimize current consumption and goes to the power-down state. At the same time, the control circuit is reset and initialized. When this reset operation is performed, the record/playback condition, such as sampling frequency and ADPCM bit length, and the data stored in the serial registers are set to the data stored just before the reset takes place. In this case, the playback level is set to 0 dB amplitude. If a high level is applied to the RESET pin during command execution or record/playback operation, the MSM6688/6688L is set to the power-down state and initialized state. Internal data voice data becomes undefined. The following shows the power-down state of the MSM6688/6688L. - (1) Oscillation is stopped and all operations of the internal circuit are halted. - (2) The current consumption is minimized. When an external clock is used, apply a ground (GND) level to the XT pin at power down so that no current can flow into the oscillation circuit. - (3) D0–D3 pins constituting the data bus go to the high-impedance state, independent of the state of the $\overline{RD}$ , $\overline{CE}$ , and $\overline{CE}$ pins. - (4) $\overline{CS1} \overline{CS4}$ pins are set to a high level to minimize the current consumption of external serial registers and serial voice ROMs. (5) The state of the output pins and input/output pins are as follows. | Pin name | Power down mode<br>with RESET="H" | Power down mode<br>with PDWN="L" | | |-------------------------|-----------------------------------|----------------------------------|--| | SAS, TAS, CS1-CS4, RWCK | "H" level | "H" level | | | SADX, WE, NAR | "H" level | "H" level or "L" level | | | SADY | "L" level | "H" level or "L" level | | | MON | "L" level | "L" level | | | D0-D3, BUSY, RPM, VPM | Hi-Z | Hi-Z | | | DI/O | Hi-Z | "H" "L" or Hi-Z | | | AOUT, FOUT | GND level | GND level | | After powering up the MSM6688/6688L, be sure to initialize it by applying a high level to the RESET pin. ## Power Down by the PDWN pin By applying a low level to the $\overline{PDWN}$ pin, the MSM6688/6688L is set to the power-down state, in which the frequency oscillation and all operations of internal circuits are halted. Unlike the reset operation by the RESET input, the control circuit will not be initialized by this power-down operation. The power-down operation will not affect the data in the internal control circuit and external serial registers. Therefore, this power-down operation is useful when the battery backup takes place in case of power failure. When $\overline{PDWN}$ goes to a low level during command execution, this execution of command is halted at the time that power-down operation is performed. When $\overline{PDWN}$ becomes low during one of the following operations, their respective operations will be performed after the power-down state is released $\overline{(PDWN)} = H$ ). - (1) When the MSM6688/6688L is powered down (PDWN = L) during the record/playback operation: The record/playback operation is stopped. After the release of the power-down state, the postprocessing will be performed. The end of the postprocessing can be verified by checking the BUSY bit and RPM bit of the status register. - (2) When the MSM6688/6688L is powered down (PDWN = L) during the phrase deleting operation: The phrase deleting operation is temporarily stopped and will be restarted after the release of the power-down state. The end of the phrase deleting operation can be verified by checking the BUSY bit. - (3) When the MSM6688/6688L is powered down (PDWN = L) during the time the transition of the AOUT output to a DC level by LEV command is in progress: This transition operation is temporarily stopped and will be continued after the release of the power-down state. The end of the transition to a DC level can be verified by checking the BUSY bit. ## **Record/Playback Control Modes** There are four types of record/playback mode: flex record/playback, ROM playback by inputting address codes, direct record/playback, and direct ROM playback modes. A desired record/playback control mode can be selected by the command mode set in the SAMP command. | Record/<br>playback<br>control mode | ayback record/playback | | Direct record/playback | Direct<br>ROM playback | |-------------------------------------|-------------------------------------------------|-------------------------------------------------|------------------------------------------|------------------------------------------| | Command mode | Command mode Mode 0 | | Mode 2 | Mode 3 | | Number of phrases | 63 | 255 | 64 (expandable) | As required | | Addressing | Indirect addressing<br>by<br>phrase designation | Indirect addressing<br>by<br>phrase designation | Direct addressing<br>by<br>ADRWR command | Direct addressing<br>by<br>ADRWR command | | Setting of recording time | Setting by<br>BLKWR command | _ | Setting by<br>ADRWR command | _ | #### 1. Flex record/playback The recording area for each phrase is indirectly specified by phrase designation (CA0–CA5, 63 phrases). The recording area for each phrase is controlled by the MSM6688/6688L, so that the address control load of the microcontroller can be reduced. The recording time is specified by the BLKWR command. During recording operation, the MSM6688/6688L searches the memory areas that are not used by other phrases and writes the voice data on them. Therefore, the phrase control by the microcontroller can be performed easily even in applications in which it is required to perform phrase deletion and re-recording frequently. #### 2. ROM playback by input of address codes The playback area of each phrase of the fixed message is indirectly specified by phrase designation (CA0–CA7, 255 phrases). The table containing the start address and stop address that indicate the playback area, sampling frequency and ADPCM bit length, is written in the index area of the serial voice ROM. #### 3. Direct record/playback The recording area for each phrases is specified directly by inputting the address set in the ADRWR command from the microcontroller after a desired phrase has been specified by phrase designation (CA0–CA5, 64 phrases). This means that the address control such as the allocation of memory capacity (recording time) for each phrases is performed by the microcontroller. This direct record/playback mode is suitable for the case where the number of phrases and the recording time allocated to each phase are fixed. If the table containing the start address and stop address of each phrase is stored in the microcontroller or an external circuit, it becomes possible to perform record/playback of 65 or more phrases. #### 4. Direct ROM playback The playback area of each phrase for a fixed message is specified directly by inputting the address set in the ADRWR command from the microcontroller. In this case, it is required to store the table containing the start and stop addresses of each phrase, sampling frequency and ADPCM bit length in the microcontroller and the external ROM. If a serial voice ROM products for the MSM6388/MSM6588/6588L ADPCM solid state recorders are used for the MSM6688/6688L, this direct ROM playback mode is applied. ## **Data Configuration of External Serial Registers** The external RAM constitutes a virtual memory with a address space of (X addresses in the word direction) × (depth of 1kbits) through the DRAM interface (MSM6791). This virtual memory is addressable only for X addresses in the word direction. The external RAM is divided into the channel index area that stores the data for address control of each phrase and the voice (ADPCM) data area. The address space and channel index area in the flex record/playback mode are different from those in the direct record/playback mode. #### 1. Address space allocation of external serial registers #### 1.1 Address space for the flex record/playback mode In the flex record/playback mode, the total memory capacity of external serial registers is equally divided into 256 blocks that are addressable by 00h–FFh. Each block is composed of multiple words each having the depth of 1K bits. X addresses in the word direction are offset addresses in the blocks. The memory capacity of one block and the maximum address of X addresses vary depending on the total memory capacity of serial registers externally connected. | RSEL2 | | L | L | Н | Н | |------------------------------|----------------|-------------|-------------|-------------|-------------| | RSEL1 | | L | Н | L | Н | | Total memory ca | pacity | 8M bits | 16M bits | 24M bits | 32M bits | | (Number. of seria | al registers) | (1) | (2) | (3) | (4) | | Memory capacity of one block | | 32K bits | 64K bits | 128K bits | 128K bits | | | 16kbps | 2.0 seconds | 4.1 seconds | 8.2 seconds | 8.2 seconds | | Recording time of one block | 24kbps | 1.4 seconds | 2.7 seconds | 5.5 seconds | 5.5 seconds | | | 32kbps | 1.0 second | 2.0 seconds | 4.1 seconds | 4.1 seconds | | Number of word | s of one block | 32 words | 64 words | 128 words | 128 words | | [Offset address] | | [00h - 1Fh] | [00h - 3Fh] | [00h - 7Fh] | [00h - 7Fh] | | Number of initia blocks | lly available | 254 (FEh) | 255 (FFh) | 191 (BFh) | 255 (FFh) | The storing method of 1K-bit ADPCM data in the Y direction varies depending on the ADPCM bit length (3-bit ADPCM or 4-bit ADPCM). - (1) For 3-bit ADPCM, (3 bits $\times$ 340 samples + unused 4 bits = 1024 bits) are stored in the 1K-bit memory area. - One Y address is allocated to two ADPCM data samples, so that Y addresses are addressable by 00–A9h - (2) For 4-bit ADPCM, (4 bits $\times$ 256 samples = 1024 bits) are stored in the 1K-bit memory area. - One Y address is allocated to two ADPCM data samples, so that Y addresses are addressable by $00-7\mathrm{Fh}$ Address Space Allocation of RAM (Flex record/playback, 32M-bit) ## 1.2 Address space allocation in the direct record/playback mode In the direct record/playback mode, address control is performed by (X addresses in the word direction) x (1K bit depth in the Y direction). The maximum address of X addresses in the word direction varies depending on the total memory capacity of RAM externally connected. The header 64 words (64K bits) of the RAM are used as the channel index area. Therefore, addresses after X address 0040h can be used as the voice data area. | RSEL2 | L | L | L | Н | Н | |-----------------------|---------------|---------------|---------------|---------------|---------------| | RSEL1 | L | L | Н | L | Н | | Total memory capacity | 4M bits | 8M bits | 16M bits | 24M bits | 32M bits | | No. of words | 4K words | 8K words | 16K words | 24K words | 32K words | | X address | 0000h - 0FFFh | 0000h - 1FFFh | 0000h - 3FFFh | 0000h - 5FFFh | 0000h - 7FFFh | The storage method of 1K-bit ADPCM data in the Y direction is identical to that for the flex record/playback mode. For 3-bit ADPCM data, the storage locations are addressable by 00h–A9h, For 4-bit ADPCM data, the storage locations are addressable by 00h–7Fh. # Address Space Allocation of RAM (Direct record/playback) ## 2. Channel index area of serial registers #### 2.1 Channel index area in the flex record/playback mode In the flex record/playback mode, the channel index area for one phrase (1K bits) consists of 64K-bit address data, 704-bit user data, and 256-bit address control block table. The address data consists of the number of blocks, stop Y address, stop X address, start block, stop block, and PRED block. In the following, these areas are summarized. - (1) Number of blocks: This area stores the number of blocks (recorded time) used for recording of one phrase. Address ch00 stores the number of unused blocks (available blocks). This number of blocks can be read by the BLKRD command. The recorded time for one phase and the unused capacity (available recording time) of memory can be obtained. - (2) Stop Y address: This area stores the stop Y address of the phrase. A Y address location is addressable by one of 00h–A9h for 3-bit ADPCM, and by one of 00h–7Fh for 4-bit ADPCM. - (3) Stop X address: This area stores the stop X address of a phrase. This X address is offset address of the block. One X address has a 1K-bit memory area. The memory capacity of one block varies depending on the number of serial registers connected externally, and addressing also varies accordingly. - (4) Start block and stop block: The total memory capacity of serial registers is equally divided into 256 blocks. Addresses 00h–FFh are assigned to these blocks. The start block and stop block are stored in the start block area and stop block area, respectively. (5) PRED block: This area stores the address of a block immediately before the stop block. In the flex record/playback mode, each recording area is controlled on a per-block basis. Therefore, a phrase is not always stored continuously in serial registers. For example, if a phrase is recorded in three blocks 03h, 04h and 07h. The PRED block stores 04h. This PRED block is used to change the stop block and stop X address for deleting a tail part of the recorded phrase. - (6) User data: This user data area can be used by the user. The data can be written to and read from this area by the CHRW command. This user data area is provided independently for each phrase, so that it is useful to store the sampling frequency, ADPCM bit length and recorded time. - (7) Block table: The block table is an area used for the block control. ## 2.2 Channel index area in the direct record/playback mode In the direct record/playback mode, the channel index area for one phrase (1K bits) consists of 64-bit address data and 960-bit user data. The address data consists of the stop Y address, stop X address, start X address, and unused area. - (1) Stop Y address: In the same manner as in the direct record/playback mode, the stop address can be specified by one of 00h–A9h for 3-bit ADPCM and 00h–7Fh for 4-bit ADPCM. - (2) Start X address and stop X address: An X address is specified by 16 bits (15 effective bits). The 32K-word X address space can be addressed by 000h–7FFFh. - (3) User data: In the same manner as in the direct record/playback mode, this user data area can be used by the user. The data can be written to and read from this area by the CHRW command. ## **Data Configuration of External Serial Voice ROMs** The external serial voice ROMs are composed of (X addresses in the word direction) $\times$ (depth of 1K bits). The addressing is possible only for X addresses in the word direction. The maximum address of the X addresses in the word direction varies depending on the total memory capacity of the serial voice ROMs externally connected. In the ROM playback by input of address code, the header 16 words (16K bits) are used as the channel index area, so that the addresses after address 010h can be used as the voice data area. | Total memory (<br>(Number of F | capacity<br>ROMs) | 1M bits<br>(1) | 2M bits<br>(2) | 3M bits<br>(3) | 4M bits<br>(4) | |-------------------------------------|-------------------|----------------|----------------|----------------|----------------| | ROM playback<br>by input of | Number of words | 1008 words | 2032 words | 3056 words | 4080 words | | address code | X address | 010h - 3FFh | 010h - 7FFh | 010h - BFFh | 010h - FFFh | | Direct ROM playback<br>DTRD command | Number of words | 1024 words | 2048 words | 3072 words | 4096 words | | | X address | 000h - 3FFh | 000h - 7FFh | 000h - BFFh | 000h - FFFh | The method for storing the ADPCM data of 1K bits in the Y direction is identical to that for the record/playback mode. Addressing can be made by 00h–A9h for 3-bit ADPCM and 00h–7Fh for 4-bit ADPCM. When reading data in the serial voice ROMs by the DTRD command, specify the X address and Y address and then perform the read access operation. The address locations can be specified by 000h–FFFh in the same manner as in the ROM playback. The area of 1K bits in the Y direction is equally divided into 16 of 64K bits each, so that addressing can be performed by 0h–Fh. Address space allocation of serial voice ROMs. ## **Command Description** The MSM6688/6688L is controlled by 19 types of commands via D0-D3 pins constituting the data bus and $\overline{WR}$ , $\overline{RD}$ , $\overline{CE}$ , and $\overline{CE}$ control pins. The state of the MSM6688/6688L can be know by obtaining the contents of the internal status register via the data bus or the output pins. There are four command modes available: mode 0, mode 1, mode 2, and mode 3.. Some commands need to set the command mode before inputting them. The command mode can be selected by setting MOD0 bit and MOD1 bit of the SAMP command. ## 1. Command list | | | Со | de | | | | | |---------|--------|--------|--------|--------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Command | D<br>3 | D<br>2 | D<br>1 | D<br>0 | | Command function | | | NOP | 0 | 0 | 0 | 0 | (NON OPERATION). | Has no function. | | | PAUSE | 0 | 0 | 0 | 1 | (PAUSE). | Suspends record/playback temporarily. | | | PLAY | 0 | 0 | 1 | 0 | (PLAYBACK). | Sets playback mode. | | | REC | 0 | 0 | 1 | 1 | (RECORD). | Sets recording mode. | | | START | 0 | 1 | 0 | 0 | (START). | Starts record/playback. | | | ST0P | 0 | 1 | 0 | 1 | (STOP). | Stops record/playback. | | | | | | | | Stops execution of CHRW | , DTRW, DTRD, and EXT commands. | | | SAMP | 0 | 1 | 1 | 0 | (SAMPLING FREQUENCY). | Specifies the command mode and sampling frequency, in conjunction with 1 nibble following this command. | | | CHAN | 0 | 1 | 1 | 1 | (CHANNEL). | Specifies a phrase, in conjunction with 2 nibbles following this command. | | | BLKWR | 1 | 0 | 0 | 0 | (BLOCK WRITE). | Sets the number of recording blocks (recording time) for the phrase, in conjunction with 2 nibble following this command. | | | BLKRD | 1 | 0 | 0 | 1 | (BLOCK READ). | Reads the number of blocks (recording time) for the phrase stored in the channel index area, in conjunction with 2 nibbles following this command. During execution of this command, the contents of the status register cannot be read. | | | ADRWR | 1 | 0 | 0 | 0 | (ADDRESS WRITE). | Stores the start address and the stop address to the channel index area, in conjunction with 10 nibbles following this command. | | | ADRRD | 1 | 0 | 0 | 1 | (ADDRESS READ). | Reads out the start address and the stop address stored in the channel index area, in conjunction with 10 nibbles following this command. During execution of this command, the contents of the status register cannot be read. | | | | | Co | de | | | | | | | | |---------|--------|--------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Command | D<br>3 | D<br>2 | D<br>1 | D<br>0 | Command function | | | | | | | CHRW | 1 | 0 | 1 | 0 | (CHANNEL READ WRITE). Reads out the user data stored in the channel index area or writes the user data to the channel index area by the read/write access operation following this command. | | | | | | | DTRW | 1 | 0 | 1 | 0 | (DATA READ WRITE). Transfers data to or from the external serial registers through the data bus, by the address designation in 5 nibbles following this command and the read/write access operation. | | | | | | | DTRD | 1 | 0 | 1 | 0 | (DATA READ). Reads the data in the external serial voice ROMs through the data bus, by the address designation in 5 nibbles following this command and the read/write access operation. | | | | | | | EXT | 1 | 0 | 1 | 1 | (EXTERNAL). Performs record/playback by inputting/outputting ADPCM data through the data bus, in conjunction with the read/write access operation. This command will be used when an SRAM or a hard disk is used for storing voice data. Does not control external serial registers and addresses. | | | | | | | VDS | 1 | 1 | 0 | 0 | (VOICE DETECT SELECT). Selects the ADPCM bit length and voice triggered starting function, in conjunction with 1 nibble following this command. | | | | | | | DEL | 1 | 1 | 0 | 1 | (DELETE). Deletes the phrase specified by the CHAN command. When ch00 is specified by the CHAN command, all phrases are deleted by this command. | | | | | | | LEV | 1 | 1 | 1 | 0 | (LEVEL) Specifies the playback output level and the transition of analog output (AOUT pin) to the DC level, in conjunction of 1 nibble following this command. This level is initialized by the RESET input. | | | | | | | NOP | 1 | 1 | 1 | 1 | (NON OPERATION). Has no function. | | | | | | ## 2. Command format | | | M | 0D1 | | 0 | 0 | 1 | 1 | |--------|------|---|-----|-----|-------------------------------------|-----------------------------------------------------|---------------------------------------|--------------------------------| | | MOD0 | | | 0 | 1 | 0 | 1 | | | D<br>3 | | | | HEX | Mode 0 | Mode 1 | Mode 2 | Mode 3 | | 0 | 0 | 0 | 0 | 0h | NOP | NOP | NOP | NOP | | 0 | 0 | 0 | 1 | 1h | PAUSE | PAUSE | PAUSE | PAUSE | | 0 | 0 | 1 | 0 | 2h | PLAY | PLAY | PLAY | PLAY | | 0 | 0 | 1 | 1 | 3h | REC | REC | REC | REC | | 0 | 1 | 0 | 0 | 4h | START<br>(Flex record/<br>playback) | START<br>(ROM playback by<br>input of address code) | START<br>(Direct record/<br>playback) | START<br>(Direct ROM playback) | | 0 | 1 | 0 | 1 | 5h | ST0P | ST0P | ST0P | STOP | | 0 | 1 | 1 | 0 | 6h | SAMP | SAMP | SAMP | SAMP | | 0 | 1 | 1 | 1 | 7h | CHAN | CHAN | CHAN | CHAN | | 1 | 0 | 0 | 0 | 8h | BLKWR | BLKWR | ADRWR | ADRWR | | 1 | 0 | 0 | 1 | 9h | BLKRD | BLKRD | ADRRD | ADRRD | | 1 | 0 | 1 | 0 | Ah | CHRW | CHRW | DTRW | DTRD | | 1 | 0 | 1 | 1 | Bh | EXT | EXT | EXT | EXT | | 1 | 1 | 0 | 0 | Ch | VDS | VDS | VDS | VDS | | 1 | 1 | 0 | 1 | Dh | DEL | DEL | DEL | DEL | | 1 | 1 | 1 | 0 | Eh | LEV | LEV | LEV | LEV | | 1 | 1 | 1 | 1 | Fh | NOP | NOP | NOP | NOP | ## 3. Command data format | Command | Code<br>HEX | | D3 | D | )2 [ | D1 | D0 | | | | No | ote | | | |---------|-------------|-----------------------|-----------------------------------------|------------------------------|------------------|------------------|------------------------------|------------------|-------------|------------------|-----------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----| | NOP | 0h | | 0 | ( | ) | 0 | 0 | 1-nibble command | | | | | | | | PAUSE | 1h | | 0 | ( | ) | 0 | 1 | 1-nibb | ole | e comm | and | | | | | PLAY | 2h | | 0 | ( | ) | 1 | 0 | 1-nibb | ole | e comm | and | | | | | REC | 3h | | 0 | ( | ) | 1 | 1 | 1-nibb | ole | e comm | and | | | | | START | 4h | | 0 | 1 | 1 | 0 | 0 | 1-nibb | ole | e comm | and | | | | | STOP | 5h | | 0 | 1 | 1 | 0 | 1 | 1-nibb | ole | e comm | and | | | | | SAMP | 6h | 1st nibble | 0 | 1 | 1 | 1 | 0 | 2-nibb | ole | e comm | and | | | | | | | 2nd nibble | MOD1 | MO | DO S | SA1 S | SA0 | Comm | ıa | nd mod | le, samp | ling free | quency | | | CHAN | 7h | 1st nibble 2nd nibble | | DD1<br>0<br>0<br>1<br>1<br>1 | 0 1 0 1 | 1 | mand<br>Mode<br>Mode<br>Mode | 0<br>1<br>2<br>3 | ole | e comm | | f <sub>osc</sub> / f <sub>osc</sub> f <sub>osc</sub> f <sub>osc</sub> | oling frequency<br>(1024 (4.0kHz)<br>(768 (5.3kHz)<br>(/640 (6.4kHz)<br>(/512 (8.0kHz)<br>for fosc = 4.096 Ml | Hz. | | | | 3rd nibble | CA7 | CA | A6 C | CA5 ( | CA4 | Phras | e | No. | | | | | | | | | CA | 17 | CA6 | CA5 | CA | 4 CA | ۱3 | CA2 | CA1 | CA0 | Phrase No. | | | | | | 000000000000000000000000000000000000000 | ) | 0<br>0<br>0<br>0 | 0<br>0<br>0<br>0 | 0 0 0 0 0 1 1 1 | C | )<br>)<br>) | 0<br>0<br>0<br>0 | 0 0 1 1 1 1 1 1 | 0 1 0 1 0 1 | ch00<br>ch01<br>ch02<br>ch03<br>chFE<br>chFF | | | Command | Code<br>HEX | | D3 | D2 | D1 | D0 | Note | |---------|-------------|-------------|-------|-------|-------|-------|-------------------| | BLKWR | 8h | 1st nibble | 1 | 0 | 0 | 0 | 3-nibble command | | | | 2nd nibble | BL3 | BL2 | BL1 | BL0 | Number of blocks | | | | 3rd nibble | BL7 | BL6 | BL5 | BL4 | | | BLKRD | 9h | 1st nibble | 1 | 0 | 0 | 1 | 3-nibble command | | | | 2nd nibble | BL3 | BL2 | BL1 | BL0 | Number of blocks | | | | 3rd nibble | BL7 | BL6 | BL5 | BL4 | | | ADRWR | 8h | 1st nibble | 1 | 0 | 0 | 0 | 11-nibble command | | | | 2nd nibble | SPY3 | SPY2 | SPY1 | SPY0 | Stop Y address | | | | 3rd nibble | SPY7 | SPY6 | SPY5 | SPY4 | | | | | 4th nibble | SPX3 | SPX2 | SPX1 | SPX0 | Stop X address | | | | 5th nibble | SPX7 | SPX6 | SPX5 | SPX4 | | | | | 6th nibble | SPX11 | SPX10 | SPX9 | SPX8 | | | | | 7th nibble | SPX15 | SPX14 | SPX13 | SPX12 | | | | | 8th nibble | STX3 | STX2 | STX1 | STX0 | Start X address | | | | 9th nibble | STX7 | STX6 | STX5 | STX4 | | | | | 10th nibble | STX11 | STX10 | STX9 | STX8 | | | | | 11th nibble | STX15 | STX14 | STX13 | STX12 | | | ADRRD | 9h | 1st nibble | 1 | 0 | 0 | 1 | 11-nibble command | | | | 2nd nibble | SPY3 | SPY2 | SPY1 | SPY0 | Stop Y address | | | | 3rd nibble | SPY7 | SPY6 | SPY5 | SPY4 | | | | | 4th nibble | SPX3 | SPX2 | SPX1 | SPX0 | Stop X address | | | | 5th nibble | SPX7 | SPX6 | SPX5 | SPX4 | | | | | 6th nibble | SPX11 | SPX10 | SPX9 | SPX8 | | | | | 7th nibble | SPX15 | SPX14 | SPX13 | SPX12 | | | | | 8th nibble | STX3 | STX2 | STX1 | STX0 | Start X address | | | | 9th nibble | STX7 | STX6 | STX5 | STX4 | | | | | 10th nibble | STX11 | STX10 | STX9 | STX8 | | | | | 11th nibble | STX15 | STX14 | STX13 | STX12 | | | Command | Code<br>HEX | | D3 | D2 | D1 | D0 | | | Note | | | |---------|-------------|------------|-----|------------------------------------------------------------------------------------------------------------------------------|-----------|-------|-----------------------------------------------------|------------|----------------------------------------------------|------------------------------------|--| | CHRW | Ah | | 1 | 0 | 1 | 0 | 1-nibble command + read/write access + STOP command | | | | | | DTRW | Ah | 1st nibble | 1 | 0 | 1 | 0 | 6-nibble | comma | nd + read/write acce | ess + STOP command | | | | | 2nd nibble | 0 | 0 | 0 | 0 | Dumm | y nibble | | | | | | | 3rd nibble | Х3 | X2 | X1 | X0 | X address | | | | | | | | 4th nibble | X7 | X6 | X5 | X4 | | | | | | | | | 5th nibble | X11 | X10 | Х9 | X8 | | | | | | | | | 6th nibble | X15 | X14 | X13 | X12 | | | | | | | DTRD | Ah | 1st nibble | 1 | 0 | 1 | 0 | 6-nibbl | e comm | and + read access | s + STOP command | | | | | 2nd nibble | Y3 | Y2 | Y1 | Y0 | Y addre | ess | | | | | | | 3rd nibble | Х3 | X2 | X1 | Х0 | X address | | | | | | | | 4th nibble | Х7 | X6 | X5 | X4 | | | | | | | | | 5th nibble | X11 | X10 | Х9 | Х8 | | | | | | | | | 6th nibble | 0 | 0 | 0 | 0 | Dumm | y nibble | | | | | EXT | Bh | | 1 | 0 | 1 | 1 | 1-nibble | comma | nd + read/write acce | ess + STOP command | | | VDS | ch | 1st nibble | 1 | 1 | 0 | 0 | 2-nibbl | e comm | nand | | | | | | 2nd nibble | 0 | BIT | VD1 | VD0 | ADPCM | 1 bit leng | gth, voice triggere | ed starting condition | | | | | | BIT | ADP | CM bit le | ength | VD1 | VD0 | | tion level V <sub>VDS</sub> | | | | | | 0 | | 3 bits | | VDI | VDO | MSM6688<br>(5 V version) | MSM6688L<br>(3 V version) | | | | | | 1 | | 4 bits | | 0 | 0 | Voice triggered starting disabled | Voice triggered starting disabled | | | | | | | | | | 0 | 1 | ±V <sub>DD</sub> /64<br>(±80mV)* | ±V <sub>DD</sub> /128<br>(±24mV)** | | | | | | | | | | 1 | 0 | ±V <sub>DD</sub> /32<br>(±160mV)* | ±V <sub>DD</sub> /64<br>(±48mV)** | | | | | | | | | | 1 | 1 | ±V <sub>DD</sub> /16<br>(±320mV)* | ±V <sub>DD</sub> /32<br>(±96mV)** | | | | | | | * Values in parentheses are for $V_{DD} = 5.12 \text{ V}$ .<br>** Values in parentheses are for $V_{DD} = 3.072 \text{ V}$ . | | | | | <sub>D</sub> = 5.12 V.<br><sub>DD</sub> = 3.072 V. | | | | Command | Code<br>HEX | | D3 | D2 | D. | 1 D0 | | | | No | ote | |---------|-------------|------------|------|---------|---------|-------------|----------------------------------------|-----|----------|-----|----------------------------------------------| | DEL | Dh | | 1 | 1 | 0 | 1 | 1-nibble command | | | | | | | | | ch0( | ): De | eletion | of all phi | ases | | | | | | | | | ch01 | l - chl | FF: De | letion of a | specif | ie | d phrase | Э | | | LEV | Eh | 1st nibble | 1 | 1 | 1 | 0 | 2-nibl | ole | e comm | and | | | | | 2nd nibble | LV1 | LV0 | PN | 1 PNO | Playback level, transition to DC level | | | | | | | | | | | | | | | | | 7 | | | | | LV | 1 | LV0 | Playback | level | | PN1 | PN0 | Transition to DC level | | | | | 0 | | 0 | 0dE | | | 0 | 0 | Disabled | | | | | 0 | | 1 | 0dE | 1 | | 0 | 1 | Disabled | | | | | 1 | | 0 | –6dl | 3 | | 1 | 0 | Transition from GND to 1/2 V <sub>DD</sub> . | | | | | 1 | | 1 | -12d | В | | 1 | 1 | Transition from 1/2 V <sub>DD</sub> to GND. | | | | | | | | | | | | | | | NOP | Fh | | 1 | 1 | 1 | 1 | 1-nibl | ole | e comm | and | | # 4. Relationship between record/playback control modes and commands | Record/<br>playback<br>mode<br>Command | Flex record/<br>playback | ROM playback<br>by input of<br>address code | Direct record/<br>playback | Direct ROM playback | EXT command record/playback | |----------------------------------------|--------------------------|---------------------------------------------|----------------------------|---------------------|-----------------------------| | NOP | _ | _ | _ | _ | _ | | PAUSE | 0 | 0 | 0 | 0 | _ | | PLAY | 0 | _ | 0 | _ | 0 | | REC | 0 | _ | 0 | _ | 0 | | START | 0 | 0 | 0 | 0 | _ | | STOP | 0 | 0 | 0 | 0 | 0 | | SAMP | 0 | 0 | 0 | 0 | 0 | | Command mode | © | © | © | © | © | | Sampling frequency | 0 | _ | 0 | 0 | © | | CHAN | 0 | 0 | 0 | 0 | _ | | BLKWR | 0 | _ | _ | _ | _ | | BLKRD | 0 | _ | _ | _ | _ | | ADRWR | 0 | _ | 0 | 0 | _ | | ADRRD | 0 | _ | 0 | _ | _ | | CHRW | Data transfer o | ommand | | | , | | DTRW | Data transfer o | ommand | | | | | DTRD | Data transfer o | ommand | | | | | EXT | _ | _ | _ | _ | 0 | | VDS | 0 | _ | 0 | 0 | 0 | | ADPCM bit length | © | | © | © | © | | Voice triggered starting condition | 0 | _ | © | _ | _ | | DEL | 0 | _ | 0 | _ | _ | | Deletion of all phrases | © | <del></del> | 0 | <del>-</del> | <del></del> | | Deletion of a specified phrase | 0 | _ | 0 | | _ | | LEV | 0 | 0 | 0 | 0 | 0 | Note: $\odot$ : Required command $\bigcirc$ : Effective command $\longrightarrow$ : Unnecessary command #### **Status Register** The status register used in the MSM6688/6688L is a 4-bit status register. When a low level is applied to the $\overline{RD}$ pin, the contents of the status register are output to D0–D3 pins to indicate the internal state of the MSM6688/6688L. The contents of the status register are also output to the BUSY, RPM, VPM, and NAR pins. | D3 | D2 | D1 | D0 | |-----|-----|-----|------| | NAR | VPM | RPM | BUSY | #### (1) BUSY bit The BUSY bit set to a high level indicates that the MSM6688/6688L is executing RESET operation or command processing operation. When BUSY bit is high, do not input any command from the microcontroller. While any of data read commands is being executed, the state of the BUSY bit cannot be verified by inputting the $\overline{\text{RD}}$ pulse. In this case, input a read command either after waiting a time longer than the duration of BUSY state or after verifying the end of the busy state by the BUSY pin. While the RESET operation is being executed, the BUSY bit is set to a high level, and it returns to a low level after the end of the RESET operation. After a high level pulse is applied to the RESET pin to perform the RESET operation, the BUSY bit is set to a high level during execution of the RESET operation. It goes to a low level after the end of the RESET operation. #### (2) RPM bit The RPM bit goes to a high level during record/playback operation. While the RPM bit is high, do not input any command except those indicated below. Otherwise, the state of the MSM6688/6688L becomes undefined. NOP, PAUSE, STOP commands, START command for release of temporary stop and playback of next phrase, CHAN command for specifying the next phrase during playback and LEV command for designation of playback output level. After a high level pulses is applied to the RESET pin to perform the RESET operation, the RPM bit goes to a low level that is the initial state. ### (3) VPM bit The VPM bit goes to a high level during standby for voice after start of the voice triggered recording and during the time that record/playback is temporarily stopped by the PAUSE command. When the VPM bit is high, do not apply any command except the STOP command and the START command for release of temporary stop. Otherwise, the state of the MSM6688/6688L becomes undefined. After a high level pulse is applied to the RESET pin to perform the reset operation, the VPM bit goes to a low level that is the initial state. #### (4) NAR bit The NAR bit indicate the enabled or disabled state for phrase designation. When this bit is high, the phrase designation by the CHAN command is enabled. If it is desired to play back different phrases continuously during ROM playback, specify the next phrase and input the START command after verifying that the NAR bit becomes high. After a high level pulse is applied to the RESET pin to perform the reset operation, the NAR bit goes to a high level that is the initial state. | BUSY causing conditions | Symbol | BUSY state duration | BUSY bit verification | Note | |--------------------------------------------|-------------------|---------------------|-----------------------|---------------------------------------| | Release of reset operation | t <sub>REX</sub> | (Note 2) 1 ms | Possible | Input of RESET pulse | | Input of 1-nibble command | t <sub>B1</sub> | 16 µs | Possible | NOP, PAUSE, PLAY,<br>REC, START, STOP | | Input of 2-nibble command | t <sub>B2</sub> | 16 µs | Possible | SAMP, VDS, LEV | | Input of 3-nibble command | t <sub>B3</sub> | 16 µs | Possible | CHAN, BLKWR | | Input of 2-nibble or 3-nibble command data | t <sub>BD</sub> | 16 µs | Possible | SAMP, VDS, LEV,<br>CHAN, BLKWR | | BLKRD command | | | | | | Input of command | t <sub>WBR</sub> | 270 μs | Impossible | | | Output of block data | t <sub>WDR</sub> | 50 μs | Impossible | | | ADRWR command | | | | | | Input of command | t <sub>BAW</sub> | 270 μs | Possible | | | Input of address data | t <sub>BAD</sub> | 50 μs | Possible | | | ADRRD command | | | , | | | Input of command | t <sub>WAR</sub> | 270 μs | Impossible | | | Output of address data | t <sub>WDR</sub> | 50 μs | Impossible | | | CHRW command | | | , | | | Input of command | t <sub>WCRW</sub> | 770 µs | Possible | | | Input of REC command | t <sub>WRC</sub> | 16 µs | Possible<br>(Note 1) | | | Input of write data | t <sub>WWD</sub> | 50 μs | Possible<br>(Note 1) | | | Input of PLAY command | t <sub>WPL</sub> | 50 μs | Impossible | | | Input of STOP command | t <sub>WSP</sub> | 50 μs | Possible<br>(Note 1) | | | DTRW and DTRD commands | | I | , , | | | Input of command | t <sub>WRW</sub> | 16 µs | Possible | | | Input of address (2nd ~ 5th nibbles) | t <sub>WA1</sub> | 16 µs | Possible | | | Input of address (6th nibble) | t <sub>WA2</sub> | 270 μs | Possible | | | Input of REC command | t <sub>WRC</sub> | 16 µs | Possible<br>(Note 1) | | | Input of write data | t <sub>WWD</sub> | 50 μs | Possible<br>(Note 1) | | | Input of PLAY command | t <sub>WPL</sub> | 50 μs | Impossible | | | Input of STOP command | t <sub>WSP</sub> | 50 μs | Possible<br>(Note 1) | | | Input of DEL command (all phrases) | t <sub>WBLA</sub> | 550 ms | Possible | | | Input of DEL command (a specified phrase) | t <sub>WBL1</sub> | 70 ms | Possible | | - Note: 1. The BUSY state can be verified by the BUSY bit when only the data write access operation is executed after the CHRW or DTRW command is input. - 2. The BUSY state duration after release of RESET operation includes the oscillation startup stabilization time. This oscillation startup stabilization time is several tens of milliseconds $for \, crystal \, oscillators \, and \, is \, several \, hundreds \, of \, microseconds \, for \, ceramic \, oscillators.$ ### **Inputting the Commands** To input a command or data, apply the command or data to D0–D3 pins and then apply a low level pulse ( $\overline{WR}$ pulse) to the $\overline{WR}$ pin. By inputting a low level pulse ( $\overline{RD}$ pulse) to the $\overline{RD}$ pin, the contents of the status register or data will be output via D0–D3 pins. The $\overline{CE}$ pin is used to enable or disable the $\overline{WR}$ pulse and $\overline{RD}$ pulse. When a low-level is applied to this $\overline{CE}$ pin, the enable state is present, so that $\overline{WR}$ and $\overline{RD}$ pulses can be accepted. When a high level is applied to this $\overline{CE}$ pin, the disable state is present, so that $\overline{WR}$ and RD pulses cannot be accepted and, at the same time, D0–D3 pins are placed in the high-impedance state. The CE pin also has the same function as the $\overline{\text{CE}}$ pin. However, when high, this CE pin gives the enable state for the $\overline{\text{WR}}$ and $\overline{\text{RD}}$ pulses, and when low, it gives the disable state. When D0–D3 pins are used exclusively for the MSM6688/6688L, $\overline{\text{CE}}$ and CE pins can be fixed to a low level and a high level, respectively. An equivalent circuit of the microcontroller interface section of the MSM6688/6688L is shown below. **OKI** Semiconductor The steps for inputting the commands are described below. - (1) Output the contents of the status register by applying the $\overline{RD}$ pulse (namely, by applying a low level pulse to the $\overline{RD}$ pin). Verify that the BUSY bit is 0. If the BUSY bit is 1, input the $\overline{RD}$ pulse repeatedly until the BUSY bit goes to 0. The BUSY state can also be verified through the BUSY pin. - (2) Set a command to D0–D3 pin and input the $\overline{WR}$ pulse. - (3) In case of a 2-nibble or 3-nibble command, verify that the BUSY bit of the status register is 0 in the same way as in (1). Then, set the command data to D0–D3 pins and input the WR pulse. In this case, the WR pulse can also be input after the waiting time that is longer than the BUSY state duration, instead of verifying the BUSY bit of the status register. # 1. Inputting a 2-nibble command # **Changes of Record/Playback Conditions** | Record/playback condition | POWER ON | RESET input | PDWN input | Command input | |-----------------------------------|-----------|-----------------------|------------|-----------------------------------------------------------| | Record/playback mode | Undefined | Unchanged<br>(Note 1) | Unchanged | REC command → Record mode PLAY command → Playback mode | | Command mode | Undefined | Unchanged<br>(Note 1) | Unchanged | Set by SAMP command | | Sampling frequency | Undefined | Unchanged<br>(Note 1) | Unchanged | Set by SAMP command | | Phrase No. | Undefined | Unchanged<br>(Note 1) | Unchanged | Set by CHAN command | | Number of phrase recording blocks | Undefined | Unchanged<br>(Note 1) | Unchanged | Set by BLKWR command | | ADPCM bit length | Undefined | Unchanged<br>(Note 1) | Unchanged | Set by VDS command | | Voice triggered starting | Undefined | Unchanged<br>(Note 1) | Unchanged | Set by VDS command | | Playback level | Undefined | 0dB | Unchanged | Set by LEV command | | Data in serial registers | Undefined | Unchanged<br>(Note 1) | Unchanged | _ | Note: 1. RESET is performed without synchronization with the clock. When the RESET pulse is input during standby for commands, record/playback condition will not be changed. When the RESET pulse is input during execution of a command, all record/playback conditions may be changed and the data may become undefined. # **Setting and Confirming the Record/Playback Conditions** ### 1. Specifying the control mode for record/playback (by the SAMP command) Specify the control mode for record/playback by setting the command mode (using MOD1 and MOD0 bits) as shown in the following table. | MOD1 | MOD0 | Command mode | Control mode for record/playback | |------|------|--------------|---------------------------------------| | 0 | 0 | Mode 0 | Flex record/playback | | 0 | 1 | Mode 1 | ROM playback by input of address code | | 1 | 0 | Mode 2 | Direct record/playback | | 1 | 1 | Mode 3 | Direct ROM playback | # 2. Specifying the sampling frequency (by the SAMP command) Specify the sampling frequency by setting SA0 and SA1 bit data of the SAMP command. The relationship between the master oscillator frequency ( $f_{osc}$ ), and sampling frequency ( $f_{SAMP}$ ) depends on the SA0 and SA1 bit data of the SAMP command as shown in the following table. | SA1 | SA0 | Sampling frequency fsamp | |-----|-----|---------------------------------| | 0 | 0 | f <sub>osc</sub> /1024 (4.0kHz) | | 0 | 1 | f <sub>osc</sub> /768 (5.3kHz) | | 1 | 0 | f <sub>osc</sub> /640 (6.4kHz) | | 1 | 1 | f <sub>osc</sub> /512 (8.0kHz) | ) Values in parentheses are for $f_{osc}$ =4.096MHz. # 3. Specifying the ADPCM bit length (by the VDS command) Specify the ADPCM bit length by setting the BIT bit data of the VDS command as shown in the following table. | BIT | ADPCM bit length | |-----|------------------| | 0 | 3 bits | | 1 | 4 bits | ### 4. Specifying the voice triggered starting (by the VDS command) This MSM6688/6688L has the voice triggered starting function that starts recording when the level of voice input exceeds a preset amplitude. Using the voice activated function, the unvoiced part prior to voice detection will not be recorded, so that the memory capacity can be utilized efficiently. The unvoiced parts in the middle of recording are not eliminated. In the voice triggered starting mode, recording is started when a voice input exceeds the preset thresholds. Therefore, a consonant part with a low level may not be recorded. Specify the enable/disable of the voice triggered starting function and the voice detection level by VD0 and VD1 bit data of the VDS command as shown in the following table. | VD1 | VD0 | Voice detection level, $V_{vds}$ | | | | | | |-----|-----|-----------------------------------|-----------------------------------|--|--|--|--| | VDI | VDO | MSM6688 (5 V version) | MSM6688L (3 V version) | | | | | | 0 | 0 | Voice triggered starting disabled | Voice triggered starting disabled | | | | | | 0 | 1 | ±V <sub>DD</sub> /64 (±80mV)* | ±V <sub>DD</sub> /128 (±24mV)** | | | | | | 1 | 0 | ±V <sub>DD</sub> /32 (±160mV)* | ±V <sub>DD</sub> /64 (±48mV)** | | | | | | 1 | 1 | ±V <sub>DD</sub> /16 (±320mV)* | ±V <sub>DD</sub> /32 (±96mV)** | | | | | <sup>\*</sup> Values in parentheses are for $V_{DD}$ =5.12 V. During standby for voice, the VPM bit of the status register is 1. This bit returns to 0 at the start of recording after detection of voiced signal. The RPM bit is 1 during standby for voice and during recording. When the STOP command is input during standby for voice, standby for voice will be finished and changed to standby for recording, If in the flex record/playback mode, the STOP command is input during standby for voice, the contents of the specified phrase will be deleted. <sup>\*\*</sup> Values in parentheses are for V<sub>DD</sub>=3.072 V. # 5. Specifying a phrase (by the CHAN command) Specify a phrase by CA0–CA7 bit data of the CHAN command as shown in the following table. | CA7 | CA6 | CA5 | CA4 | САЗ | CA2 | CA1 | CA0 | Phrase<br>No. | Flex record/<br>playback | ROM playback<br>by input of<br>address code | Direct record/<br>playback | Direct ROM playback | |-----|-----|-----|-----|-----|-----|-----|-----|---------------|--------------------------|---------------------------------------------|----------------------------|---------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ch00 | (Note 1) | Disabled | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ch01 | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | ch02 | | | | | | | | | | | | - | - | | Enable<br>(63 phrases) | Enable<br>(255 phrases) | Enable<br>(64 phrases) | Enable<br>(Note 2) | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | ch3E | | | | | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | ch3F | | | | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | ch40 | | | | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | ch41 | | | | | | | | | | | | | 1 | | Inhibit | | Inhibit | Inhibit | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | chFE | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | chFF | | | | | Note: 1. In the flex record/playback mode, ch00 cannot be used for recording/playback. This is a special phrase only used for deletion of all phrases and control of unused blocks. 2. In the direct ROM playback mode, playback will be started after transferring the address data to the channel index area of the serial registers. Therefore, it is required for direct ROM playback to use a phase unused for record/playback operation. Normally, phrase ch3FH is used as the phrase dedicated for direct ROM playback. # 6. Specifying the number of phrase recording blocks (by the BLKWR command) In the flex record/playback mode, set the number of blocks before starting the recording to specify the recording time for a phrase. In this mode, the total memory capacity of serial registers connected externally is divided equally into 256 blocks. Therefore, the memory capacity of one block varies depending on the number of serial registers connected externally. For example, when one 8M bit serial register is connected and recording is performed by 4-bit ADPCM and 8-kHz sampling, the memory capacity of one block and the recording time of one block are obtained as follows. Memory capacity of one block $$=\frac{8 \text{M bits}}{256}$$ = 32K bits Recording time/block = $\frac{\text{Memory capacity of one block}}{\text{Sampling frequency} \times \text{ADPCM bit length}}$ = $\frac{32 \times 1024 \times \text{bits}}{8000 \text{ Hz} \times 4 \text{ bits}}$ = Approximately 1 second If it is desired to make recording for 10 seconds on a phrase in this example, 10 (0Ah) phrase recording blocks are required. The number of phrase recording blocks can be specified by the BLKWR command and is stored in the (corresponding) register in the MSM6688/6688L. The BLKWR command is enabled for command mode 0 or 1. Therefore, before inputting this BLKWR command, it is required to set the corresponding command mode using the SAMP command. | BL7 | BL6 | BL5 | BL4 | BL3 | BL2 | BL1 | BL0 | Number of phrase<br>recording blocks<br>(HEX) | |-----|-----|-----|-----|-----|-----|-----|-----|-----------------------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Input inhibit | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 (01h) | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2 (02h) | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 (03h) | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 254 (FEh) | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 255 (FFh) | ### 7. Reading the number of phrase recording blocks (by the BLKRD command) The number of blocks for each phrase stored in the channel index area can be read by the read access operation using the BLKRD command and two nibbles following this BLKRD command. In the flex record/playback mode, the number of blocks (namely, the recording time) of the specified phrase can be obtained. In the BLKRD command, the number of blocks is specified by a binary number consisting of BL0–BL7 in the same way as in the BLKWR command. Before inputting the BLKRD command, the command mode must be set to either mode 0 or mode 1 by using the SAMP command. - (1) When ch00 phrase is specified: The number of unused blocks (or available blocks) is stored in address ch00 of the channel index area. Therefore, the unused and available memory capacity (or available recording time) can be obtained. - (2) When one of ch01–ch3F is specified as a phrase: The number of blocks (or recording time) used by the specified phrase can be obtained. #### BLKRD command flow chart During execution of the BLKRD command, verification of the status register cannot be performed by input of the $\overline{RD}$ pulse. When inputting the $\overline{RD}$ pulse for the 2nd nibble or 3rd nibble or inputting the next command after the BLKRD command, input the $\overline{RD}$ pulse either after the waiting time longer than the BUSY state duration or after verifying that the BUSY status is not present via the BUSY pin. # 8. Inputting/outputting the address data (by the ADRWR/ADRRD command) In the direct record/playback mode or direct ROM playback, input the start address and stop address of a phrase directly into the channel index area in the RAM by the ADRWR command. The ADRRD command is used to read the address data stored in the channel index area. The header 40 bits of each phrase of the channel index area can be accessed by the ADRWR or ADRRD command. In the flex record/playback mode, these commands can be used to change the address data for deleting the tail part of a recorded phrase. | | Direct record/playback and direct ROM playback | | | | | | Flex record/playback | | | | | | |-------------|------------------------------------------------|-------|-------|-------|-----------------|------|----------------------|------|------|------------------|--|--| | | D3 | D2 | D1 | D0 | Contents | D3 | D2 | D1 | D0 | Contents | | | | 1st nibble | 1 | 0 | 0 | * | Command | 1 | 0 | 0 | * | Command | | | | 2nd nibble | SPY3 | SPY2 | SPY1 | SPY0 | Stop Y address | BL3 | BL2 | BL1 | BL0 | Number of blocks | | | | 3rd nibble | SPY7 | SPY6 | SPY5 | SPY4 | | BL7 | BL6 | BL5 | BL4 | DIOGRS | | | | 4th nibble | SPX3 | SPX2 | SPX1 | SPX0 | Stop X address | SPY3 | SPY2 | SPY1 | SPY0 | Stop Y address | | | | 5th nibble | SPX7 | SPX6 | SPX5 | SPX4 | | SPY7 | SPY6 | SPY5 | SPY4 | | | | | 6th nibble | SPX11 | SPX10 | SPX9 | SPX8 | | SPX3 | SPX2 | SPX1 | SPX0 | Stop X address | | | | 7th nibble | SPX15 | SPX14 | SPX13 | SPX12 | | SPX7 | SPX6 | SPX5 | SPX4 | | | | | 8th nibble | STX3 | STX2 | STX1 | STX0 | Start X address | SP3 | SP2 | SP1 | SP0 | Stop block | | | | 9th nibble | STX7 | STX6 | STX5 | STX4 | | SP7 | SP6 | SP5 | SP4 | | | | | 10th nibble | STX11 | STX10 | STX9 | STX8 | | PR3 | PR2 | PR1 | PR0 | PRED block | | | | 11th nibble | STX15 | STX14 | STX13 | STX12 | | PR7 | PR6 | PR5 | PR4 | | | | Note: When the address data is input by the ADRWR command in the direct ROM playback mode, the 7th nibble and the 11th nibble are dummy nibbles. Therefore, input 0h data into SPX12–SPX15 (7th nibble) and STX12–STX15 (11th nibble). # ADRWR command flow chart # ADDRD command flow chart During execution of the ADRRD command, verification of the status register cannot be performed by input of the $\overline{RD}$ pulse. When inputting the $\overline{RD}$ pulse for the 2nd nibble to 11th nibbles or inputting the next command after the ADRRD command, input the $\overline{RD}$ pulse either after the waiting time longer than the BUSY state duration or after verifying that the BUSY status is not present via the BUSY pin. ### 9. Specifying the playback level (by the LEV command) For playback, one of three output levels $0\,dB$ , $-6\,dB$ and $-12\,dB$ can be selected. The playback level can be specified by LV0 and LV1 bit data of the LEV command. If the LEV command is input during playback operation, the playback level will be changed at the moment when the command is input. When the RESET pulse is input, the playback output level is set $0\,dB$ that is the initial state. | LV1 | LV0 | Playback level | | | | | | | | |-----|-----|----------------|------------------------------------------|--|--|--|--|--|--| | 0 | 0 | 0dB | (equal to the voice data amplitude) | | | | | | | | 0 | 1 | 0dB | (equal to the voice data amplitude) | | | | | | | | 1 | 0 | -6dB | (one-half of the voice data amplitude) | | | | | | | | 1 | 1 | -12dB | (one-fourth of the voice data amplitude) | | | | | | | #### Flex Record/Playback Method ### 1. Deleting phrases #### 1.1 Deleting all phrases To delete all phrases, specify ch00 by the CHAN command and input the DEL command. When all phrases are deleted in this manner, "0" data is written into ch01–ch3F addresses of the channel index area of the serial registers to place these addresses in the unrecorded state. The initial data for address control is written in ch00 address. Therefore, whenever the power is turned on, always perform the deletion of all phrases after inputting the RESET pulse. The deletion of all phrases causes the user data area ch00–ch3F to be cleared to all 0s. Note that when the data was transferred to the channel index area by the CHRW command, this data is deleted by the deletion of all phrases. | Phrases No. | State of the channel index area | | | | | | | | |--------------|---------------------------------|-------------------|--------------|--|--|--|--|--| | Filiases No. | Address data | User data | Block table | | | | | | | ch00: | Initial data | Cleared to all Os | Initial data | | | | | | | ch01-ch3F | Cleared to all Os | | | | | | | | #### 1.2 Deleting a specified phrase To delete a specified phrase, specify one of ch0–ch3F by the CHAN command and input the DEL command. The deleted phrase is placed in the unrecorded state. The channel index area for the specified phrase, including the user data, is cleared to all 0s. The data stored in ch00 address for control of unused blocks is updated. Phrase deletion flow chart # 2. Method of recording in the flex record/playback mode #### 2.1 When only an 8M-bit serial register is used (1) Before starting the recording operation in the flex record/playback mode, always perform the deletion of all phrases after turning power on and resetting the MSM6688 by input of the RESET pulse. Otherwise, the address control cannot be performed correctly. (2) Input the record/playback conditions by the corresponding commands as follows. VDS command: Specify the ADPCM bit length (BIT) and voice triggered starting (VD0, VD1). SAMP command: Set the command mode to mode 0 (MOD0 = 0, MOD1=0) and specify the sampling frequency (SA0, SA1). CHAN command: Select phrases (CA0 - CA5) from one of 63 phrases ch01–ch3F. BLKWR command: Specify the number of phrase recording blocks (BL0–BL7) REC command: Set to the recording mode. (3) Input the START command to start recording (4) When the number of blocks specified by the BLKWR command is reached or when all available blocks are used for recording, recording is finished. The end of recording can be verified by the RPM bit of the status register. (5) To stop recording in the middle, input the STOP command. The contents of the block counter and the contents of the address counter at this moment are automatically stored in the channel index area as the stop block and the stop address, respectively. In this case, make sure that recording is finished by examining the RPM bit before inputting the next command. (6) To continue recording, specify the record/playback conditions to be modified by the corresponding commands and perform the steps (3)–(5). Flow chart of flex recording in the record/playback mode # 2.2 When 4M-bit serial register is used This IC's memory capacity is divided into 256 blocks for address management. This allows the connection of an 8M-bit serial register only. When connecting a 4M-bit serial register, set pins RSEL1 and RSEL2 as if only an 8M-bit serial register were connected. Then, for actual usage, the 8M-bit serial register is replaced by a 4M-bit serial register. Replacement by the 4M-bit serial register results in the occurrence of an address area prohibited from being used. Thus, the CPU must control the address area so that it is not accessed. The recording procedure is almost the same as for using only an 8M-bit serial register. Before recording, however, the number of available blocks must be determined, and a number of blocks that does not exceed that value must be set each time by the BLKWR command. The following gives the procedure for this setting. The following example provides the number of blocks available when one 4M-bit serial register is connected and the erasure of all phrases is followed by the first recording. (Number of available blocks) = (number of remaining blocks) - (number of blocks for 4M bits) = (number of remaining blocks) - $$\left(\frac{4M \text{ bits}}{\text{memory capacity for one block}}\right)$$ = $254 - \frac{4M \text{ bits}}{32 \text{K bits}}$ = $254 - 128$ = $126 \text{ (7Eh)}$ The following table provides the memory configurations available when a 4M-bit serial register is used for flex record/playback. | RSEL2 | | L | L | Н | Н | | |-----------------------------------------------------------------------|---------|--------------------------|--------------------------|--------------------------|--------------------------|--| | RSEL1 | | L | Н | L | Н | | | | CS1 | 4Mbit | 8Mbit | 8Mbit | 8Mbit | | | Serial register and corresponding | CS2 | _ | 4Mbit | 8Mbit | 8Mbit | | | CS signal | CS3 | _ | _ | 4Mbit | 8Mbit | | | | CS4 | _ | _ | _ | 4Mbit | | | Total memory capaci | ty | 4Mbit × 1 | 12Mbit × 2 | 20Mbit × 3 | 28Mbit × 4 | | | Memory capacity per | block | 32Kbit | 64Kbit | 128Kbit | 128Kbit | | | Number of blocks for | 4M bits | 128 (80h) | 64 (40h) | 32 (20h) | 32 (20h) | | | Initially available bloc<br>(when only an 8M-bit<br>register is used) | | 126 (7Eh)<br>[254 (FEh)] | 191 (BFh)<br>[255 (FFh)] | 159 (9Fh)<br>[191 (BFh)] | 223 (DFh)<br>[255 (FFh)] | | # 3. Playback method in the flex record/playback mode (1) Input the record/playback conditions by the corresponding commands as follows. VDS command: Specify the ADPCM bit length (BIT) The voice triggered starting (VD0, VD1) is invalid for the playback operation. SAMP command: Set the command mode to mode 0 (MOD0 = 0, MOD1 = 0) and specify the sampling frequency (SA0, SA1). CHAN command: Select one of 63 phrases ch01–ch3F (CA0–CA5). LEV command: Specify the playback output level (LV0, LV1). PLAY command: Set to the playback mode. (2) Input the START command to start the playback. The MSM6688/6688L fetches the contents of the block table and the stop address of the specified phrase from the channel index area and starts the playback operation. - (3) When the contents of the address counter coincide with the contents of the stop address register, playback is finished. The end of playback is verified by the RPM bit of the status register. - (4) To stop playback in the middle, input the STOP command. In this case, make sure that playback is finished by examining the RPM bit before inputting the next command. - (5) To continue playback, specify the record/playback conditions to be modified by the corresponding commands and perform steps (2)–(4). Flow chart of playback in the flex record/playback mode This flow chart can apply to the playback operation in the direct record/playback mode, excluding that the command mode is set to mode 2 by the SAMP command and one of 64 phrases (ch00–ch3F) can be selected by the CHAN command in the direct record/playback mode. ### **Direct Record/Playback Method** ### 1. Recording method in the direct record/playback mode (1) Input the record/playback conditions by the corresponding commands as follows. VDS command: Specify the ADPCM bit length (BIT) and voice triggered starting (VD0, VD1). SAMP command: Set the command mode to mode 2 (MOD = 0, MOD = 1) and specify the sampling frequency (SA0, SA1). CHAN command: Select one of 64 phases ch00–ch3F (CA0–CA5). ADRWR command: Input the start address and the stop address. REC command: Set to the recording mode. (2) Input the START command to start the recording. The MSM6688/6688L fetches the start address and the stop address of the specified phrase input by the ADRWR from the channel index area and stores them in the address counter and the stop address register, respectively. Then it starts recording. - (3) When the contents of the address counter coincide with the contents of the stop address register, recording is finished. Verity the end of recording by the RPM bit of the status register. - (4) To stop recording in the middle, input the STOP command. In this case, the contents of the address counter is automatically stored in the channel index area as a new stop address. Make sure that recording is finished by examining the RPM bit before inputting the next command. - (5) To continue recording, specify the record/playback conditions to be modified by the corresponding commands and perform steps (2)–(4). Flow chart of recording in the direct record/playback mode # 2. Playback method in the direct record/playback mode The playback method in the direct record/playback mode is similar to that in the flex record/playback mode, excepting that in the direct playback mode, the command mode is specified to mode 2 by the SAMP command and a phrase can be selected from a total of 64 phrases (ch00~ch3F)by the CHAN command. (1) Input the record/playback conditions by the corresponding commands as follows. VDS command: Specify the ADPCM bit length (BIT) The voice triggered starting (VD0, VD1) is invalid for the playback operation. SAMP command: Set the command mode to mode 2 (MOD = 0, MOD = 1) and specify the sampling frequency (SA0, SA1). CHAN command: Select one of 64 phrases ch00–ch3F (CA0–CA5). LEV command: Specify the playback output level (LV0, LV1). PLAY command: Set the playback mode. - (2) Input the START command to start the playback. The MSM6688/6688L fetches the start address and the stop address of the specified phrase from the channel index area and stores them in the address counter and the stop address register, respectively. Then it starts the playback operation. - (3) When the contents of the address counter coincide with the contents of the stop address register, playback is finished. The end of playback is verified by the RPM bit of the status register. - (4) To stop playback in the middle, input the STOP command. In this case, make sure that playback is finished by examining the RPM bit before inputting the next command. - (5) To continue playback, specify the record/playback conditions to be modified by the corresponding commands and perform steps (2)–(4). For the flow chart, refer to the flow chart of record/playback in the flex record/playback mode. # **ROM Playback by Inputting Address Code** #### 1. Method of inputting commands (1) Input the record/playback conditions by the corresponding commands as follows. SAMP command: Set the command mode to mode 1 (MOD0 = 1, MOD1= 0). The sampling frequency (SA0, SA1) is invalid. CHAN command: Select one of 255 phrases ch01–chFF (CA0–CA7). LEV command: Specify the playback output level (LV0, LV1) - (2) Input the START command to start the playback. The MSM6688/6688L fetches the data of the start address, stop address, sampling frequency, and ADPCM bit length of the specified phrase from the channel index area of the serial voice ROMs and starts the playback operation. - (3) When the contents of the address counter coincide with the contents of the stop address register, playback is finished. The end of playback is verified by the RPM bit of the status register. - (4) To stop playback in the middle, input the STOP command. In this case, make sure that playback is finished by examining the RPM bit before inputting the next command. - (5) To continue playback, specify the record/playback conditions to be modified by the corresponding commands and perform steps (2)–(4). Flow chart of ROM playback by Input of Address Code ### 2. Continuous ROM playback The procedure for playback of different phrases such as the time signal continuously is described below. The command inputting procedure for continuous ROM playback is basically equal to that for a single phrase. In this case, during playback of a phrase, the next phrase to be played back can be specified by the NAR bit of the status register. Continuous playback can also be performed by verifying the end of playback of each phrase using the RPM, instead of use of the NAR bit. To make continuous playback using NAR bit perform the following procedure. - (1) Specify a phrase by the CHAN command and input the START command to start playback. When the START command is accepted, the NAR bit of the status register goes to 0. - (2) When the NAR bit is changed from 0 to 1 to indicate that the next phrase can be specified and inputted, specify the next phrase to be played back by the CHAN command and input the START command. After the START command is accepted, the NAR bit goes to 0 again. - (3) In the same way as mentioned above, repeat the designation of a phrase and input of the START command verifying the state of the NAR bit. Flow chart of continuous ROM playback ### **Direct ROM Playback Method** A technique for ROM to be accessed directly is used when the contents of a serial voice ROM prepared for the MSM6388/6588L are played back. The channel index area is not provided at the header area of serial voice ROMs. Therefore, it is required to prepare a ROM in the microcontroller or an external ROM to store the start and stop addresses, sampling frequency, and ADPCM bit length of each phrase. The start address and stop address of each phrase consists of 32 bits. These addresses are indicated in the voice address corresponding list of the serial voice ROM. For example, the addresses to provide the "Message + Cattle Voice (English)" are as shown in the following table. | | Voice<br>words | Start X address<br>STX11 - STX0 | Stop X address<br>SPX11 - SPX0 | Stop Y address<br>SPY7 - SPY0 | Sampling frequency fs | ADPCM<br>bit length | |-------|----------------------------------------|---------------------------------|--------------------------------|-------------------------------|-----------------------|---------------------| | No. 1 | Message +<br>Cattle Voice<br>(English) | 000h | 010h | 5Dh | 6.4kHz | 4bit | Before starting playback, the address data must be transferred to the channel index area of the status register using the ADRWR command. In this case, a phrase that is not used for record/playback must be specified for this direct ROM playback using the CHAN command. When recording a phrase in the flex record/playback mode, ch00 is inhibited to specify. Normally, ch3F address is used as the phrase dedicated for direct ROM playback. (1) Input the record/playback conditions by the corresponding commands as follows. VDS command: Specify the ADPCM bit length (BIT). The voice triggered starting (VD0, VD1) is invalid for the playback operation. SAMP command: Set the command mode to mode 3 (MOD1 = 1, MOD0 = 1) and specify the sampling frequency (SA0, SA1). CHAN command: Select one of 64 phrases ch00–ch3F (CA0–CA5). Normally ch3F is used for direct ROM playback ADRWR command: Specify the start and stop addresses. - (2) Input the START command to start the ROM playback. The MSM6688/6688L fetches the start address and the stop address of the specified phrase from the channel index area of the serial registers. Then it starts the playback operation. - (3) To stop playback in the middle, input the STOP command. In this case, make sure that playback is finished by examining the RPM bit. Flow chart of direct ROM playback # Stopping Record/Playback Temporarily (by the PAUSE Command) The record/playback operation in progress can be stopped temporarily by inputting the PAUSE command. The record/playback operation stopped using the PAUSE command can be restarted by inputting the START command. During temporary stop state, the VPM bit of the status register is 1 and the RPM bit keeps 1. If the START command is input to restart the recording operation that is temporarily suspended by the PAUSE command in the voice reiggered starting mode, the recording will be started immediately even in the state of silence. The PAUSE command is invalid during record/playback state, temporarily stopped state, and standby state for voice. When the STOP command is input during temporarily stopped state, the record/playback operation is finished and the MSM6688/6688L is placed in the standby state. #### **Transferring Data to/from External Memories** #### Method of transferring data to/from external serial registers (by the CHRW command) The MSM6688/6688L can transfer data to/from the user area in the channel index area of external RAM using the CHRW command. Before starting this data transfer operation, a desired phrase must be specified using the CHAN command. The memory capacity for each phrase is 704 bits (176 nibbles) in the flex record/playback mode and 960 bits (240 nibbles) in the direct record/playback mode. The read/write operation must be performed for the data that does not exceed this memory capacity per phrase. The contents of the user area for a specified phrase or for all phrases will be cleared to all 0s (0h data) using the CHAN and DEL commands. The following shows the procedure for inputting the CHRW command. - (1) Set the command mode to mode 0 or mode 1 (MOD1=0) using the SAMP command. - (2) Specify a phrase using the CHAN command. - (3) After inputting the CHAN command, wait for BUSY state duration. The end of the BUSY state duration can also be verified by the BUSY bit of the status register. - (4) To write data, input the REC command and then input the data to be written by applying the WR pulse. It is required to wait for the busy state duration between the contiguous WR pulses. - When the data writing operation is performed by inputting a single input of the CHRW command, the state of the BUSY bit of the status register can be verified by inputting the $\overline{RD}$ pulse. When the data read operation is performed with the data write operation, the state of the BUSY bit cannot be verified by inputting the $\overline{RD}$ pulse. - (5) When reading data, wait for the BUSY state duration after inputting the PLAY command and then input the $\overline{\text{RD}}$ pulse. With this operation, 4-bit data will be output via the data bus. - (6) To continue the data read or write operation, specify the read or write mode using the PLAY or REC commands. - (7) To stop the data read/write operation, input the STOP command. After waiting for the BUSY state duration, the next command can be input. Flow chart of data transfer using the CHRW command # 2. Method of transferring data to and from external RAM (by the DTRW command) The data transfer to/from external RAM is performed using the DTRW command. After inputting the DTRW command, specify an address to be accessed for data read/write. The transfer of each 4-bit data is performed from the starting nibble of the specified address. For the address space, refer to Section 1.2 "Address space allocation in the direct record/playback mode" in "Data Configuration of External RAM." The address designation can be made only in the X direction and random address designation cannot be made in the Y direction to select an arbitrary address in the Y direction. With the input of a single DTRW command, continuous read/write operation can be made in the range of addresses 8Mbit $(\overline{CS1}, \overline{CS2}, \overline{CS3}, \overline{CS4},)$ . When the read/write operation is extended to two or more 8Mbits $(\overline{CS1}, \overline{CS2}, \overline{CS3}, \overline{CS4},)$ , it is necessary to stop temporarily the read/write operation each time the operation is finished for one serial register, and set the address for another serial register using the DTRW command. - (1) Set the common mode to mode 2 (MOD0 = 0, MOD1 = 1) - (2) Input the DTRW command - (3) Specify the X address in a serial register by inputting the WR pulse five times. Wait for the BUSY state duration. The BUSY state can be verified by examining the state of the BUSY bit of the status register. The 2nd nibble of the DTRW command is a dummy nibble. Always input 0h data into the 2nd nibble. - (4) For data writing, input the REC command and input the data to be written by inputting the $\overline{WR}$ pulse. Wait for the BUSY state duration between the contiguous $\overline{WR}$ pulses. - To make the data write operation by a single input of the DTRW command, the state of the BUSY bit can be verified by inputting the $\overline{\text{RD}}$ pulse. When data write and data read operations are performed jointly, the state at the BUSY bit cannot be verified using the $\overline{\text{RD}}$ pulse. - (5) To read data, input the PLAY command and then input the RD pulse after waiting for the BUSY state duration. With this operation, 4-bit data will be output via the data bus. - (6) To continue data read/write operation, specify the read or write mode using the PLAY or REC command and make data transfer operation. - (7) To finish the data read/write operation, input the STOP command. After waiting for the BUSY state duration, the next command can be input. Flow chart of data transfer using the DTRW command # 3. Method of reading data from external serial voice ROMs (by the DTRD command) The data from external serial voice ROMs can be read using the DTRD command. After inputting the DTRD command, specify the address to be read. The data is read in groups of 4 bits from the specified address. For the address space, refer to "Data Configuration of External Serial Voice ROMs." The data can be addressed on a 64-bit basis. With the input of a single DTRD command, continuous read/write operation can be made in the range of addresses assigned to the same serial voice ROM. When the read/write operation is extended to two or more serial voice ROMs, it is necessary to stop temporarily the read/write operation each time the operation is finished for the serial voice ROM, and set the address for another serial voice ROM using the DTRD command. The following shows the procedure for inputting the DTRD command. - (1) Set the command mode to mode 3 (MOD0 = 1, MOD1 = 1). - (2) Input the DTRD command. - (3) Specify the X address and Y address of the serial voice ROM by inputting the WR pulse five times. Then, wait for the BUSY state duration. The 6th nibble is a dummy nibble. Always input 0h data into this 6th nibble. - (4) Input the PLAY command and wait for the BUSY state duration. Then, input the RD pulse, so that 4-bit data will be output via the data bus. - (5) To continue data read operation, perform the data read operation inputting the PLAY command and $\overline{\text{RD}}$ pulse in the same way as mentioned above. - (6) To finish the data read operation input the STOP command. After waiting for the BUSY state duration, the next command can be input. Flow chart of data read using the DTRD command #### Record/Playback by Inputting/Outputting Voice Data via Data Bus When SRAMs (static RAMs) or other hardware memory products are used to store voice data, the record/playback operation will be performed by using the EXT command. In the case of the record/playback using the EXT command, voice data is directly input or output via the data bus in synchronization with the sampling frequency. In this record/playback mode, the address control and the control of external RAM and serial voice ROMs are not performed. Therefore, the microcontroller performs the recording time control and address control. In this mode, temporary stop of record/playback operation by the PAUSE command and the voice triggered starting cannot be performed. #### 1. Method of recording using the EXT command (1) Input the record/playback conditions using the corresponding commands as shown below. VDS command: Set the ADPCM bit length (BIT). Specify the disabled state of voice triggered starting (VD0 = 0, VD1 = 0) SAMP command: Specify the sampling frequency (SA0, SA1) The command mode (MOD0, MOD1) is invalid. REC command: Set to the recording mode - (2) Input the EXT command to start the recording. The sampling frequency clock is output via the MON pin. - (3) When the MON pin goes high, input the $\overline{\text{RD}}$ pulse to fetch the ADPCM data from the external memory via the data bus. In the case of 3-bit ADPCM, the upper 3 bits (D3–D1 pins) are valid and the lower 1 bit (D0 pins) is invalid. - (4) Store the ADPCM data into the external memory such as SRAMs. - (5) Repeat steps (3) and (4) to continue the recording operation. - (6) Input the STOP command to stop the recording operation. Until the STOP command is input, the recording operation will be continued without the limit for the recording time. - (7) During recording by the EXT command, the contents of the status register cannot be verified by the RD pulse. Therefore, after inputting the STOP command, wait for the BUSY state duration and then input the next command. Flow chart of recording using the EXT command # 2. Method of playback using the EXT command (1) Input the record/playback conditions using the corresponding commands as shown below. VDS command: Set to the ADPCM bit length (BIT) specified for recording. Voice triggered starting becomes invalid. SAMP command: Specify the sampling frequency (SA0, SA1) The command mode (MOD0, MOD1) is invalid. PLAY command: Set to the playback mode (2) Input the EXT command to start the playback. The sampling frequency clock is output via the MON pin. - (3) When the MON pin goes high, the ADPCM data is ready to be fetched from an external memory such as an SRAM. - (4) Input the WR pulse to fetch the ADPCM data from the external memory via the data bus. In the case of 3-bit ADPCM, the upper 3 bits (D3–D1 pins) are valid and the lower 1 bit (D0 pins) is invalid. - (5) Repeat steps (3) and (4) to continue the playback operation. - (6) Input the STOP command to stop the playback operation. Flow chart of playback using the EXT command # Suppression of Pop Noise at AOUT Output (by the LEV Command) The MSM6688/6688L has a on-chip pop noise suppression circuit to prevent pop nose from being generated due to sharp changes of the DC level of the analog output (at the AOUT pin). The enabled or disabled state of this pop noise suppression circuit can be selected using the ACON pin. When the ACON pin is low, this circuit is disabled and when high, this circuit is enabled. #### 1. When the POP noise suppression circuit is disabled (ACON = low) When the RESET pin is high, the DC level at the AOUT pin is the ground level, and when the RESET pin is low, the DC level at the AOUT pin is the $1/2\,V_{DD}$ level. Each time the state of the RESET pin is changed, the DC level is changed sharply and pop noise is generated. # 2. When the POP noise suppression circuit is enabled (ACON = high) The transition of the DC level at the AOUT (analog output) pin is controlled using the LEV command. When the RESET pulse (low) is applied to the RESET pin, the DC level at the AOUT output pin goes to the ground level. If the pop noise suppression circuit is activated using the PN0 and PN1 bits of the 2nd nibble of the LEV command, the DC level at the AOUT output pin will be changed from the ground level to the $1/2\,V_{DD}$ level or from the $1/2\,V_{DD}$ level to the ground level slowly to prevent pop noise from being generated. Before starting the record/playback operation, always set the DC level at the AOUT pin to the 1/2 $V_{DD}$ level using the LEV command. When enabling the DC level transition function by the LEV command, first specify the playback mode by the PLAY command and then input the LEV command. | PN1 | PN0 | DC level transition | |-----|-----|--------------------------------------------------| | 0 | 0 | Disabled | | 0 | 1 | Disabled | | 1 | 0 | Transition from ground<br>to 1/2 V <sub>DD</sub> | | 1 | 1 | Transition from 1/2 V <sub>DD</sub><br>to ground | # **APPLICATION CIRCUIT** The circuit diagram 1 shows an application circuit example where the MSM6688/6688L is used in the microcontroller interface mode and four 8M bit serial registers and two 2M bit serial voice ROMs are connected. # **PACKAGE DIMENSIONS** (Unit: mm) Notes for Mounting the Surface Mount Type Package The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times). (Unit: mm) Notes for Mounting the Surface Mount Type Package The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).