# **Preamplifier for High Resolution Computer Display**

### **Description**

The CXA2153S is a bipolar IC developed for high resolution computer displays.

#### **Features**

- Built-in wide-band amplifier: 180MHz@-3dB (Typ.)
- Input dynamic range: 1.0Vp-p (Typ.)
- High gain preamplifier (15dB)
- R, G and B incorporated in a single package (SDIP 30 pins)
- I2C bus control

Contrast control

R/G/B drive control

Brightness control

OSD contrast control

4-channel DAC control output

- · Built-in gamma function
- Built-in high-speed ABL blanking
- Built-in sync separator for Sync on Green
- Built-in blanking mixing function (with blanking level fixed at 0.4V)
- Built-in OSD mixing function
- Video period detection function
- Built-in VBLK synchronous DAC refresh system

### **Applications**

High resolution computer displays

### Structure

Bipolar silicon monolithic IC



## **Absolute Maximum Ratings** (Ta = 25°C, GND = 0V)

| Vcc12     | 13                                                        | V                                                                                                                               |
|-----------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Vcc5      | 5.5                                                       | V                                                                                                                               |
| Topr      | -20 to +75                                                | °C                                                                                                                              |
| Tstg      | -65 to +150                                               | °C                                                                                                                              |
| ation     |                                                           |                                                                                                                                 |
| PD        | 2.05                                                      | W                                                                                                                               |
| + 0.3V    |                                                           |                                                                                                                                 |
| 1, 3, 4,  | 6, 7, 8, 9, 10, 11                                        | ١,                                                                                                                              |
| 12, 13,   | 14, 15, 16, 17 (F                                         | Pin)                                                                                                                            |
| F (Pin 23 | s) + 0.3V                                                 |                                                                                                                                 |
| 18, 19,   | 20, 21, 25, 27,                                           |                                                                                                                                 |
|           | Vcc5 Topr Tstg ation PD + 0.3V 1, 3, 4, 12, 13, - (Pin 23 | Vcc5         5.5           Topr         -20 to +75           Tstg         -65 to +150           ation         PD           2.05 |

### **Recommended Operating Conditions**

| Supply voltage | Vcc12 | $12 \pm 0.5$ | V |
|----------------|-------|--------------|---|
|                | Vcc5  | $5 \pm 0.25$ | V |

29 (Pin)

Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

## **Block Diagram**



## **Pin Configuration**



## **Pin Description**

| Pin<br>No.  | Symbol            | Pin voltage            | Equivalent circuit                                                | Description                                          |
|-------------|-------------------|------------------------|-------------------------------------------------------------------|------------------------------------------------------|
| 1<br>3<br>6 | RIN<br>GIN<br>BIN | 3.1V<br>(CLAMP)        | Vcc<br>1k ₹<br>Vcc<br>1k ₹<br>Vcc<br>1k ₹<br>1k ₹<br>1k ₹<br>1k ₹ | RGB signal inputs. Input via the capacitor.          |
| 2           | Vcc5              | 5V                     |                                                                   | 5V power supply.                                     |
| 4           | SYNCIN            | 2.9V                   | Vcc 100 ₹ Vcc<br>4                                                | Sync-on-green signal input. Input via the capacitor. |
| 5           | GND               |                        |                                                                   | GND                                                  |
| 7           | ABL               | 2.5V<br>(when<br>open) | Vcc Vcc Vcc Vcc<br>5V ₹500 ₹2k ₹500  7                            | ABL input.                                           |
| 8           | OSD_BLK           |                        | Vcc<br>↑                                                          | OSD_BLK control input. VILMAX = 0.8V VIHMIN = 2.8V   |

| Pin<br>No.    | Symbol                  | Pin voltage | Equivalent circuit                                            | Description                                                                                                                               |
|---------------|-------------------------|-------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 9<br>10<br>11 | OSD_R<br>OSD_G<br>OSD_B |             | 9<br>10<br>11<br>11<br>11<br>11<br>11<br>11<br>11<br>11<br>11 | OSD control input. VILMAX = 0.8V VIHMIN = 2.8V                                                                                            |
| 12            | SYNCOUT                 |             | Vcc Vcc Vcc<br>↓ 100                                          | Sync separator output of Syncon-green signal. I <sup>2</sup> C bus SOG off: Output at 0. Typ.: High = 4.2V Low = 0.2V (positive polarity) |
| 13            | CLP                     |             | Vcc                                                           | Clamp pulse (positive polarity) input. VILMAX = 0.8V VIHMIN = 2.8V                                                                        |
| 14            | BLK                     |             | Vcc Vcc Vcc                                                   | Blanking pulse input. Set the V blanking pulse width to 300µs or more. VILMAX = 1.2V VIHMIN = 4.7V                                        |

| Pin<br>No.           | Symbol                        | Pin voltage | Equivalent circuit                              | Description                                                                                             |
|----------------------|-------------------------------|-------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| 15                   | VDET                          |             | VREF Vcc Vcc                                    | Video detector output. I <sup>2</sup> C bus VDET off: Output at 0.                                      |
| 16                   | SDA                           |             | € 4k Vcc 4k W W W W W W W W W W W W W W W W W W | I <sup>2</sup> C bus standard SDA (serial data) input/output. VILMAX = 1.5V VIHMIN = 3.5V VOLMAX = 0.4V |
| 17                   | SCL                           |             | Vcc<br>4k<br>17<br>10k<br>10k<br>110k           | I <sup>2</sup> C bus standard SCL (serial clock) input. VILMAX = 1.5V VIHMIN = 3.5V                     |
| 21<br>20<br>19<br>18 | R_BKG<br>G_BKG<br>B_BKG<br>G2 |             | VREG VREG  VCC \$100 \$1k  20  19  18  777      | BKG/G2 adjustment DAC outputs. The output DC is 1.5 to 5.5V.                                            |
| 22<br>30             | Vcc12                         | 12V         |                                                 | 12V power supply                                                                                        |

| Pin<br>No.     | Symbol                  | Pin voltage | Equivalent circuit             | Description                                                                                                    |
|----------------|-------------------------|-------------|--------------------------------|----------------------------------------------------------------------------------------------------------------|
| 23             | VREF                    | 9V          | Vcc12 Vcc12  A Band Gap        | 9V regulator. Connect with Vcc12 via a resistor of around 220Ω. It cannot be used as an external power supply. |
| 28<br>26<br>24 | GND_R<br>GND_G<br>GND_B | 0V          |                                | GNDs                                                                                                           |
| 29<br>27<br>25 | ROUT<br>GOUT<br>BOUT    |             | Vcc 12 VREG  Vcc 29 77 777 777 | R, G and B signal outputs.                                                                                     |

### I<sup>2</sup>C BUS Register Definitions

#### **Slave Address**

SLAVE RECEIVER: 40 (HEX)

### **Register Table**

| Sub Address | BIT 7 | BIT 6                  | BIT 5    | BIT 4    | BIT 3                    | BIT 2 | BIT 1 | BIT 0   |  |
|-------------|-------|------------------------|----------|----------|--------------------------|-------|-------|---------|--|
| 00h         |       | CONTRAST               |          |          |                          |       |       |         |  |
| 01h         |       |                        |          | BRIGH    | TNESS                    |       |       |         |  |
| 02h         |       |                        |          | R_E      | 3KG                      |       |       |         |  |
| 03h         |       |                        |          | G_E      | 3KG                      |       |       |         |  |
| 04h         |       |                        |          | B_E      | BKG                      |       |       |         |  |
| 05h         |       |                        |          | OSD      | GAIN                     |       |       |         |  |
| 06h         |       |                        |          | G        | 2                        |       |       |         |  |
| 07h         |       |                        |          | R_D      | DRV                      |       |       |         |  |
| 08h         |       |                        |          | G_E      | DRV                      |       |       |         |  |
| 09h         |       |                        |          | B_0      | DRV                      |       |       |         |  |
| 0Ah         | *     | * * SHP WIDTH SHP GAIN |          |          |                          |       |       |         |  |
| 0Bh         | POL1  | GAMMA1 POL2 GAMMA2     |          |          |                          |       |       |         |  |
| 0Ch         | *     | *                      | VDET LVL | VDET OFF | SOG OFF GAM OFF 0 DR OFF |       |       | D R OFF |  |

\*: Don't Care

Sub Address 0000 CONTRAST (8)

Controls the gain common to the R, G and B channels. Since control is performed by multiplying with R/G/B DRIVE, the white balance can be adjusted by R/G/B DRIVE and the luminance can be adjusted by CONTRAST.

0: Output level minimum (0Vp-p)

255: Output level maximum (4.4Vp-p; with 0.7Vp-p input)

Sub Address 0001 BRIGHTNESS (8) Controls the black level common to the R, G and B channels.

0: Black level minimum (0.8V)

255: Black level maximum (2.9V)

Sub Address 0010 R\_BKG (8)

Controls Pin 21 (R BACKGROUND) output voltage.

0: Output voltage minimum (1.5V)

255: Output voltage maximum (5.5V)

Sub Address 0011 G\_BKG (8)

Controls Pin 20 (G BACKGROUND) output voltage.

0: Output voltage minimum (1.5V)

255: Output voltage maximum (5.5V)

Sub Address 0100 B\_BKG (8)

Controls Pin 19 (B BACKGROUND) output voltage.

0: Output voltage minimum (1.5V)

255: Output voltage maximum (5.5V)

SONY CXA2153S

Sub Address 0101 OSD GAIN (8) Controls the OSD gain common to the R, G and B channels. Since control is performed by multiplying with R/G/B DRIVE, the video white balance and tracking are obtained. 0: Gain minimum (0Vp-p) 255: Gain maximum (4.5Vp-p) Sub Address 0110 G2 (8) Controls Pin 18 (G2) output voltage. 0: Output voltage minimum (1.5V) 255: Output voltage maximum (5.5V) Sub Address 0111 R\_DRV (8) Controls the gain for the R channel. Control is performed by multiplying with CONTRAST. Use this for adjusting the white balance. 0: Output level minimum (0Vp-p) 255: Output level maximum (4.4Vp-p; with 0.7Vp-p input) Controls the gain for the G channel. Control is performed by multiplying Sub Address 1000 G\_DRV (8) with CONTRAST. Use this for adjusting the white balance. 0: Output level minimum (0Vp-p) 255: Output level maximum (4.4Vp-p; with 0.7Vp-p input) Sub Address 1001 B\_DRV (8) Controls the gain for the B channel. Control is performed by multiplying with CONTRAST. Use this for adjusting the white balance. 0: Output level minimum (0Vp-p) 255: Output level maximum (4.4Vp-p; with 0.7Vp-p input) Sub Address 1010 SHP WIDTH (2) Controls the sharpness time constant switching. 0: OFF 1: 25ns 2: 50ns 3: 100ns Sub Address 1010 SHP GAIN (4) Controls the sharpness gain. 0: Gain minimum (0dB) F: Gain maximum (6dB) \* Amplitude at SHP OFF is assumed to be 0dB. Sub Address 1011 POL1 (1) Controls the polarity of the correction at GAMMA1. 0: - correction 1: + correction Sub Address 1011 GAMMA1 (2) Controls the gain of the inflection point 1 (15 IRE) at GAMMA. 0: 0 IRE correction 3: 9 IRE correction

0: - correction1: + correction

Sub Address 1011 POL2 (1)

Controls the polarity of the correction at GAMMA2.

SONY

CXA2153S

Controls the gain of the inflection point 2 (60 IRE) at GAMMA. Sub Address 1011 GAMMA2 (4) 0: 0 IRE correction 7: 20 IRE correction Sub Address 1100 VDET LVL (1) Controls the signal detection (VDET) slice level. 0: Slice level (160mV when RIN or GIN or BIN) 1: Slice level (200mV when RIN or GIN or BIN) Sub Address 1100 VDET OFF (1) Controls the video detection output. 0: Output on 1: Output off Sub Address 1100 SOG OFF (1) Controls the sync separator output. 0: Output on 1: Output off Sub Address 1100 GM OFF (1) Controls the gamma function operation. 0: Gamma on 1: Gamma off Sub Address 1100 D R OFF (1) Controls the VBLK synchronous DAC refresh function. The operation of this function is set to OFF when the power is turned on. 0: Function operation on 1: Function operation off

## I<sup>2</sup>C BUS Logic System

| No. | Item                                                         | Symbol         | Min. | Тур. | Max. | Unit |
|-----|--------------------------------------------------------------|----------------|------|------|------|------|
| 1   | High level input voltage                                     | ViH            | 3.0  | _    | 5.0  | V    |
| 2   | Low level input voltage                                      | VIL            | 0    | _    | 1.5  | V    |
| 3   | Low level output voltage<br>SDA during current inflow of 3mA | VoL            | 0    | _    | 0.4  | V    |
| 4   | Maximum clock frequency                                      | fscL           | 0    |      | 400  | kHz  |
| 5   | Minimum waiting time for data change                         | <b>t</b> BUF   | 1.3  | _    | _    | μs   |
| 6   | Minimum waiting time for data transfer start                 | thd; STA       | 0.6  | _    | _    | μs   |
| 7   | Low level clock pulse width                                  | tLow           | 1.3  | _    | _    | μs   |
| 8   | High level clock pulse width                                 | <b>t</b> HIGH  | 0.6  | _    | _    | μs   |
| 9   | Minimum waiting time for start preparation                   | tsu; STA       | 0.6  | _    | _    | μs   |
| 10  | Minimum data hold time                                       | thd; DAT       | 0    | _    | 900  | ns   |
| 11  | Maximum data preparation time                                | tsu; DAT       | 100  | _    | _    | ns   |
| 12  | Rise time                                                    | <b>t</b> R     | _    | _    | 1    | μs   |
| 13  | Fall time                                                    | t <sub>F</sub> | _    | _    | 300  | ns   |
| 14  | Minimum waiting time for stop preparation                    | tsu; STO       | 0.6  | _    | _    | μs   |

### **Electrical Characteristics**

| No. | Measurement item              | Symbol  | Measurement contents                                                                                                                                                                                                                                                      | Min. | Тур. | Max. | Unit  |
|-----|-------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| 1   | Current consumption (5V)      | lcc1    | Vcc5 (5V) pin inflow current<br>RGB signal input: None                                                                                                                                                                                                                    | 38   | 55   | 73   | mA    |
| 2   | Current consumption (12V)     | Icc2    | Vcc12 (12V) pin inflow current<br>RGB signal input: None                                                                                                                                                                                                                  | 28   | 42   | 57   | mA    |
| 3   | Current consumption (12V OFF) | Icc3    | Pin inflow current when 12V OFF RGB signal input: None                                                                                                                                                                                                                    | 3.4  | 4.9  | 6.6  | mA    |
| 4   | Pulse characteristics         | TR      | Measure input rise time (TR1), input fall time (TF1), input rise time (TR2) and input fall time (TF2), then substitute these values into the following equations. $TR = \sqrt{(TR2^2 - TR1^2)}, TF = \sqrt{(TF2^2 - TF1^2)}$ (Contrast = 7F, DRIVE = FF, BRIGHTNESS = 7F) | 0.9  | 1.96 | 3    | ns    |
| 4   | ruise characteristics         | TF      | VIDEO amplitude 90%  VIDEO amplitude 0%                                                                                                                                                                                                                                   | 1.6  | 3.1  | 4.6  | 115   |
| 5   | Contrast control 1            | GCONT1  | Measure the level of the output signal amplitude Vout when a 0.7Vp-p video signal is input.  GCONT1: Contrast = DRIVE = FF GCONT2: Contrast = 00/DRIVE = FF                                                                                                               | 4    | 4.4  | 4.8  | Vp-p  |
| 6   | Contrast control 2            | GCONT2  | Input signal 0.7Vp-p                                                                                                                                                                                                                                                      | -100 | 0    | 120  | mVp-p |
| 7   | Relative contrast             | GCONGAP | Calculate the difference in the data obtained in No.5 and No.6 between the channels.                                                                                                                                                                                      | -180 | 0    | 180  | mV    |

| No. | Measurement item    | Symbol  | Measurement contents                                                                                                            | Min. | Тур. | Max. | Unit  |
|-----|---------------------|---------|---------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| 8   | Drive control       | GDRV    | Measure the level of the output signal amplitude Vout when a 0.7Vp-p video signal is input.  Contrast = FF/DRIVE = 00           | -100 | 0    | 120  | mVp-p |
|     | OCD rain control    | GOSD1   | Measure the OSD level of the output signal when the OSD pulse is input.  GOSD1: OSD = FF/DRIVE = FF  GOSD2: OSD = 00/DRIVE = FF | 4    | 4.57 | 5.15 | Vp-p  |
| 9   | OSD gain control    | GOSD2   | RGB output signal OSD level                                                                                                     | -330 | 0    | 360  | mVp-p |
| 10  | Relative OSD        | OSDGAP  | Calculate the difference in the data obtained in No.9 between the channels.                                                     | -200 | 0    | 200  | mV    |
| 11  | Brightness control  | VBRT1   | Measure the black level of the RGB output signal.  VBRT1: Brightness = 00  VBRT2: Brightness = FF                               | 0.6  | 0.8  | 0.95 | V     |
|     | Brightness control  | VBRT2   | RGB output signal Black level GND 777                                                                                           | 2.5  | 2.93 | 3.28 | V     |
| 12  | Relative brightness | VBRTGAP | Calculate the difference in the data obtained in No.11 between the channels.                                                    | -200 | 0    | 200  | mV    |
| 13  | BLK level           | VBLK    | Measure the BLK level of the output signal when a BLK pulse is input.  BLK level GND 777                                        | 0.13 | 0.43 | 0.74 | V     |

| No. | Measurement item                 | Symbol  | Measurement contents                                                                                                                                      | Min. | Тур. | Max. | Unit |
|-----|----------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| 14  | Sync separator output rise delay | SDLYR   | Sync-IN  Sync-IN  Fall  Delay                                                                                                                             | 6.5  | 8.5  | 11   | 2    |
| 14  | Sync separator output fall delay | SDLYF   | Delay                                                                                                                                                     | 6.5  | 8.8  | 11   | ns   |
| 15  | Sync separator                   | Sync-Hi | Sync separator output                                                                                                                                     | 3.9  | 4    | _    | V    |
| 15  | output                           | Sync-Lo | Sync-Lo Sync-Hi 777 777 GND                                                                                                                               | _    | 0.2  | 0.45 | V    |
| 16  | Sync separator capacity          | SyncChk | Gradually reduce the sync level when the duty is cycle 4.8% and 22.7% from 0.3Vp-p and measure the sync level at which the sync signals can be separated. | 0.24 | _    | _    | Vp-p |
| 17  | VDET output rise delay           | DDLYR   | RGB input                                                                                                                                                 | 5.5  | 7.2  | 10   | ns   |
|     | VDET output fall<br>delay        | DDLYF   | Rise Delay Vth = 50%  VDET output                                                                                                                         | 8.5  | 11.9 | 15.5 | 113  |
| 18  | VDET output                      | VDET-Hi | VDET output                                                                                                                                               | 4    | 4.1  | _    | V    |
| 10  | VDET output                      | VDET-Lo | VDET-Lo VDET-Hi 777 GND                                                                                                                                   | _    | 0.25 | 0.4  | V    |

| No. | Measurement item                 | Symbol | Measurement contents                                                                                                                                                                                               | Min. | Тур. | Max. | Unit |
|-----|----------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| 19  | DAC output voltage<br>(BKG = 00) | VBKG1  | Measure the DAC output voltage (Pin 20) when BKG = 00/FF.                                                                                                                                                          | 1.25 | 1.45 | 1.67 | V    |
| 19  | DAC output voltage<br>(BKG = FF) | VBKG2  |                                                                                                                                                                                                                    | 5.45 | 5.7  | 5.95 | V    |
| 20  | VDET output<br>amplitude         | VDET   | Input the crosshatch signal of Dot Clock 100MHz/ 0.7p-p to the RGB inputs, and measure the VDET output amplitude.  VDET LEVEL = 0  Input signal                                                                    | 3.35 | 3.8  | 4.4  | Vp-p |
|     | Sharpness gain 1                 | SHP1   | Input a 10MHz sin wave to RGB at an amplitude of 0.1Vp-p, and measure the output level. (CONTRAST: 7F/DRIVE: FF/ABL: 5V) SHP1: SHP GAIN = F/SHP SW = 0 SHP2: SHP GAIN = 0/SHP SW = 3 SHP3: SHP GAIN = F/SHP SW = 3 | 0.3  | 0.4  | 0.5  |      |
| 21  | Sharpness gain 2                 | SHP2   |                                                                                                                                                                                                                    | 0.3  | 0.4  | 0.5  | Vp-p |
|     | Sharpness gain 3                 | SHP3   | Input signal  CLP potential  777 (approximately 3.1V)                                                                                                                                                              | 0.6  | 0.8  | 1.0  |      |
|     |                                  | GAM1   | Input 15 [IRE] and 60 [IRE] amplitude signals (100 [IRE] = 0.7Vp-p) to the RGB inputs, and measure the output amplitude.                                                                                           | 0.5  | 0.65 | 0.8  |      |
| 22  | Gamma correction                 | GAM2   | GAM1: GAMMA1 = 3/POL1 = 1,<br>Vin = 0.105Vp-p<br>GAM2: GAMMA1 = 3/POL1 = 0,                                                                                                                                        | 0.05 | 0.15 | 0.25 | Vn n |
|     | Camma correction                 | GAM3   | Vin = 0.105Vp-p<br>GAM3: GAMMA2 = F/POL2 = 1,<br>Vin = 0.42Vp-p                                                                                                                                                    | 1.8  | 2.1  | 2.4  | Vp-р |
|     |                                  | GAM4   | GAM4: GAMMA2 = F/POL2 = 0,<br>Vin = 0.42Vp-p<br>(CONTRAST: 7F/DRIVE: FF/ABL: 5V)                                                                                                                                   | 0.8  | 1.0  | 1.25 |      |

### **Control Characteristics**













## **Frequency Characteristic**



### **Electrical Characteristics Measurement Circuit**



### **Electrical Characteristics Measurement Circuit (Frequency Response)**



### **Application Circuit**



Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

### **Description of Operation**

### 1. Sharpness function

The RGB signals input to Pins 5, 7 and 10 are mixed at a ratio of 0.6G + 0.3R + 0.1B to form the Y signal. The high-frequency component is removed from this Y signal by a differentiation circuit, and the amplitude is controlled by a gain control circuit. The signal which undergoes gain control (sharpness component) has its amplitude clipped by a limiter circuit and is then added to the R, G and B signals.



### 2. VBLK synchronous DAC refresh system

The VBLK signal is removed from the composite BLK signal which has been input to Pin 14, and the data for each control DAC is overwritten all at once in synchronization with this VBLK signal. The received I<sup>2</sup>C bus data is held by a latch until the next VBLK signal arrives. As a result, I<sup>2</sup>C bus data transmission from the microcomputer is timing-free. Set the width of the V blanking pulse which is input to Pin 14 to 300µs or more. (See the next page)

### 3. Gamma correction function

Using the output obtained when 700mVp-p RGB signals are input as a reference (100 [IRE]), the ±9 [IRE] (GAMMA1) and ±20 [IRE] (GAMMA2) waveforms can be corrected at the 15 [IRE] and 60 [IRE] inflection points, respectively.

The polarity switching gain can be controlled separately for each point, enabling correction broken at two points. The I<sup>2</sup>C bus controls the polarity switching and gain correction.



### **VBLK Synchronous DAC Refresh System**



The VBLK signal is extracted from the composite BLK signal which has been input to Pin 14, and the DAC data for each control is rewritten all at once in synchronization with this VBLK signal. The received I<sup>2</sup>C bus data is held by a latch until the next VBLK signal arrives. Therefore, I<sup>2</sup>C bus data transmission from the microcomputer is timing-free. Set the width of the V blanking pulse which is input to Pin 14 to 300µs or more.

### Operation during power saving (Pin 22, Vcc12 OFF)

Only the sync separator function operates. All the other functions are shut down.

### **Notes on Operation**

- 1. Set the output for ROUT, GOUT and BOUT for reception at high impedance.
- 2. Make the wiring from ROUT, GOUT and BOUT to the power amplifier as short as possible.
- 3. Connect the Vcc5, Vcc12 and VREF decoupling capacitors so that the ceramic capacitor and electrolytic capacitor are connected in parallel and the distance from the IC is less than 3mm.
- 4. Connect the clamp capacitors for RIN, GIN and BIN so that the distance from the IC is as short as possible.
- 5. Input the signals to RIN, GIN and BIN at low impedance via a clamp capacitor.
- 6. Set the output to OFF when the VDET/CSYNC output is not used. (Otherwise, this may cause the crosstalk to deteriorate.)
- 7. The VREF output cannot be used as an external power supply.
- 8. Turn the power on in the order of  $5V \rightarrow 12V$ , and off in the order of  $12V \rightarrow 5V$ . (Be sure to observe this order particularly during power-off, otherwise spots may remain on the screen.)
- 9. When applying blanking to the video period, the blanking pulse input to the BLK pin should have a high level of 4.7V or more.
- 10. When not using the sync separation function, connect the Sync In pin to GND through a capacitor, and set SOG\_OFF = 1 (bus setting).
- 11. When there is no clamp pulse input to Pin 13 (CLP), the output potential rises. Always input a clamp pulse.

## Package Outline Unit: mm

## 30PIN SDIP (PLASTIC)





Two kinds of package surface:

- 1.All mat surface type.
- 2.All mirror surface type.

### PACKAGE STRUCTURE

| SONY CODE  | SDIP-30P-01             |
|------------|-------------------------|
| EIAJ CODE  | P-SDIP30-8.5x26.9-1.778 |
| JEDEC CODE |                         |

| MOLDING COMPOUND | EPOXY RESIN       |
|------------------|-------------------|
| LEAD TREATMENT   | PALLADIUM PLATING |
| LEAD MATERIAL    | COPPER ALLOY      |
| PACKAGE MASS     | 1.8g              |