# SONY # **CXA2056Q** # **Digital CCD Camera Head Amplifier** # Description The CXA2056Q is a bipolar IC developed as a head amplifier for digital CCD cameras. This IC provides the following functions: correlated double sampling, AGC for the CCD signal, GCA for the low-band chroma signal, AMP for high-band chroma and line signals, A/D sample and hold, blanking, A/D reference voltage, and an output driver. # 32 pin QFP (Plastic) #### **Features** - High sensitivity made possible by a high-gain AGC amplifier - Blanking function provided for the purpose of calibrating the CCD output signal black level - Regulator output pin provided for A/D converter reference voltage - Built-in GCA and AMP for amplifying video signals (chroma and line signals) from external sources - Built-in sample-and-hold circuits for camera signals required by external A/D converters # **Absolute Maximum Ratings** | <ul> <li>Supply voltage</li> </ul> | Vcc | 11 | V | |------------------------------------|------|-------------|----| | Operating temperature | Topr | -20 to +75 | °C | | Storage temperature | Tstg | -65 to +150 | °C | | Allowable power dissipation | tion | | | | | Po | 1160 | mW | # **Operating Conditions** Supply voltage Vcc1, 2, 3 3 to 3.3 V #### **Applications** Digital CCD cameras #### **Structure** Bipolar silicon monolithic IC Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits. # **Block Diagram and Pin Configuration** **Pin Description** (Vcc1, 2, 3 = 3V) | Pin<br>No. | Symbol | Pin voltage | Equivalent circuit | Description | |---------------|----------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | MODE1 | | ₹75k | Camera and video signal selector. Composite video signal and high-band chroma/low-band | | 2 | MODE2 | VTH = 1.5V | 1 145 1.5V 3 4 | chroma signal selector of the video signal. For details on the selection conditions | | 3 | MODE3 | | 10μA ≷ 50k<br>777 777 777 | for each mode, refer<br>to the diagram of the<br>Electrical<br>Characteristics<br>Measurement Circuit. | | 4 | PS | | | Power saving mode. | | 5<br>17 | N.C | | | No connection; normally ground. | | 6<br>23<br>30 | GND3<br>GND1<br>GND2 | GND | | Ground. | | 7 | LOUTCLP | Approx. 1.1V | 38k 100µA 100µA 100µA 1100µA 100µA 100µA 100µA 100µA 100µA 1145 7 1145 7 1145 7 1145 7 1177 777 777 777 777 777 777 777 777 | Capacitor connection for LOUTCLP which clamps the output minimum level in modes which pass the composite video signal. (Recommended value: 0.1µF) | | Pin<br>No. | Symbol | Pin voltage | Equivalent circuit | Description | |---------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | DRVOUT | Camera mode (CAM) VRB to VRB + 100mV Composite video mode (LIN) VRB + 50mV = approx. 1.4V Chroma mode (CH, CL) Center voltage = (VRT - VRB)/2 = approx. 1.85V | 10 to 50μA 25μA 200μA 25μA SW1 2k SW1 50μA 7/77 VRT = 2.35V ICONT 3.2 to 6.4mA 2.4mA 2.4mA 2.4mA 2.4mA 2.4mA 2.4mA 2.4mA 2.4mA 30k SW2 √ SW1 VRB = 1.35V VIDEO signal VIDEO signal VIDEO signal VIDEO signal SW3 / VIDEO signal VIDEO signal SW3 / signa | Driver output for A/D converter capable of DC coupling. Dynamic range = 1Vp-p Mode SW1 SW2 SW3 CAM 1 0 0 LIN 0 1 1 CH, CL 0 1 0 0: Open 1: Closed | | 9<br>20<br>27 | Vcc3<br>Vcc1<br>Vcc2 | Vcc | | Power supply. | | 10 | VRB | 1.35V | 1.35V 145<br>1.35V 100<br>110µA \$30k 777 777 777 777 777 777 777 777 777 7 | 1.35V regulator output. Be sure to decouple this pin near the IC pins to prevent the oscillation and external noise when this pin is not used. (Recommended capacitor value: 4.7µF) | | 11 | VRT | 2.35V | 2.35V<br>2.35V<br>23.5k<br>55µ<br>7/7 7/7 7/7 7/7 7/7 7/7 7/7 | 2.35V regulator output. Be sure to decouple this pin near the IC pins to prevent the oscillation and external noise when this pin is not used. (Recommended capacitor value: 4.7µF) | | Pin<br>No. | Symbol | Pin voltage | Equivalent circuit | Description | |------------|--------|--------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | OFFSET | 1.5 to 3V<br>&<br>0V | 50k \$50k 30k 22k 1.85V 1.85V 777 777 777 145 777 50µA 50µA 50µA 122 | Controls the output offset during camera mode. When 3V: VRB When 1.5V: VRB + 100mV When 0V (preset mode): VRB + 35mV | | 13 | PBLK | VTH = 1.85V Active: Low | 30k ≥ 30k 145 1.85V 30k | Camera signal preblanking pulse input. Active when Low only during camera mode. Calibrates the black level of the AGC output waveform. When PBLK is Low, the DRVOUT potential is forced to VRB. | | 14 | XRS | VTH = 0.68V | 40μA<br>24k<br>0.68V<br>770μA<br>145<br>W<br>147<br>777<br>97μ | Camera signal sample-and-hold pulse input. | | 15 | CLPOB | VTH = 1.5V Active: Low | 30k ≥ 30k 145 1.5V 30k | Clamp pulse used to clamp the optical black portion of the camera signal after it passes through the AGC amplifier. | | Pin<br>No. | Symbol | Pin voltage | Equivalent circuit | Description | |------------|----------------|---------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------| | 16 | AGCCLP | Approx. 1.3V | 50k 55k 3k 145 145 166 166 1777 1777 | AGC clamp capacitor.<br>(Recommended<br>value: 0.1µF) | | 18 | AGCCONT | 1.5 to 3.0V | 3.3k 3.3k 3.4k 3.4k 3.4k 2.14V 2.29V 1.100NT 300µA 100µA 200µA 200µA 200µA 300µA 100µA | AGC gain control. When 1.5V: –1dB (Minimum gain) When 3.0V: +31.5dB (Maximum gain) | | 19 | CCDLEVEL | DIN input<br>CCD signal<br>black level:<br>approx. 2.2V | 100μA ——————————————————————————————————— | Enables monitoring of<br>the SH3 output<br>camera signal. | | 21 | SHP | VTH = 0.65V | 20µA 365µA 145 | Preset level sample-<br>and-hold pulse input. | | 22 | 2 SHD Sampling | 0.65V (22) | Data level sample-<br>and-hold pulse input. | | | Pin<br>No. | Symbol | Pin voltage | Equivalent circuit | Description | |------------|------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------| | 24 | CLPDM | VTH = 1.5V Active: Low | 1.5V 1.5V 145 145 145 1777 1777 1777 1777 1777 | Clamp pulse used to clamp the dummy pixel portion of the input CCD signal. | | 25<br>26 | PIN<br>DIN | Black level:<br>approx. 2.1V | 145<br>25<br>15μA<br>15μA<br>22k<br>15μA<br>23k<br>200μA<br>7/7/ 7/7 7/7 7/7 7/7 7/7 7/7 7/7 7/7 7/ | CCD signal input. | | 28 | ICONT | 1.5 to 3V | 2.25V 145 28 6k 45k 100µA 7/77 | DRVOUT output waveform rise time control. When 1.5V: Maximum rise time When 3V: Minimum rise time | | 29 | LIN/CH | Clamp<br>potential<br>during<br>LIN mode:<br>approx. 1.46V<br>During<br>CH mode:<br>approx. 1.85V | 25μA 145 10k 11.5k | Common input for the composite video signal (LIN) and highband chroma signal (CH). | | Pin<br>No. | Symbol | Pin voltage | Equivalent circuit | Description | |------------|--------|--------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------| | 31 | RFCONT | 0.3 to 2.7V | 31 | Gain control for the low-band chroma signal (CL). When 0.3V: -4dB (Minimum gain) When 2.7V: +12.5dB (Maximum gain) | | 32 | PBRFC | Approx. 1.9V | 2k<br>22,9V<br>2.9V<br>7.8k<br>10k<br>7/7/ 7/7/ 7/7/<br>200μΑ 200μΑ<br>1.9V 100μΑ<br>38k<br>38k | Low-band chroma<br>signal (CL) input. | # **Electrical Characteristics** (Ta=25°C, Vcc1, 2, 3 = 3V) | I | tem | Symbol | Conditions | Min. | Тур. | Max. | Unit | | |----------------------|-----------------------------|---------------|-------------------------------------------------------------------------------------------------|------|------|------|------|--| | | Camera<br>mode | loc | AGCCONT = 1.5V, open between VRT and VRB MODE1 = 3V, MODE2 = 0V MODE3 = 0V, PS = 3V, ICONT = 3V | | 41.0 | 53 | | | | Current | LINE mode | ldl | Open between VRT and VRB<br>MODE1 = 0V, MODE2 = 0V,<br>MODE3 = 0V, PS = 3V | 10 | 13.9 | 19 | | | | consump-<br>tion | CH mode | Ірсн | Open between VRT and VRB<br>MODE1 = 0V, MODE2 = 3V,<br>MODE3 = 3V, PS = 3V | 9 | 12.2 | 17 | mA | | | | CL mode | IPCL | RFCONT = 0.3V, open between VRT and VRB MODE1 = 0V, MODE2 = 3V, MODE3 = 0V, PS = $3V$ | 9 | 12.2 | 17 | | | | | PS mode | IDP | PS = 0V | 2 | 3.4 | 6 | | | | | Maximum<br>gain | A CONT max. | DIN = 1µs, 20mVp-p pulse<br>AGCCONT = 3V, ICONT = 3V | 28.5 | 31.3 | _ | | | | | Minimum<br>gain | A CONT min. | DIN = 1µs, 500mVp-p pulse<br>AGCCONT = 1.5V, ICONT = 3V | | -0.8 | 1.4 | dB | | | AGC | Range of gain variance | AGC G | A CON max. – A CON min. | 27.1 | 32.1 | _ | | | | | Dynamic<br>range<br>maximum | AGCmax. | AGCCONT = 3V<br>DRVOUT output signal at saturation level | 800 | 895 | _ | mV | | | | Dynamic<br>range<br>typical | AGCTYP. | AGCCONT = 2V<br>DRVOUT output signal at saturation level | 900 | 955 | _ | 1111 | | | | Offset high | CAOF<br>high | Camera mode<br>OFFSET = 1.5V | 80 | 98 | _ | | | | DRV | Offset low | CAOF<br>low | Camera mode<br>OFFSET = 3.0V | _ | 2 | 5 | mV | | | | Offset preset | CAOF<br>pre | Camera mode<br>OFFSET = 0V | 25 | 34 | 40 | | | | | VRT DC<br>level | VRTO | With a $400\Omega$ load | 2300 | 2342 | 2400 | | | | REF | VRB DC<br>level | VRBO | With a $400\Omega$ load | 1300 | 1359 | 1400 | mV | | | | Vrt – Vrb | ΔVR | With a $400\Omega$ load | 950 | 983 | 1050 | | | | BLK | Offset | BLKOF | BLKOF (PBLK = 3V) – BLKOF (PBLK = 0V) | —10 | 9 | 23 | mV | | | AMP | LIN mode<br>gain | LIN G | LIN/CH = 15kHz, 500mVp-p,<br>Sine wave + offset voltage | 2.5 | 3.43 | 4.5 | 4.5 | | | | CH mode<br>gain | CH G | LIN/CH = 3MHz, 500mVp-p, sine wave | 2.5 | 3.18 | 4.5 | - dB | | | GCA | CL mode<br>maximum gain | RF<br>CONmax. | RFCONT = 2.7V<br>15kHz 80mVp-p sine wave | 9.5 | 12.7 | _ | | | | CL mode minimum gain | | RF<br>CONmin. | RFCONT = 0.3V<br>15kHz 500mVp-p sine wave | _ | -4.0 | -2.5 | | | | SH3 | Dynamic range | SH3 D | DIN = 1μs, 1Vp-p pulse | 600 | 815 | | mV | | # **Electrical Characteristics Measurement Circuit** | SW1 | CMO | SW3 | CME | CMA | MODE | |------|------|------|------|------|------------| | 3001 | 3002 | 3003 | 3005 | 3004 | MODE | | L | L | Н | OFF | | CAM | | Н | L | L | | | O/NVI | | Н | L | Н | ON | | LIN | | L | L | L | OIV | Н | LIIV | | Н | Н | L | | | CL | | L | Н | L | OFF | | OL . | | Ĺ | Н | Н | | | СН | | | | | | L | POWER SAVE | # **Measurement Timing Chart** # **Application Circuit** Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same. # **Description of Operation** Refer to the Block Diagram. # 1. Camera signal processing system Process the video signal processing pins as follows only in camera mode. <7> LOUTCLP ... Connect to GND. <29> LIN/CH ... Connect to GND. <31> RFCONT ... Connect to GND via the capacitor (approx. 0.01µF). <32> PBRFC ... Connect to GND. # **Operating conditions** The camera signal processing system operates when PS is High, MODE1 is Low, MODE2 is Low and MODE3 is High, or when PS is High, MODE1 is High, MODE2 is Low and MODE3 is Low. # Camera signal processing system timing chart (when Vcc = 3V) #### CDS (SH1, SH2, SH3): The CCD signal from the CCD image sensor is input to PIN and DIN where correlated double sampling (CDS) is performed by SH1, SH2 and SH3. The precharge level of the CCD output signal is sampled, held and output by the SH2 output, and the signal level is sampled, held and output by the SH3 output. SH1 and SH2 are the sample-and-hold circuits for the pre-charge level; SH3 is the sample-and-hold circuit for the signal level. #### CDSCLP 1, 2: CDSCLP1 and 2 stabilize the input signal DC level, clamp (CLPDM) the input signal during the idle transfer interval for the purpose of eliminating the AGC input offset, and adjust the DC level ([\*1], [\*2]) of SH2 and SH3 in line with VREF. CDSCLP1 is the clamp circuit for the precharge level, and CDSCLP2 is the clamp circuit for the signal level. #### AGC: AGC is the gain control amplifier for the camera signal. The gain can be varied from -1 to +31dB by adjusting the AGCCONT voltage control VAGCCONT from 1.5 to 3.0V. #### CAM SH: CAM SH is the sample-and-hold circuit for the camera signal processing system; it synchronizes the data readin timing for the external A/D. Sampling is possible according to the approximately 10ns sampling pulse width input to XRS. #### AGCCLP: The basic black level is set ([\*3]) by clamping the AGC output waveform with the CLPOB clock during the OPB interval. When PBLK is High and CLPOB is Low, the clamping circuit operates, adjusting the AGCCLP current so that the DRVOUT potential equals the OFFSET potential (which is determined by the voltage applied to the OFFSET pin), thus setting the AGCCLP potential. The AGCCLP capacitance is connected to the AGCCLP pin. # DC SHIFT: This circuit functions when AGCCLP operates, following the AGCCLP potential and forcing a DC shift of the AGC output waveform OPB interval to the basic black level. When AGCCLP is not operating, the basic black level is maintained at its previous setting. # BLK SW: The black level is calibrated by blanking the black level signal of the AGC output waveform so that it does not fall below the basic black level and replacing the DC potential with VRB. ([\*4]) The signal is blanked when PBLK is low. #### CVSW: When the MODE1, 2, 3 and PS pin voltages are set so that the camera signal processing system operates, CVSW conducts the CAMDRV output (camera signal) into the DRVOUT. In addition, when these voltages are set so that the video signal processing system operates, CVSW conducts the VIDEODRV output (video signal) into the DRVOUT. #### OFFSET: OFFSET controls the CAMDRV output waveform black level offset. In the camera signal processing system camera mode, the OFFSET pin is enabled, permitting adjustment of the offset for the [OFFSET] and DRVOUT camera signals. ([\*5]) The voltage controlled by OFFSET is output as the CAMDRV output DC offset via AGCLP, DCSHIFT, CAMSH, and BLKSW. When the OFFSET voltage is 1.5 to 3.0V, DRVOUT DC can vary in a linear fashion from VRB + 100mV to VRB. In addition, when the OFFSET voltage is 0V, DRVOUT DC is preset to VRB + 35mV. #### CAMDRV: CAMDRV operates in the camera signal processing system mode, driving the external A/D. The current that flows to the last-stage amplifier in CAMDRV is controlled by applying voltage to the ICONT pin, making it possible to adjust the rise time of the output waveform, which affects the external A/D load capacitance. The variable range is 1.5 to 3V, with 1.5V yielding the maximum and 3V yielding the minimum. The optimum rise time for the external A/D input capacitance can be selected. # VRT DRV, VRB DRV: These are the external A/D reference voltage drivers. These circuits are connected to A/D VRT and VRB, supplying 2.35V and 1.35V, respectively, when Vcc is 3V. The IC's internal primary voltage is also generated on the basis of the VRT and VRB voltages. (VRB, VB, and VCENT) #### MODE CONTROL & POWER SAVE CONTROL: This block selects the mode governing the operation of the camera signal system and the video signal system through the selection of High and Low potential for the MODE1, 2, 3, and PS pins. The PS pin is the POWER SAVE pin; the power saving function operates when this pin is Low. #### 2. Video signal processing system # Operating conditions The video signal processing system has three modes: LIN signal mode, CH signal mode and CL signal mode. The video signal processing system operates in LIN signal mode when PS is High, MODE1 is High, MODE2 is Low and MODE3 is High, or when PS is High, MODE1 is Low, MODE 2 is Low and MODE3 is Low. The video signal processing system operates in CH signal mode when PS is High, MODE1 is Low, MODE2 is High and MODE3 is High. The video signal processing system operates in CL signal mode when PS is High, MODE1 is Low, MODE2 is High and MODE3 is Low, or when PS is High, MODE1 is Low, MODE2 is High and MODE3 is High. # Video signal processing system timing chart (when Vcc = 3V) LIN mode # LIN signal mode In LIN signal mode, LINSW and LOSW close, VISW is set to "1" and the video signal passes through CVSW. In addition, LINCHAMP, LINCLP, LOUTCLP, VIDC SHIFT, and VIDEO DRV all operate. #### LINCLP: LINCLP is an input clamp circuit that clamps the video composite signal sync level. The video composite signal is input to LIN/CH pin. LINCLP expands the input dynamic range, and sync tip clamps the input signal at $V_B$ (= 1.4V) to allow full input. The input level and frequency are respectively 571 mVp-p (Max.) and DC is up to 7MHz. #### LINCHAMP: LINCHAMP amplifies the LIN signal and the CH (high-band chroma) signal; the gain is fixed at 3.5dB. #### VISW: VISW switches the LIN signal, the CH (high-band chroma) signal, and the CL (low-band chroma) signal. The signals are switched according to the mode selection. # LOUTCLP: LOUTCLP is an output clamp circuit that clamps the sync level of the video composite signal that is output from VIDEO DRV. Because the VIDEO DRV output signal is fully input to the external A/D, the clamp level is set to $V_B$ (= 1.4V). If the sync level of the signal output from VIDEO DRV drops below $V_B$ , LOUTCLP operates: the LOUTCLP current flows so that the sync level equals $V_B$ , and the LOUTCLP potential is set. A clamping capacitor is connected to the LOUTCLP pin. #### VIDC SHIFT: VIDC SHIFT functions when LOUTCLP operates, following the LOUTCLP potential and forcing a DC shift of the VIDEO output signal sync level to V<sub>B</sub>. # VIDEO DRV: VIDEO DRV outputs the video signal (LIN, CH, CL) to the external A/D in video signal processing mode. # CH (high-band chroma) signal mode In CH mode, CHSW closes, VISW is set to "2" and the video signal passes through CVSW. In addition, LINCHAMP and VIDEO DRV operate. #### Vs1: The video high-band chroma signal is input to the LIN/CH pin. Vs1 expands the input dynamic range and sets a center DC bias so that the center potential of the SIN signal is 1.85V to allow full input. The input level and frequency of the CH signal are respectively 470mVp-p (Max.) and from 1 to 7MHz. # VCENT: VCENT is a DC bias circuit that operates when the CH signal is output to VIDEO DRV. The DC bias potential is generated from VRT and VRB, and is set to 1.85V. # **CH** mode # CL (low-band chroma) signal mode In CL mode, VISW is set to "3" and the video signal passes through CVSW. In addition, CLGCA and VIDEO DRV operate. #### Vs2: The video low-band chroma signal is input to the PBRFC pin. Vs2 expands the input dynamic range and sets a center DC bias so that the center potential of the SIN signal is 1.9V to allow full input. The input level and frequency of the CH signal are respectively 1490mVp-p (Max.) and DC is up to 1.5MHz. # CLGCA: The CLGCA amplifier controls the gain of the CL signal input to the PBRFC pin. The gain can be varied from -4 to +12.5dB by adjusting the RFCONT voltage from 0.3 to 2.7V. The phase of the CLGCA output waveform is reversed in DRVOUT. #### VCENT: VCENT is a DC bias circuit that operates when the CL signal is output to VIDEO DRV. The DC bias potential is generated from VRT and VRB, and is set to 1.85V. #### **CL** mode # **Example of Representative Characteristics** CAM mode AGCCONT control supply voltage characteristics VAGCCONT vs. Gain CAM mode OFFSET control supply voltage characteristics Voffset vs. OFFSET CL mode RFGCA gain control supply voltage characteristics VRFCONT vs. Gain CAM mode AGCCONT control temperature characteristics AGCCONT vs. Gain CAM mode OFFSET control temperature characteristics VOFFSET vs. OFFSET CL mode RFGCA gain control temperature characteristics VRFCONT vs. Gain #### CAM mode maximum signal amplitude temperature characteristics (Max. gain) Tc vs. Vout # CAM mode maximum signal amplitude temperature characteristics (Min. gain) Tc vs. Vout LIN, CH mode LINCHAMP gain temperature characteristics Tc vs. Gain LIN, CH mode LINCHAMP gain supply voltage characteristics Vcc vs. Gain CH, LIN, CL mode input pin DC voltage temperature characteristics CH, LIN, CL mode DRVOUT output DC voltage temperature characteristics $\begin{tabular}{ll} VRT, VRB, VRT-VRB \ temperature \ characteristics \\ Tc \ vs. \ VRT, \ VRB, \ VRT-VRB \end{tabular}$ LIN mode 2nd/3rd harmonic distortion temperature characteristics CH mode 2nd/3rd harmonic distortion temperature characteristics CL mode 2nd/3rd harmonic distortion temperature characteristics (Min. gain) Tc vs. 2nd/3rd harmonic distortion CL mode 2nd/3rd harmonic distortion temperature characteristics (Max. gain) Tc vs. 2nd/3rd harmonic distortion # Package Outline Unit: mm # 32PIN QFP (PLASTIC) | SONY CODE | QFP-32P-L01 | |------------|---------------| | EIAJ CODE | QFP032-P-0707 | | JEDEC CODE | | | PACKAGE MATERIAL | EPOXY RESIN | |------------------|----------------| | LEAD TREATMENT | SOLDER PLATING | | LEAD MATERIAL | 42 ALLOY | | PACKAGE MASS | 0.2g |