

# VERY LOW DROP REGULATOR WITH RESET

- VERY LOW DROP (max. 0.9 V at 1 A) OVER FULL OPERATING TEMPERATURE RANGE (-40/+125°C)
- LOW QUIESCENT CURRENT (max 70 mA at 1 A) OVER FULL T RANGE
- PRÉCISE OUTPUT VOLTAGE (5 V ± 4 %) OVER FULLT RANGE
- POWER ON-OFF INFORMATION WITH SETTABLE DELAY
- REVERSE BATTERY PROTECTION
- SHORT CIRCUIT PROTECTION
- THERMAL SHUTDOWN

#### **DESCRIPTION**

The L4922 is a high current monolithic voltage regulator with very low voltage drop (0.70 V max at 1 A,  $T_J = 25$  °C).

The device is internally protected against load dumps transient of + 60V, reverse polarity, over-



heating and output short circuit: thanks toted for the automotive and industrial applications.

# **BLOCK DIAGRAM**



June 2000 1/6

#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol           | Parameter                                 | Value      | Unit |
|------------------|-------------------------------------------|------------|------|
| Vi               | DC Input Voltage                          | 35         | V    |
| V <sub>r</sub>   | DC Reverse Voltage                        | -18        | V    |
| $V_D$            | Positive Load Dump Protection (t = 300ms) | 60         | V    |
| TJ               | Junction Temperature Range                | -40 to 150 | °C   |
| T <sub>op</sub>  | Operating Temperature Range               | -40 to 125 | °C   |
| T <sub>stg</sub> | Storage Temperature Range                 | -55 to 150 | °C   |

Note: The circuit is ESD protected according to MIL-STD-883C

#### THERMAL DATA

| Symbol                 | Parameter                             | Value | Unit |
|------------------------|---------------------------------------|-------|------|
| R <sub>th j-case</sub> | Thermal Resistance Junction-case Max. | 3.5   | °C/W |

## PIN CONNECTION (Top view)



## **FUNCTIONAL DESCRIPTION**

The operating principle of the voltage regulator is based on the reference, the error amplifier, the driver and the power PNP. This stage uses an Isolated Collector Vertical PNP transistor which allows to obtain very low dropout voltage (typ. 450 mV) and low quiescent current (IQ = 20 mA typically at I<sub>0</sub> = 1 A).

Thanks to these features the device is particularly suited when the power dissipation must be limited as, for example, in automotive or industrial applications supplied by battery.

The three gain stages (operational amplifier, driver and power PNP) require the external capacitor ( $Co_{min}=22\mu F$ ) to guarantee the global stability of the system.

The antisaturation circuit allows to reduce drastically the current peak which takes place during the start up.

The reset function is LOW active when the output voltage level is lower than the reset threshold voltage  $V_{RthOFF}$  (typ.value:  $V_0-150\text{mV}$ ). When the output voltage is higher than  $V_{RthON}$  the reset becomes HIGH after a delay time settable with the external capacitor  $C_d$ . Typically  $t_d=20\text{ms}$ ,  $C_d=0.1\mu F$ . The reset and delay threshold hysteresis improve the noise immunity allowing to avoid false switchings. The typical reset output waveform is shown in fig. 1.

5/

# **ELECTRICAL CHARACTERISTICS** ( $V_i = 14.4V$ , $-40^{\circ}C \le T_J \le +125^{\circ}C$ unless otherwise specified)

| Symbol               | Parameter                                            | Test Conditions                                                                                          | Min.                           | Тур.                 | Max.                   | Unit          |
|----------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------|----------------------|------------------------|---------------|
| Vi                   | Operating Input Voltage                              | (*) Note 1                                                                                               | 6                              |                      | 26                     | V             |
| Vo                   | Output Voltage                                       | $I_0 = 0$ mA to 1A<br>$T_J = 25$ °C                                                                      | 4.8<br>4.9                     |                      | 5.2<br>5.1             | V<br>V        |
| $\Delta V_{Line}$    | Line Regulation                                      | $V_i = 6 \text{ to } 26V;  I_O = 10\text{mA}$                                                            |                                | 5                    | 25                     | mV            |
| SVR                  | Supply Voltage Rejection                             | $I_o = 700 mA$<br>$f = 120 Hz; C_o = 47 \mu F$<br>$V_i = 12 V_{dc} + 5 V_{pp}$                           |                                | 55                   |                        | dB            |
| $\Delta V_{LOAD}$    | Load Regulation                                      | $I_0 = 10$ mA to 1A                                                                                      |                                | 15                   | 50                     | mV            |
| $V_i - V_o$          | Dropout Voltage                                      | $T_J = 25^{\circ}C, I_O = 1A$                                                                            |                                | 0.45                 | 0.70                   | V             |
|                      |                                                      | Over Full T, I <sub>o</sub> = 1A                                                                         |                                |                      | 0.90                   | V             |
| Iq                   | Quiescent Current                                    | $I_0 = 10 \text{mA}$<br>$I_0 = 1 \text{A}$                                                               |                                | 7<br>25              | 12<br>70               | mA<br>mA      |
| I <sub>SC</sub>      | Short Circuit Current                                |                                                                                                          |                                | 1.8                  |                        | Α             |
| V <sub>R</sub>       | Rset Output Saturation Voltage                       | $1.5V < V_O < V_{RT (off)}, I_R = 1.6 \text{mA}$<br>$3V < V_O < V_{RT (off)}, I_R = 8 \text{mA}$         |                                |                      | 0.40<br>0.40           | <b>&gt;</b> > |
| V <sub>RT peak</sub> | Power On-Off Reset out Peak<br>Voltage               | 1K $\Omega$ Reset Pull-up to V $_{0}$                                                                    |                                | 0.65                 | 1.0                    | V             |
| I <sub>R</sub>       | Reset Output Leakage Current (high level)            | $V_o$ in Regul.<br>$V_R = 5V$                                                                            |                                |                      | 50                     | μΑ            |
| t <sub>D</sub>       | Reset Pulse Delay Time                               | $C_D = 100nF$                                                                                            | 20                             |                      |                        | ms            |
| V <sub>RthOFF</sub>  | Power OFF V <sub>o</sub> Threshold                   | $V_o$ @ Reset out H to L<br>Transition; $T_J = 25^{\circ}C$<br>$-40^{\circ}C \le T_J \le + 125^{\circ}C$ | 4.75<br>4.70                   | V <sub>o</sub> –0.15 |                        | V<br>V        |
| I <sub>C6</sub>      | Delay Capacitor Charging Current (current generator) | V <sub>4</sub> = 3V                                                                                      | 20                             |                      |                        | μΑ            |
| V <sub>RthON</sub>   | Power ON V <sub>o</sub> Threshold                    | V <sub>o</sub> @ Reset out L to H<br>Transition                                                          | V <sub>rthOFF</sub><br>+ 0.03V |                      | V <sub>o</sub> – 0.04V | V             |
| $V_4$                | Delay Comparator Threshold                           | Reset out = "1" H to L Transition                                                                        | 3.2                            |                      | 3.8                    | V             |
|                      |                                                      | Reset out = "0" L to H Transition                                                                        | 3.7                            | 4                    | 4.4                    | V             |
| V <sub>6H</sub>      | Delay Comparator Hysteresis                          |                                                                                                          |                                | 500                  |                        | mV            |

(\*) Note 1 : The device is not operating within the range :  $26 \text{ V} < \text{V}_i < 37 \text{ V}$ .

#### **EXTERNAL COMPENSATION**

Since the purpose of a voltage regulator is to supply a fixed output voltage in spite of supply and load variations, the open loop gain of the regulator must be very high at low frequencies. This may cause instability as a result of the various poles present in the loop. To avoid this instability dominant pole compensation is used to reduce phase shifts due to other poles at the unity gain frequency. The lower the frequency of these other poles, the greater must be the capacitor used to create the dominant pole for the same DC gain.

Where the output transistor is a lateral PNP type there is a pole in the regulation loop at a frequency too low to be compensated by a capacitor wich can be integrated. An external compensation is therefore necessary so a very high value capacitor must be connected from the output to ground.

The parassitic equivalent series resistance of the capacitor used adds a zero to the regulation loop. This zero may compromise the stability of the system since its effect tends to cancel the effect of the pole added. In regulators this ESR must be less than  $3\Omega$  and the minimum capacitor value is  $47\mu F$ .

Figure 1: Typical Reset Output Waveform.



Figure 2: Typical Application Circuit.



4/6

| DIM.   | mm         |       |       | inch  |       |       |
|--------|------------|-------|-------|-------|-------|-------|
| DIIVI. | MIN.       | TYP.  | MAX.  | MIN.  | TYP.  | MAX.  |
| Α      |            |       | 4.8   |       |       | 0.189 |
| С      |            |       | 1.37  |       |       | 0.054 |
| D      | 2.4        |       | 2.8   | 0.094 |       | 0.110 |
| D1     | 1.2        |       | 1.35  | 0.047 |       | 0.053 |
| E      | 0.35       |       | 0.55  | 0.014 |       | 0.022 |
| E1     | 0.76       |       | 1.19  | 0.030 |       | 0.047 |
| F      | 0.8        |       | 1.05  | 0.031 |       | 0.041 |
| F1     | 1          |       | 1.4   | 0.039 |       | 0.055 |
| G      | 3.2        | 3.4   | 3.6   | 0.126 | 0.134 | 0.142 |
| G1     | 6.6        | 6.8   | 7     | 0.260 | 0.268 | 0.276 |
| H2     |            |       | 10.4  |       |       | 0.409 |
| H3     | 10.05      |       | 10.4  | 0.396 |       | 0.409 |
| L      | 17.55      | 17.85 | 18.15 | 0.691 | 0.703 | 0.715 |
| L1     | 15.55      | 15.75 | 15.95 | 0.612 | 0.620 | 0.628 |
| L2     | 21.2       | 21.4  | 21.6  | 0.831 | 0.843 | 0.850 |
| L3     | 22.3       | 22.5  | 22.7  | 0.878 | 0.886 | 0.894 |
| L4     |            |       | 1.29  |       |       | 0.051 |
| L5     | 2.6        |       | 3     | 0.102 |       | 0.118 |
| L6     | 15.1       |       | 15.8  | 0.594 |       | 0.622 |
| L7     | 6          |       | 6.6   | 0.236 |       | 0.260 |
| L9     |            | 0.2   |       |       | 0.008 |       |
| М      | 4.23       | 4.5   | 4.75  | 0.167 | 0.177 | 0.187 |
| M1     | 3.75       | 4     | 4.25  | 0.148 | 0.157 | 0.167 |
| V4     | 40° (typ.) |       |       |       |       |       |

# OUTLINE AND MECHANICAL DATA





Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics
© 2000 STMicroelectronics – Printed in Italy – All Rights Reserved
STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A.

http://www.st.com

