# **High Speed Window Comparator** AD53042 #### **FEATURES** -2 V to +7 V Input Voltage Range Low V<sub>IN</sub> Bias Current (<100 nA) Up to 5 V/ns Input Signal Tracking Low Dispersion of $\pm 100$ ps 28-Lead PLCC Package APPLICATIONS Automatic Test Equipment Semiconductor Test Systems Board Test Systems #### PRODUCT DESCRIPTION The AD53042 is an ultrahigh speed window comparator with latch. It uses a high speed monolithic process to provide high dc accuracy without sacrificing input voltage range. On-chip connection of the common input eliminates the contributions of a second bonding pad and package pin to the input capacitance, resulting in a maximum input capacitance of 2 pF. The AD53042 employs a high precision differential input stage with a common mode range of 9 V. Its complementary digital outputs are fully ECL-compatible. The output stage is capable of driving a 50 $\Omega$ line terminated to –2 V. The device also provides a latch function, allowing operation in track-hold mode and can also be used to generate hysteresis. ## FUNCTIONAL BLOCK DIAGRAM NOT THE ACTUAL PHYSICAL LAYOUT OF DEVICE. NC = NO CONNECTION INSIDE PACKAGE. Figure 1. Typical Application Circuit # $\begin{array}{ll} \textbf{AD53042-SPECIFICATIONS} & \text{(All specifications apply with } \textbf{T}_c = 40^{\circ}\text{C to } 100^{\circ}\text{C and } + \textbf{V}_s = +7.75 \text{ V to } +11.5 \text{ V;} \\ -\textbf{V}_s = -3.95 \text{ V to } -7.7 \text{ V unless otherwise noted.)} \end{array}$ | Parameter | Min | Typ | Max | Units | <b>Test Conditions</b> | |--------------------------------------------|----------------|-----------|----------------|-------|-------------------------------------------------------------------------| | POWER SUPPLIES Positive Supply Currents | | | 65 | mA | No Load | | Negative Supply Current | -85 | | | mA | No Load | | Power Dissipation | | | 1.19 | W | No Load, $+V_S = +10 \text{ V}$ , $-V_S = -5.2 \text{ V}$ | | DC INPUT CHARACTERISTICS | | | | | | | Offset Voltage (V <sub>OS</sub> ) | -10 | | 10 | mV | CMV = 0 V | | V <sub>IN</sub> Bias Current | -0.5 | < 0.1 | 0.5 | μA | $V_{IN} = 0 V$ | | $V_A$ , $V_B$ Bias Current | -20 | | 20 | μA | $V_{IN} = 0 V$ | | Capacitance $V_{IN}$ , $V_A$ , $V_B$ | *** | | 2 | pF | | | Voltage Range (V <sub>CM</sub> ) | $-V_{S} + 2.7$ | | $+V_{S} - 2.5$ | V | | | Differential Voltage (V <sub>DIFF</sub> ) | _ | | 9<br>5 | V | Car Nam 1 | | Nonlinearity | <b>-5</b> | | 0.1 | mV | See Note 1 | | V <sub>A</sub> /V <sub>B</sub> Interaction | | | 0.1 | mV/V | | | BIAS CURRENT | | | | | | | Change vs. Comparator State | -1 | | 1 | μA | | | Nonlinearity | -2 | 101 | 2 | μΑ | | | Tempco | | ±0.1 | | μA/°C | | | LATCH ENABLE INPUTS | | | | | | | Common-Mode Range | -2 | | 1 | V | | | Differential Voltage | 0.4 | | 3 | V | | | Logic "1" Current (L <sub>IH</sub> ) | | | 200 | μΑ | | | Logic "0" Current (L <sub>IL</sub> ) | -10 | | | μА | | | DIGITAL OUTPUTS | | | | | _ | | Logic "1" Voltage (V <sub>OH</sub> ) | -0.98 | | | V | Q or $\overline{\underline{Q}}$ , 50 $\Omega$ to –2 V | | Logic "0" Voltage (V <sub>OL</sub> ) | | | -1.5 | V | $\overline{Q}$ or $\overline{\overline{Q}}$ , 50 $\Omega$ to $-2$ $V$ | | SWITCHING PERFORMANCE | | | | | | | Propagation Delay | | | | | | | Input to Output | | | 2 | ns | $V_{IN} = 2 \text{ V p-p, } t_{PDR}, t_{PDF}, \text{ Figure 1, Note 2}$ | | Latch Enable to Output | | 1.2 | | ns | | | Part-to-Part Skew | | | 1 | ns | | | Change vs. Temperature | | ±1 | | ps/°C | | | DISPERSION | | | | | | | 5 V p-p Input (All Edges) | | $\pm 100$ | | ps | 10%, 90% 0.5 V/ns, 3 V/ns | | 5 V p-p Input (All Edges) | | $\pm 175$ | | ps | 10%, 90% 5 V/ns | | V Slew = 1 V/ns (All Edges) | | ±50 | | ps | 10%, 90% 3 V, 5 V | | V Slew = 1 V/ns (All Edges) | | ±50 | | ps | 20%, 80% 1 V | | Minimum Pulsewidth | | <1 | | ns | See Note 3 | | Edge Interaction | | <200 | | ps | See Note 4 | | Duty Ratio | | <100 | | ps | See Note 5 | | Comparator Interaction | | <100 | | ps | | #### NOTES Specifications subject to change without notice. -2- REV. A $<sup>^{1}</sup>$ Defined as change in $V_{OS}$ from $-V_{S}$ + 2.95 V to $+V_{S}$ - 2.75 V (throughout the range) after $V_{A}$ and $V_{B}$ are corrected for gain and offset using 0 V and 5 V. <sup>&</sup>lt;sup>2</sup>Propagation delay is measured from the input threshold crossing at the 50% point of a 0 V to 5 V input to the output Q and $\overline{Q}$ crossing. <sup>&</sup>lt;sup>3</sup>The minimum input pulsewidth that will maintain a 600 mV ECL swing on the output. The input is a 0 V to 3 V signal with a 3 V/ns rise and fall times. The input pulsewidth is measured between the 2.8 V point of a positive input pulse and the 0.2 V of a negative input pulse. See Figure 2. <sup>&</sup>lt;sup>4</sup>Maximum Change in propagation delay as the input pulse is reduced from 50 ns to a 2 ns pulsewidth. 0 V to 3 V swing with 3 V/ns rise/fall time and 25% duty cycle. <sup>5</sup>Maximum Change in propagation delay as the input pulse is reduced from 99% to a 1% duty cycle. 0 V to 3 V swing with 3 V/ns rise/fall time and 50 ns to 4.95 μs pulsewidth, period = 5 μs. # ABSOLUTE MAXIMUM RATINGS\* | Power Supply Voltage | |----------------------------------------------------| | +V <sub>S</sub> to GND+12 V | | -V <sub>S</sub> to GND | | $+V_S$ to $-V_S$ +17 V | | Inputs | | $V_{IN}, V_A, V_B$ + $V_S - 13.5 V, -V_S + 13.7 V$ | | LEA, LEB, LEB $+V_S - 14 V$ , $-V_S + 10 V$ | | Currents | | +V <sub>S</sub> 95 mA | | -V <sub>S</sub> | | $QA$ , $\overline{QA}$ , $QB$ , $\overline{QB}$ | | Environmental | | Operating Temperature (Ambient)0°C to +70°C | | Storage Temperature65°C to +125°C | | Lead Temperature (Soldering, 20 sec)+300°C | | | \*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Absolute maximum limits apply individually, not in combination. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The device must suffer no reliability degradation if any supply pin is either shorted to ground or left floating for an indefinite periods of time during normal operation. Figure 2. Timing Diagram I #### **ORDERING GUIDE** | Model | Package<br>Description | Shipment Method,<br>Quantity<br>Per Shipping<br>Container | Package<br>Option | |------------|------------------------|-----------------------------------------------------------|-------------------| | AD53042KRP | 28-Lead PLCC | Tube, 36 Pieces | P-28A | ## PIN CONFIGURATION Figure 3. Timing Diagram II If either of the latch enables, LEA or LEB are low, the output follows the input. If LEA or LEB are high, the comparator outputs will be latched and they won't change. ## CAUTION - ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD53042 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. REV. A -3- ## **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). # 28-Lead Plastic Leaded Chip Carrier (P-28A)