

ISP1581 Universal Serial Bus 2.0 high-speed interface device Rev. 04 — 18 July 2002 P

**Product data** 

# 1. General description

The ISP1581 is a cost-optimized and feature-optimized Universal Serial Bus (USB) interface device, which fully complies with the *Universal Serial Bus Specification Rev. 2.0.* It provides high-speed USB communication capacity to systems based on a microcontroller or microprocessor. The ISP1581 communicates with the system's microcontroller/processor through a high-speed general-purpose parallel interface.

The ISP1581 supports automatic detection of USB 2.0 system operation. The USB 1.1 fall-back mode allows the device to remain operational under full-speed conditions. It is designed as a generic USB interface device so that it can fit into all existing device classes, such as: Imaging Class, Mass Storage Devices, Communication Devices, Printing Devices and Human Interface Devices.

The internal generic DMA block allows easy integration into data streaming applications. In addition, the various configurations of the DMA block are tailored for mass storage applications.

The modular approach to implementing a USB interface device allows the designer to select the optimum system microcontroller from the wide variety available. The ability to re-use existing architecture and firmware investments shortens the development time, eliminates risk and reduces costs. The result is fast and efficient development of the most cost-effective USB peripheral solution.

The ISP1581 is ideally suited for many types of peripherals, such as: printers; scanners; magneto-optical (MO), compact disc (CD), digital video disc (DVD) and Zip<sup>®</sup>/Jaz<sup>®</sup> drives; digital still cameras; USB-to-Ethernet links; cable and DSL modems. The low power consumption during 'suspend' mode allows easy design of equipment that is compliant to the ACPI<sup>™</sup>, OnNow<sup>™</sup> and USB power management requirements.

The ISP1581 also incorporates features such as SoftConnect<sup>™</sup>, a reduced frequency crystal oscillator and integrated termination resistors. These features allow significant cost savings in system design and easy implementation of advanced USB functionality into PC peripherals.



# 2. Features

- Direct interface to ATA/ATAPI peripherals
- Complies fully with Universal Serial Bus Specification Rev. 2.0
- Complies with most Device Class specifications
- High performance USB interface device with integrated Serial Interface Engine (SIE), PIE, FIFO memory, data transceiver and 3.3 V voltage regulators
- Supports automatic USB 2.0 mode detection and USB 1.1 fall-back mode
- High speed DMA interface
- Fully autonomous and multi-configuration DMA operation
- **7** IN endpoints, 7 OUT endpoints and a fixed control IN/OUT endpoint
- Integrated physical 8 kbyte of multi-configuration FIFO memory
- Endpoints with double buffering to increase throughput and ease real-time data transfer
- Bus independent interface with most microcontroller/microprocessors (15 Mbytes/s or 15 Mwords/s)
- 12 MHz crystal oscillator with integrated PLL for low EMI
- Integrated 5 V to 3 V built-in voltage regulator
- Software controlled connection to the USB bus (SoftConnect<sup>™</sup>)
- Complies with the ACPI<sup>™</sup>, OnNow<sup>™</sup> and USB power management requirements
- Internal power-on and low-voltage reset circuit, also supporting a software reset
- Operation over the extended USB bus voltage range (4.0 to 5.5 V) with 5 V tolerant I/O pads
- Operating temperature range –40 to +85 °C
- Available in LQFP64 package.

# 3. Applications

- Personal Digital Assistant (PDA)
- Mass storage device, e.g., Zip<sup>®</sup>, Jaz<sup>®</sup>, MO, CD, DVD drive
- Digital Video Camera
- Digital Still Camera
- 3G mobile phone
- MP3 player
- Communication device, e.g. router, modem
- Printer
- Scanner.

# 4. Ordering information

### Table 1: Ordering information

| Type number | Package |                                                                        |          |
|-------------|---------|------------------------------------------------------------------------|----------|
|             | Name    | Description                                                            | Version  |
| ISP1581BD   | LQFP64  | Plastic low profile quad flat package; 64 leads; body 10 x 10 x 1.4 mm | SOT314-2 |

© Koninklijke Philips Electronics N.V. 2002. All rights reserved.

9397 750 09665 Product data

© Koninklijke Philips Electronics N.V. 2002. All rights reserved.
3 of 80



Philips

Semiconductors

**SP1581** 

# 6. Pinning information

# 6.1 Pinning



# 6.2 Pin description

| Symbol <sup>[1]</sup>                | Pin | Type <sup>[2]</sup> | Description                                                                                                                                                                                  |
|--------------------------------------|-----|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DGND                                 | 1   | -                   | digital ground                                                                                                                                                                               |
| V <sub>CC(5.0)</sub> <sup>[3]</sup>  | 2   | -                   | supply voltage (3.3 or 5.0 V).                                                                                                                                                               |
|                                      |     |                     | for 5.0 V operation, this is the only pin used. Refer to Section 10                                                                                                                          |
| AGND                                 | 3   | -                   | analog ground                                                                                                                                                                                |
| V <sub>CCA(3.3)</sub> <sup>[3]</sup> | 4   | -                   | regulated supply voltage (3.3 V $\pm$ 0.3 V) from internal regulator; supplies internal analog circuits; used to connect decoupling capacitor and 1.5 k $\Omega$ pull-up resistor on D+ line |
|                                      |     |                     | <b>Remark:</b> Cannot be used to supply external devices. Refer to Section 10                                                                                                                |
| D-                                   | 5   | А                   | USB D- connection (analog)                                                                                                                                                                   |
| D+                                   | 6   | А                   | USB D+ connection (analog)                                                                                                                                                                   |
| RPU                                  | 7   | А                   | connection for external pull-up resistor for USB D+ line; must be connected to $V_{CCA(3.3)}$ via a 1.5 $k\Omega$ resistor                                                                   |
| RREF                                 | 8   | А                   | connection for external bias resistor; must be connected to ground via a 12.0 k $\Omega$ (± 1%) resistor                                                                                     |
| MODE1                                | 9   | I                   | selects function of pin ALE/A0 (in Split Bus mode only):                                                                                                                                     |
|                                      |     |                     | <b>0</b> — ALE function (address latch enable)                                                                                                                                               |
|                                      |     |                     | 1 — A0 function (address/data indicator).                                                                                                                                                    |
|                                      |     |                     | input pad; TTL; 5 V tolerant.                                                                                                                                                                |
|                                      |     |                     | <b>Remark:</b> Connect to $V_{CC(5.0)}$ in Generic Processor mode.                                                                                                                           |
| RESET                                | 10  | I                   | reset input; TTL with Hysteresis; 5 V tolerant; a LOW level produces an asynchronous reset; connect to V <sub>CC</sub> for power-on reset (internal POR circuit)                             |
| EOT                                  | 11  | I                   | End Of Transfer input (programmable polarity, see<br>Table 37); used in DMA slave mode only<br>input pad;                                                                                    |
|                                      |     |                     | TTL; 5 V tolerant; 5 ns slew rate control.                                                                                                                                                   |
| DREQ                                 | 12  | I/O                 | DMA request (programmable polarity); direction depends<br>on the bit MASTER in the DMA Hardware register (DMA<br>master: input, DMA slave: output); see Table 35 and<br>Table 36             |
|                                      |     |                     | bidirectional pad; push pull output; 5 ns slew rate control;<br>TTL; 5 V tolerant.                                                                                                           |
| DACK                                 | 13  | I/O                 | DMA acknowledge (programmable polarity); direction<br>depends on bit MASTER in the DMA Hardware register<br>(DMA slave: input, DMA master: output); see Table 35 and<br>Table 36             |
|                                      |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                              |

| Table 2:                    | Pin descri | ption for I         | LQFP64continued                                                                                                                                                                  |
|-----------------------------|------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol <sup>[1]</sup>       | Pin        | Type <sup>[2]</sup> | Description                                                                                                                                                                      |
| DIOR                        | 14         | I/O                 | DMA read strobe (programmable polarity); direction<br>depends on bit MASTER in the DMA Hardware register<br>(DMA slave: input, DMA master: output); see Table 35 and<br>Table 36 |
|                             |            |                     | bidirectional pad; push pull output; 5 ns slew rate control;<br>TTL; 5 V tolerant.                                                                                               |
| DIOW                        | 15         | I/O                 | DMA write strobe (programmable polarity); direction<br>depends on bit MASTER in the DMA Hardware register<br>(DMA slave: input, DMA master: output); see Table 35 an<br>Table 36 |
|                             |            |                     | bidirectional pad; push pull output; 5 ns slew rate control;<br>TTL; 5 V tolerant.                                                                                               |
| INTRQ                       | 16         | I                   | interrupt request input from ATA/ATAPI peripheral; input pad; TTL with hysteresis; 5 V tolerant.                                                                                 |
| CS1 <sup>[5]</sup>          | 17         | 0                   | chip select output for ATA/ATAPI device; CMOS output;<br>5 ns slew rate control; see Table 33 and Table 34                                                                       |
| CS0 <sup>[5]</sup>          | 18         | 0                   | chip select output for ATA/ATAPI device; CMOS output;<br>5 ns slew rate control; see Table 33 and Table 34                                                                       |
| BUS_CONF                    | -/ 19      | I/O                 | during power-up: input to select the bus configuration                                                                                                                           |
| DA0 <sup>[5]</sup>          |            |                     | <ul> <li><b>0</b> — Split Bus mode; multiplexed 8-bit address/data bus o AD[7:0], separate DMA data bus on DATA[15:0]<sup>[4]</sup></li> </ul>                                   |
|                             |            |                     | 1 — Generic Processor mode; separate 8-bit address on<br>AD[7:0], 16-bit processor data bus on DATA[15:0]. DMA is<br>multiplexed on the processor bus as DATA[15:0].             |
|                             |            |                     | <b>normal operation</b> : address output to select the task file register of an ATA/ATAPI device.                                                                                |
|                             |            |                     | bidirectional pad; push pull output; 5 ns slew rate control;<br>TTL; 5 V tolerant; see Table 33 and Table 34                                                                     |
| MODE0<br>DA1 <sup>[5]</sup> | 20         | I/O                 | <b>during power-up</b> : input to select the read/write strobe functionality in generic processor mode                                                                           |
|                             |            |                     | <b>0</b> — Motorola style: pin 26 is $R/W$ and pin 27 is $\overline{DS}$                                                                                                         |
|                             |            |                     | <b>1</b> — 8051 style: pin 26 is $\overline{RD}$ and pin 27 is $\overline{WR}$                                                                                                   |
|                             |            |                     | <b>normal operation</b> : address output to select the task file register of an ATA/ATAPI device                                                                                 |
|                             |            |                     | bidirectional pad; push pull output; 5 ns slew rate control;<br>TTL; 5 V tolerant; see Table 33 and Table 34                                                                     |
| DA2 <sup>[5]</sup>          | 21         | 0                   | address output to select the task file register of an ATA/ATAPI device; CMOS output; 5 ns slew rate control; see Table 33 and Table 34                                           |

#### Table 2: Pin description for LOEP64 continued

| Table 2:                            | Pin descri | ption for I         | LQFP64 continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|-------------------------------------|------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Symbol <sup>[1]</sup>               | Pin        | Type <sup>[2]</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| READY/<br>IORDY                     | 22         | I/O                 | <ul> <li>Generic processor mode: ready signal (READY; output)</li> <li>A LOW level signals that ISP1581 is processing a previous command or data and is not ready for the next command or data transfer; a HIGH level signals that ISP1581 is ready for the next microprocessor read or write.</li> <li>Split Bus mode: DMA ready signal (IORDY; input); used for accessing ATA/ATAPI peripherals (PIO and UDMA modes only).</li> <li>bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.</li> </ul> |  |  |  |  |
| DGND                                | 23         | -                   | digital ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| V <sub>CC(3.3)</sub> <sup>[3]</sup> | 24         | -                   | supply voltage (3.3 V $\pm$ 0.3 V); supplies internal digital circuits or it is the tapped out voltage from the internal regulator; this regulated voltage cannot be used to drive external devices; see Section 10                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| CS                                  | 25         | I                   | chip select input; TTL; 5 V tolerant.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| (R/W)/RD                            | 26         | I                   | input; function is determined by input MODE0 at power-up:<br><b>MODE0 = 0</b> — pin functions as $R/\overline{W}$ (Motorola style)<br><b>MODE0 = 1</b> — pin functions as $\overline{RD}$ (8051 style).                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|                                     |            |                     | input pad; TTL with hysteresis; 5 V tolerant.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| DS/WR                               | 27         | I                   | input; function is determined by input MODE0 at power-up:<br><b>MODE0 = 0</b> — pin functions as $\overline{DS}$ (Motorola style)<br><b>MODE0 = 1</b> — pin functions as $\overline{WR}$ (8051 style).<br>input pad; TTL with hysteresis; 5 V tolerant.                                                                                                                                                                                                                                                                          |  |  |  |  |
| INT                                 | 28         | 0                   | interrupt output; programmable polarity (active HIGH or LOW) and signaling (edge or level triggered); CMOS output; 5 ns slew rate control.                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| ALE/A0                              | 29         | I                   | <ul> <li>input; function determined by input MODE1 during power-up:</li> <li>MODE1 = 0 — pin functions as ALE (address latch enable); a falling edge latches the address on the multiplexed address/data bus (AD[7:0])</li> </ul>                                                                                                                                                                                                                                                                                                |  |  |  |  |
|                                     |            |                     | <b>MODE1 = 1</b> — pin functions as A0 (address/data selection<br>on AD[7:0]); a logic 1 detected on the rising edge of the<br>WR pulse qualifies AD[7:0] as a register address; a logic 0<br>detected on the rising edge of the WR pulse qualifies<br>AD[7:0] as a register data; used in Split Bus mode only.<br>input pad; TTL; 5 V tolerant.                                                                                                                                                                                 |  |  |  |  |
| AD0                                 | 30         | I/O                 | bit 0 of multiplexed address/data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                                     |            |                     | bidirectional pad; push pull output; 5 ns slew rate control;<br>TTL; 5 V tolerant.                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| AD1                                 | 31         | I/O                 | bit 1 of multiplexed address/data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                                     |            |                     | bidirectional pad; push pull output; 5 ns slew rate control;<br>TTL; 5 V tolerant.                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |

#### Table 2 Din de corintic n for LOED64

# USB 2.0 HS interface device

| Symbol <sup>[1]</sup>               | Pin | Type <sup>[2]</sup> | Description                                                                                                                                                                                                          |
|-------------------------------------|-----|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AD2                                 | 32  | I/O                 | bit 2 of multiplexed address/data                                                                                                                                                                                    |
|                                     |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                      |
| AD3                                 | 33  | I/O                 | bit 3 of multiplexed address/data                                                                                                                                                                                    |
|                                     |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                      |
| AD4                                 | 34  | I/O                 | bit 4 of multiplexed address/data.                                                                                                                                                                                   |
|                                     |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                      |
| AD5                                 | 35  | I/O                 | bit 5 of multiplexed address/data.                                                                                                                                                                                   |
|                                     |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                      |
| DGND                                | 36  | -                   | digital ground                                                                                                                                                                                                       |
| V <sub>CC(3.3)</sub> <sup>[3]</sup> | 37  | -                   | supply voltage $(3.3 V \pm 0.3 V)$ ; supplies internal digital circuits or it is the tapped out voltage from the internal regulator; this regulated voltage cannot be used to drive external devices; see Section 10 |
| AD6                                 | 38  | I/O                 | bit 6 of multiplexed address/data.                                                                                                                                                                                   |
|                                     |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                      |
| AD7                                 | 39  | I/O                 | bit 7 of multiplexed address/data.                                                                                                                                                                                   |
|                                     |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                      |
| DATA0                               | 40  | I/O                 | bit 0 of bidirectional data.                                                                                                                                                                                         |
|                                     |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                      |
| DATA1                               | 41  | I/O                 | bit 1 of bidirectional data.                                                                                                                                                                                         |
|                                     |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                      |
| DGND                                | 42  | -                   | digital ground                                                                                                                                                                                                       |
| V <sub>CC(3.3)</sub> <sup>[3]</sup> | 43  | -                   | supply voltage (3.3 V $\pm$ 0.3 V); supplies internal digital circuits or it is the tapped out voltage from the internal regulator; this regulated voltage cannot be used to drive external devices; see Section 10  |
| DATA2                               | 44  | I/O                 | bit 2 of bidirectional data.                                                                                                                                                                                         |
|                                     |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                      |
| DATA3                               | 45  | I/O                 | bit 3 of bidirectional data.                                                                                                                                                                                         |
|                                     |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                      |
| DATA4                               | 46  | I/O                 | bit 4 of bidirectional data.                                                                                                                                                                                         |
|                                     |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                      |

# Table 2: Pin description for LQFP64 ...continued

| Table 2:         Pin description for LQFP64continued |     |                     |                                                                                                                                                                                                                     |  |
|------------------------------------------------------|-----|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol <sup>[1]</sup>                                | Pin | Type <sup>[2]</sup> | Description                                                                                                                                                                                                         |  |
| DATA5                                                | 47  | I/O                 | bit 5 of bidirectional data.                                                                                                                                                                                        |  |
|                                                      |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                     |  |
| DATA6                                                | 48  | I/O                 | bit 6 of bidirectional data.                                                                                                                                                                                        |  |
|                                                      |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                     |  |
| DATA7                                                | 49  | I/O                 | bit 7 of bidirectional data.                                                                                                                                                                                        |  |
|                                                      |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                     |  |
| DATA8                                                | 50  | I/O                 | bit 8 of bidirectional data.                                                                                                                                                                                        |  |
|                                                      |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                     |  |
| DATA9                                                | 51  | I/O                 | bit 9 of bidirectional data.                                                                                                                                                                                        |  |
|                                                      |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                     |  |
| DATA10                                               | 52  | I/O                 | bit 10 of bidirectional data.                                                                                                                                                                                       |  |
|                                                      |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                     |  |
| DATA11                                               | 53  | I/O                 | bit 11 of bidirectional data.                                                                                                                                                                                       |  |
|                                                      |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                     |  |
| DATA12                                               | 54  | I/O                 | bit 12 of bidirectional data.                                                                                                                                                                                       |  |
|                                                      |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                     |  |
| DATA13                                               | 55  | I/O                 | bit 13 of bidirectional data.                                                                                                                                                                                       |  |
|                                                      |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                     |  |
| DATA14                                               | 56  | I/O                 | bit 14 of bidirectional data.                                                                                                                                                                                       |  |
|                                                      |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                     |  |
| DATA15                                               | 57  | I/O                 | bit 15 of bidirectional data.                                                                                                                                                                                       |  |
|                                                      |     |                     | bidirectional pad; push pull output; 5 ns slew rate control; TTL; 5 V tolerant.                                                                                                                                     |  |
| V <sub>CC(3.3)</sub> <sup>[3]</sup>                  | 58  | -                   | supply voltage (3.3 V $\pm$ 0.3 V); supplies internal digital circuits or it is the tapped out voltage from the internal regulator; this regulated voltage cannot be used to drive external devices; see Section 10 |  |
| XTAL2                                                | 59  | 0                   | crystal oscillator output (12 MHz); connect a fundamental parallel-resonant crystal; leave this pin open when using an external clock source on pin XTAL1                                                           |  |
| XTAL1                                                | 60  | I                   | crystal oscillator input (12 MHz); connect a fundamental<br>parallel-resonant crystal or an external clock source<br>(leaving pin XTAL2 unconnected)                                                                |  |
| DGND                                                 | 61  | -                   | digital ground                                                                                                                                                                                                      |  |
|                                                      |     |                     |                                                                                                                                                                                                                     |  |

## Table 2: Pin description for LOEP64 continued

|                                     |            |                     | USB 2.0 HS interface device                                                                                                                                                                                         |
|-------------------------------------|------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Table 2:                            | Pin descri | ption for I         | LQFP64 continued                                                                                                                                                                                                    |
| Symbol <sup>[1]</sup>               | Pin        | Type <sup>[2]</sup> | Description                                                                                                                                                                                                         |
| WAKEUP                              | 62         | I                   | wake-up input (edge triggered); a LOW-to-HIGH transition generates a remote wake-up from 'suspend' state.                                                                                                           |
|                                     |            |                     | input pad; TTL with hysteresis; with internal pull-down resistor; 5 V tolerant.                                                                                                                                     |
| TEST                                | 63         | 0                   | test output; this pin is used for test purposes only                                                                                                                                                                |
| V <sub>CC(3.3)</sub> <sup>[3]</sup> | 64         | -                   | supply voltage (3.3 V $\pm$ 0.3 V); supplies internal digital circuits or it is the tapped out voltage from the internal regulator; this regulated voltage cannot be used to drive external devices; see Section 10 |

**ISP1581** 

#### Та

[1] Symbol names with an overscore (e.g. NAME) represent active LOW signals.

[2] All outputs and I/O pins can source 4 mA of current.

[3] Add a decoupling capacitor (0.1  $\mu$ F) to all the supply pins. For better EMI results, add a 0.01  $\mu$ F capacitor in parallel to the 0.1  $\mu$ F.

[4] The DMA bus is in three-state until a DMA command (see Section 9.4.1) is executed.

[5] The control signals are not three-state.

# 7. Functional description

The ISP1581 is a high-speed USB device controller. It implements the USB 2.0/1.1 physical layer, the packet protocol layer and maintains up to 16 USB endpoints concurrently (control IN and control OUT, 7 IN and 7 OUT configurable) along with Endpoint EP0setup, which is used to access the setup buffer. *USB Chapter 9* protocol handling is executed by means of external firmware.

The ISP1581 has a fast general-purpose interface for communication with most types of microcontrollers/processors. This Microcontroller Interface is configured by pins BUS\_CONF, MODE1 and MODE0 to accommodate most interface types. Two bus configurations are available, selected via input BUS\_CONF during power-up:

- Generic Processor mode (BUS\_CONF = 1):
  - AD[7:0]: 8-bit address bus (selects target register)
  - DATA[15:0]: 16-bit data bus (shared by processor and DMA)
  - Control signals:  $R/\overline{W}$  and  $\overline{DS}$  or  $\overline{RD}$  and  $\overline{WR}$  (selected via pin MODE0),  $\overline{CS}$
  - DMA interface (generic slave mode only): uses lines DATA[15:0] as data bus, DIOR and DIOW as dedicated read and write strobes.
- Split Bus mode (BUS\_CONF = 0):
  - AD[7:0]: 8-bit local microprocessor bus (multiplexed address/data)
  - DATA[15:0]: 16-bit DMA data bus
  - Control signals: CS, ALE or A0 (selected via pin MODE1), R/W and DS or RD and WR (selected via pin MODE0)
  - DMA interface (master or slave mode): uses DIOR and DIOW as dedicated read and write strobes.

For high-bandwidth data transfer, the integrated DMA handler can be invoked to transfer data to/from external memory or devices. The DMA Interface can be configured by writing to the proper DMA registers (see Section 9.4).

The ISP1581 supports high-speed USB 2.0 and full-speed USB 1.1 signaling. Detection of the USB signaling speed is done automatically.

ISP1581 has 8 kbytes of internal FIFO memory, which is shared among the enabled USB endpoints.

There are 7 IN endpoints, 7 OUT endpoints and 2 control endpoints that are a fixed 64 bytes long. Any of the 7 IN and 7 OUT endpoints can be separately enabled or disabled. The endpoint type (interrupt, isochronous or bulk) and packet size of these endpoints can be individually configured depending on the requirements of the application. Optional double buffering increases the data throughput of these data endpoints.

The ISP1581 requires a single supply of 3.3 V or 5.0 V, depending on the I/O voltage. It has 5.0 V tolerant I/O pads and has an internal 3.3 V regulator for powering the analog transceiver.

The ISP1581 operates on a 12 MHz crystal oscillator. An integrated  $40 \times$  PLL clock multiplier generates the internal sampling clock of 480 MHz.

9397 750 09665

# 7.1 USB 2.0 transceiver

The analog transceiver interfaces directly to the USB cable via integrated termination resistors. The high-speed transceiver requires an external resistor (12.0 k $\Omega \pm 1\%$ ) between pin RREF and ground to ensure an accurate current mirror that is used to generate the USB 2.0 current drive. A full-speed transceiver is integrated as well. This makes the ISP1581 compliant with USB 2.0 and USB 1.1, supporting both the high-speed and full-speed physical layer. After automatic speed detection, the Philips Serial Interface Engine sets the transceiver to use either high-speed or full-speed signaling.

# 7.2 Philips Serial Interface Engine (SIE)

The Philips SIE implements the full USB protocol layer. It is completely hardwired for speed and needs no firmware intervention. The functions of this block include: synchronization pattern recognition, parallel/serial conversion, bit (de-)stuffing, CRC checking/generation, Packet IDentifier (PID) verification/generation, address recognition, handshake evaluation/generation.

# 7.3 Philips HS (High-Speed) Transceiver

# 7.3.1 Philips Parallel Interface Engine

In the HS Transceiver, The Philips PIE interface uses a 16 bit Parallel bi-directional data interface. The functions of the HS (High-speed) module also include Bit-stuffing/De-stuffing and NRZI Encoding/Decoding logic.

## 7.3.2 Peripheral circuit

To maintain a constant current driver for HS (High-Speed) transmit circuits and to bias other analog circuits, an internal band-gap reference circuit and RREF resistor are used to form the reference current. This circuit requires an external precision resistor (12.0 k $\Omega \pm 1\%$ ) connected to analog ground.

## 7.3.3 HS detection

ISP1581 handles more than one electrical state (FS/HS) under the USB specification. When the USB cable is connected from the device to the host controller, at first the device ISP1581 defaults to the Full-speed (FS) state until it sees a bus reset from the host controller.

During the bus reset, the device initiates a HS chirp to detect whether the host-controller supports USB 2.0 or USB 1.1. Chirping must be done with the pull-up resistor connected and the internal termination resistors disabled. If the HS handshake shows that there is a HS host connected, then ISP1581 switches to the HS state.

In HS state, the ISP1581 observes the bus for periodic activity. If the bus remains inactive for 3 ms, the device switches to the FS state to check for an SE0(Single-ended zero) condition on the USB bus. If an SE0 condition is detected for the designated time window(100  $\mu$ s to 875  $\mu$ s, see section 7.1.7.6 of the *USB specification Rev. 2.0*), the ISP1581 switches to the HS chirp state again to do a HS detection handshake. Otherwise, the ISP1581 remains in the FS state adhering to the bus-suspend specification.

# 7.4 Voltage regulators

Two 5 V to 3.3 V voltage regulators are integrated on-chip to separately supply the analog transceiver and the internal logic. The output of these voltage regulators are termed as  $V_{CCA(3.3)}$  and  $V_{CC(3.3)}$  to distinguish them as being used for the analog block and the digital block, respectively. The pin  $V_{CCA(3.3)}$  is also used to supply an external 1.5 k $\Omega$  pull-up resistor on the D+ line.

**Remark:** Pins  $V_{CCA(3.3)}$  and  $V_{CC(3.3)}$  cannot be used to supply external devices.

# 7.5 Memory Management Unit (MMU) and integrated RAM

The MMU and the integrated RAM provide the conversion between the USB speed (full speed: 12 Mbit/s, high speed: 480 Mbit/s) and the Microcontroller Handler or the DMA Handler. The data from the USB Bus is stored in the integrated RAM, which is cleared only when the microcontroller has read/written all data from/to the corresponding endpoint buffer or when the DMA Handler has read/written all data from/to the endpoint buffer. The endpoint buffer can also be cleared forcibly by setting the CLBUF bit in the control function register. A total of 8 kbytes RAM is available for buffering.

# 7.6 SoftConnect

The connection to the USB is established by pulling the D+ line (for full-speed devices) HIGH through a 1.5 k $\Omega$  pull-up resistor. In the ISP1581 an external 1.5 k $\Omega$  pull-up resistor must be connected between pins RPU and V<sub>CCA(3.3)</sub>. The RPU pin connects the pull-up resistor to the D+ line, when bit SOFTCT in the Mode register is set (see Table 7). After a hardware reset the pull-up resistor is disconnected by default (SOFTCT = 0). Bit SOFTCT remains unchanged by a USB bus reset.

# 7.7 Microcontroller/Processor Interface and Microcontroller/Processor Handler

The Microcontroller Interface allows direct interfacing to most microcontrollers. The interface is configured at power-up via inputs BUS\_CONF, MODE1 and MODE0.

When BUS\_CONF is set to logic 1, the Microcontroller Interface switches to the **Generic Processor mode** in which AD[7:0] is the 8-bit address bus and DATA[15:0] is the separate 16-bit data bus. If BUS\_CONF is made logic 0, the interface is in the **Split Bus mode**, where AD[7:0] is the local microprocessor bus (multiplexed address/data) and DATA[15:0] is solely used as the DMA bus.

If pin MODE0 is set to logic 1, pins  $\overline{RD}$  and  $\overline{WR}$  are the read and write strobes (8051 style). If pin MODE0 is logic 0, pins R/W and  $\overline{DS}$  pins represent the direction and data strobe (Motorola style).

When pin MODE1 is made logic 0, ALE is used to latch the multiplexed address on pins AD[7:0]. If pin MODE1 is set to logic 1, A0 is used to indicate address or data. Pin MODE1 is only used in Split Bus mode: in Generic Processor mode it must be tied to  $V_{CC(5.0)}$  (logic 1).

The Microcontroller Handler allows the external microcontroller to access the register set in the Philips SIE as well as the DMA Handler. The initialization of the DMA configuration is done via the Microcontroller Handler.

# 7.8 DMA Interface and DMA Handler

The DMA block can be subdivided into two blocks: the DMA Handler and the DMA Interface.

The firmware writes to the DMA Command register to start a DMA transfer (see Table 28). The command opcode determines whether a generic DMA, PIO, MDMA or UDMA transfer will start. The Handler interfaces to the same FIFO (internal RAM) as used by the USB core. Upon receiving the DMA Command, the DMA Handler directs the data from the internal RAM to the external DMA device or from the external DMA device to the internal RAM.

The DMA Interface configures the timings and the DMA handshake. Data can be transferred either using DIOR and DIOW strobes or by the DACK and DREQ handshakes. The different DMA configurations are set up by writing to the DMA Configuration register (see Table 33 and Table 34).

For an IDE-based storage interface, the applicable DMA modes are PIO (Parallel I/O), MDMA (Multi word DMA; ATA), and UDMA (Ultra DMA; ATA).

For a generic DMA interface, the DMA modes that can be used are Generic DMA (Slave) and MDMA (Master).

# 7.9 System Controller

The System Controller implements the USB power-down capabilities of the ISP1581. Registers are protected against data corruption during wake-up following a 'resume' (from the 'suspend' state) by locking the write access until an unlock code has been written in the "Unlock Device" register.

# 8. Modes of operation

The ISP1581 has two bus configuration modes, selected via pin BUS\_CONF/DA0 at power-up:

- Split Bus mode (BUS\_CONF = 0): 8-bit multiplexed address/data bus and separate 8-bit/16-bit DMA bus
- Generic Processor mode (BUS\_CONF = 1); separate 8-bit address and 16-bit data bus

Details of the bus configurations for each mode are given in Table 3. Typical interface circuits for each mode are given in Section 14.

#### Table 3: Bus configuration modes

| BUS_CONF | PIO width         | DMA       | width     | Description                                                                                                         |
|----------|-------------------|-----------|-----------|---------------------------------------------------------------------------------------------------------------------|
|          |                   | DMAWD = 0 | DMAWD = 1 |                                                                                                                     |
| 0        | AD[7:0]           | D[7:0]    | D[15:0]   | <b>Split Bus mode:</b> multiplexed address/data on pins AD[7:0]; separate 8/16-bit DMA bus on pins DATA[15:0]       |
| 1        | A[7:0]<br>D[15:0] | D[7:0]    | D[15:0]   | <b>Generic Processor mode:</b> separate 8-bit address on pins AD[7:0]; 16-bit data (PIO and DMA) on pins DATA[15:0] |

# 9. Register descriptions

#### Table 4: Register summary

| Name                     | Destination    | Address<br>(Hex) | Description                                                    | Size<br>(bytes) |
|--------------------------|----------------|------------------|----------------------------------------------------------------|-----------------|
| Initialization registers |                |                  |                                                                |                 |
| Address                  | device         | 00               | USB device address + enable                                    | 1               |
| Mode                     | device         | 0C               | power-down options, global interrupt enable, SoftConnect       | 1               |
| Interrupt Configuration  | device         | 10               | interrupt sources, trigger mode, output polarity               | 1               |
| Interrupt Enable         | device         | 14               | interrupt source enabling                                      | 4               |
| DMA Configuration        | DMA controller | 38               | see sub-section "DMA registers"                                | 2               |
| DMA Hardware             | DMA controller | 3C               | see sub-section "DMA registers"                                | 1               |
| Data flow registers      |                |                  |                                                                |                 |
| Endpoint Index           | endpoints      | 2C               | endpoint selection, data flow direction                        | 1               |
| Control Function         | endpoint       | 28               | endpoint buffer management                                     | 1               |
| Data Port                | endpoint       | 20               | data access to endpoint FIFO                                   | 2               |
| Buffer Length            | endpoint       | 1C               | packet size counter                                            | 2               |
| Endpoint MaxPacketSize   | endpoint       | 04               | maximum packet size                                            | 2               |
| Endpoint Type            | endpoint       | 08               | selects endpoint type: control, isochronous, bulk or interrupt | 2               |
| Short Packet             | endpoint       | 24               | short packet received on OUT endpoint                          | 2               |

# USB 2.0 HS interface device

**ISP1581** 

| DMA registers         PMA command         DMA controller         30         controls all DMA transfers         1           DMA Transfer Counter         DMA controller         34         sets byte count for DMA Transfer         4           DMA Configuration         DMA controller         38 (byte 0)         sets GDMA configuration (Counter neable, burst length, data strobing, bus width)         1           39 (byte 1)         sets ATA configuration (CORPY enable, mode selection: ATA/UDMA/MDMA/PIO)         1           DMA Hardware         DMA controller         3C         endian type, master/slave selection, signal polarity for DACK, DREQ, DIOW, DIOR         1           1F0 Task File         ATAPI peripheral         48         IDE device access         1           1F2 Task File         ATAPI peripheral         49         IDE device access         1           1F3 Task File         ATAPI peripheral         48         IDE device access         1           1F3 Task File         ATAPI peripheral         4B         IDE device access         1           1F5 Task File         ATAPI peripheral         4C         IDE device access         1           1F5 Task File         ATAPI peripheral         4E         IDE device access         1           1F7 Task File         ATAPI peripheral         4F         IDE device a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Name                 | Destination      | Address<br>(Hex) | Description                                | Size<br>(bytes) |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|------------------|--------------------------------------------|-----------------|
| DMA Transfer Counter         DMA controller         34         sets byte count for DMA Transfer         4           DMA Configuration         DMA controller         38 (byte 0)         sets GDMA configuration (counter enable, burst length, data strobing, bus width)         1           39 (byte 1)         sets ATA configuration (ICRDY enable, mode selection, XTA/UDMA/MDMA/PIC)         1           DMA Hardware         DMA controller         3C         endian type, master/stave selection, signal polarity for DACK, DREQ, DIOW, DIOR         2           1F0 Task File         ATAPI peripheral         40         single address word register: byte 0 (lower byte) is accessed first         1           1F3 Task File         ATAPI peripheral         48         IDE device access         1           1F3 Task File         ATAPI peripheral         4B         IDE device access         1           1F3 Task File         ATAPI peripheral         4D         IDE device access         1           1F5 Task File         ATAPI peripheral         4D         IDE device access         1           1F6 Task File         ATAPI peripheral         4E         IDE device access         1           1F7 Task File         ATAPI peripheral         4E         IDE device access         1           3F6 Task File         ATAPI peripheral         4E <t< td=""><td>DMA registers</td><td></td><td></td><td></td><td></td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | DMA registers        |                  |                  |                                            |                 |
| DMA Configuration         DMA controller         38 (byte 0)         sets GDMA configuration (counter enable, burst length, data strobing, bus width)         1           39 (byte 1)         sets ATA configuration (IQRDY enable, mode selection: ATA/UDMA/MDMA/PIO)         1           DMA Hardware         DMA controller         3C         endian type, master/slave selection, signal 1           1F0 Task File         ATAPI peripheral         40         single address word register: byte 0 (lower 2           1F1 Task File         ATAPI peripheral         48         IDE device access         1           1F2 Task File         ATAPI peripheral         48         IDE device access         1           1F3 Task File         ATAPI peripheral         4A         IDE device access         1           1F4 Task File         ATAPI peripheral         4A         IDE device access         1           1F5 Task File         ATAPI peripheral         4C         IDE device access         1           1F6 Task File         ATAPI peripheral         4D         IDE device access         1           1F7 Task File         ATAPI peripheral         4E         IDE device access         1           3F6 Task File         ATAPI peripheral         4E         IDE device access         1           1F7 Task File         ATAPI pe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | DMA Command          | DMA controller   | 30               | controls all DMA transfers                 | 1               |
| $ \frac{1}{39 (byte 1)} = 1$ | DMA Transfer Counter | DMA controller   | 34               | sets byte count for DMA Transfer           | 4               |
| mode selection: ATA/UDMA/MDMA/PIO)DMA HardwareDMA controller3Cendian type, master/slave selection, signal11F0 Task FileATAPI peripheral40single address word register: byte 0 (lower<br>byte) is accessed first21F1 Task FileATAPI peripheral48IDE device access11F2 Task FileATAPI peripheral49IDE device access11F3 Task FileATAPI peripheral49IDE device access11F3 Task FileATAPI peripheral4AIDE device access11F4 Task FileATAPI peripheral4BIDE device access11F5 Task FileATAPI peripheral4DIDE device access11F6 Task FileATAPI peripheral4DIDE device access11F7 Task FileATAPI peripheral4EIDE device access11F7 Task FileATAPI peripheral4EIDE device access13F7 Task FileATAPI peripheral4EIDE device access13F7 Task FileATAPI peripheral4EIDE device access1DMA Interrupt ReasonDMA controller50 (byte 0)shows reason (source) for DMA interrupt1DMA EndpointDMA controller54 (byte 0)enables DMA interrupt sources1DMA EndpointDMA controller58selects endpoint FIFO, data flow direction1DMA Strobe TimingDMA controller58selects endpoint FIFO, data flow direction1DMA EndpointDMA controller58<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | DMA Configuration    | DMA controller   | 38 (byte 0)      | <b>u</b>                                   | 1               |
| polarity for DACK, DREQ, DIOW, DIOR1F0 Task FileATAPI peripheral40single address word register: byte 0 (lower byte) is accessed first21F1 Task FileATAPI peripheral48IDE device access11F2 Task FileATAPI peripheral49IDE device access11F3 Task FileATAPI peripheral4AIDE device access11F4 Task FileATAPI peripheral4AIDE device access11F5 Task FileATAPI peripheral4CIDE device access11F6 Task FileATAPI peripheral4DIDE device access11F7 Task FileATAPI peripheral4AIDE device access13F6 Task FileATAPI peripheral4EIDE device access13F7 Task FileATAPI peripheral4FIDE device access13F6 Task FileATAPI peripheral4FIDE device access13F7 Task FileATAPI peripheral4FIDE device access11DMA Interrupt ReasonDMA controller50 (byte 0)shows reason (source) for DMA interrupt1DMA Interrupt ReasonDMA controller54 (byte 0)enables DMA interrupt sources1DMA Interrupt EnableDMA controller56selects endpoint FIFO, data flow direction1DMA strobe TimingDMA controller60strobe duration in UDMA/MDMA mode1DMA strobe TimingDMA controller61strobe save/restore firm ware status3Frame Numberdevice74<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                      |                  | 39 (byte 1)      | <b>0</b>                                   | 1               |
| If Task FileATAPI peripheral48IDE device access11F2 Task FileATAPI peripheral49IDE device access11F3 Task FileATAPI peripheral4AIDE device access11F3 Task FileATAPI peripheral4BIDE device access11F4 Task FileATAPI peripheral4BIDE device access11F5 Task FileATAPI peripheral4CIDE device access11F6 Task FileATAPI peripheral4DIDE device access11F7 Task FileATAPI peripheral4EIDE device access13F6 Task FileATAPI peripheral4EIDE device access13F7 Task FileATAPI peripheral4FIDE device access13F7 Task FileATAPI peripheral4FIDE device access1DMA Interrupt ReasonDMA controller50 (byte 0)<br>51 (byte 1)shows reason (source) for DMA interrupt<br>55 (byte 1)1DMA EndpointDMA controller58selects endpoint FIFO, data flow direction1DMA Strobe TimingDMA controller60strobe duration in UDMA/MDMA mode1Oma EndpointIdevice70product ID code and hardware version3Frame Numberdevice74last successfully received Start Of Frame:<br>lower byte (byte 0) is accessed first2Chip IDdevice72re-ables register access after 'suspend'2Uhlock Devicedevice7Cre-ables register access after 'suspend'2 </td <td>DMA Hardware</td> <td>DMA controller</td> <td>3C</td> <td></td> <td>1</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | DMA Hardware         | DMA controller   | 3C               |                                            | 1               |
| 1F2 Task FileATAPI peripheral49IDE device access11F3 Task FileATAPI peripheral4AIDE device access11F4 Task FileATAPI peripheral4BIDE device access11F5 Task FileATAPI peripheral4CIDE device access11F6 Task FileATAPI peripheral4DIDE device access11F7 Task FileATAPI peripheral44IDE device access (write only; reading returns FFH)13F6 Task FileATAPI peripheral4EIDE device access13F7 Task FileATAPI peripheral4FIDE device access1MA Interrupt ReasonDMA controller50 (byte 0)<br>51 (byte 1)shows reason (source) for DMA interrupt 1<br>11DMA Interrupt EnableDMA controller54 (byte 0)<br>55 (byte 1)enables DMA interrupt sources1DMA EndpointDMA controller58selects endpoint FIFO, data flow direction1DMA Strobe TimingDMA controller60strobe duration in UDMA/MDMA mode1General registersI111Interruptdevice70product ID code and hardware version3Frame Numberdevice74last successed first2Scratchdevice78allows save/restore of firmware status2Unlock Devicedevice7Cre-enables register access after 'suspend'2Test ModePHY84direct setting of D+, D- states, loopback1 <td>1F0 Task File</td> <td>ATAPI peripheral</td> <td>40</td> <td></td> <td>2</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1F0 Task File        | ATAPI peripheral | 40               |                                            | 2               |
| 1F3 Task FileATAPI peripheral4AIDE device access11F4 Task FileATAPI peripheral4BIDE device access11F5 Task FileATAPI peripheral4CIDE device access11F6 Task FileATAPI peripheral4DIDE device access (write only; reading returns FFH)13F6 Task FileATAPI peripheral4EIDE device access13F6 Task FileATAPI peripheral4EIDE device access13F7 Task FileATAPI peripheral4FIDE device access1DMA Interrupt ReasonDMA controller50 (byte 0)<br>51 (byte 1)shows reason (source) for DMA interrupt<br>11DMA Interrupt EnableDMA controller54 (byte 0)<br>55 (byte 1)enables DMA interrupt sources1DMA EndpointDMA controller58selects endpoint FIFO, data flow direction1DMA Strobe TimingDMA controller60strobe duration in UDMA/MDMA mode1General registersI1ast successfully received Start Of Frame;<br>lower byte (byte 0) is accessed first3Frame Numberdevice74alst successfully received Start Of Frame;<br>lower byte (byte 0) is accessed first2Unlock Devicedevice78allows save/restore of firmware status<br>during 'suspend'2Unlock Devicedevice72re-enables register access after 'suspend'2Test ModePHY84direct setting of D+, D- states, loopback1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1F1Task File         | ATAPI peripheral | 48               | IDE device access                          | 1               |
| 1F4 Task FileATAPI peripheral4BIDE device access11F5 Task FileATAPI peripheral4CIDE device access11F6 Task FileATAPI peripheral4DIDE device access11F7 Task FileATAPI peripheral44IDE device access (write only; reading<br>returns FFH)13F6 Task FileATAPI peripheral4EIDE device access13F7 Task FileATAPI peripheral4FIDE device access13F7 Task FileATAPI peripheral4FIDE device access1DMA Interrupt ReasonDMA controller50 (byte 0)<br>51 (byte 1)shows reason (source) for DMA interrupt<br>11DMA Interrupt EnableDMA controller54 (byte 0)<br>55 (byte 1)enables DMA interrupt sources1DMA EndpointDMA controller58selects endpoint FIFO, data flow direction1DMA Strobe TimingDMA controller60strobe duration in UDMA/MDMA mode1OHA Strobe TimingDMA controller58selects endpoint FIFO, data flow direction1Interruptdevice70product ID code and hardware version3Frame Numberdevice74last successfully received Start Of Frame;<br>lower byte (byte 0) is accessed first2Unlock Devicedevice78allows save/restore of firmware status<br>during 'suspend'2Unlock Devicedevice7Cre-enables register access after 'suspend'2Test ModePHY84direct setting of D+, D- sta                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1F2 Task File        | ATAPI peripheral | 49               | IDE device access                          | 1               |
| 1F5 Task FileATAPI peripheral4CIDE device access11F6 Task FileATAPI peripheral4DIDE device access11F7 Task FileATAPI peripheral44IDE device access (write only; reading returns FFH)13F6 Task FileATAPI peripheral4EIDE device access13F7 Task FileATAPI peripheral4FIDE device access13F7 Task FileATAPI peripheral4FIDE device access1DMA Interrupt ReasonDMA controller50 (byte 0)<br>51 (byte 1)shows reason (source) for DMA interrupt 1<br>61DMA Interrupt EnableDMA controller54 (byte 0)<br>55 (byte 1)enables DMA interrupt sources1DMA EndpointDMA controller58selects endpoint FIFO, data flow direction1DMA Strobe TimingDMA controller58shows interrupt sources4Chip IDdevice18shows interrupt sources3Frame Numberdevice70product ID code and hardware version3Frame Numberdevice78allows save/restore of firmware status<br>during 'suspend'2Unlock Devicedevice7Cre-enables register access after 'suspend'2Test ModePHY84direct setting of D+, D- states, loopback1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1F3 Task File        | ATAPI peripheral | 4A               | IDE device access                          | 1               |
| 1F6 Task FileATAPI peripheral4DIDE device access11F7 Task FileATAPI peripheral44IDE device access (write only; reading returns FFH)13F6 Task FileATAPI peripheral4EIDE device access13F7 Task FileATAPI peripheral4FIDE device access13F7 Task FileATAPI peripheral4FIDE device access1DMA Interrupt ReasonDMA controller50 (byte 0)shows reason (source) for DMA interrupt1DMA Interrupt EnableDMA controller54 (byte 0)<br>55 (byte 1)enables DMA interrupt sources1DMA EndpointDMA controller58selects endpoint FIFO, data flow direction1DMA Strobe TimingDMA controller60strobe duration in UDMA/MDMA mode1General registersInterruptdevice70product ID code and hardware version3Frame Numberdevice74last successfully received Start Of Frame:<br>lower byte (byte 0) is accessed first2Scratchdevice78allows save/restore of firmware status<br>during 'suspend'2Unlock Devicedevice7Cre-enables register access after 'suspend'2Test ModePHY84direct setting of D+, D- states, loopback1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1F4 Task File        | ATAPI peripheral | 4B               | IDE device access                          | 1               |
| 1F7 Task FileATAPI peripheral44IDE device access (write only; reading<br>returns FFH)13F6 Task FileATAPI peripheral4EIDE device access13F7 Task FileATAPI peripheral4FIDE device access1DMA Interrupt ReasonDMA controller50 (byte 0)<br>51 (byte 1)shows reason (source) for DMA interrupt<br>11DMA Interrupt EnableDMA controller54 (byte 0)<br>55 (byte 1)enables DMA interrupt sources<br>11DMA EndpointDMA controller58selects endpoint FIFO, data flow direction1DMA Strobe TimingDMA controller60strobe duration in UDMA/MDMA mode1General registersInterruptdevice18shows interrupt sources4Chip IDdevice70product ID code and hardware version3Frame Numberdevice74last successfully received Start Of Frame:<br>lower byte (byte 0) is accessed first2Unlock Devicedevice76re-enables register access after 'suspend'2Unlock DevicePHY84direct setting of D+, D- states, loopback1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1F5 Task File        | ATAPI peripheral | 4C               | IDE device access                          | 1               |
| returns FFH)3F6 Task FileATAPI peripheral4EIDE device access13F7 Task FileATAPI peripheral4FIDE device access1DMA Interrupt ReasonDMA controller50 (byte 0)<br>51 (byte 1)shows reason (source) for DMA interrupt<br>11DMA Interrupt EnableDMA controller54 (byte 0)<br>55 (byte 1)enables DMA interrupt sources<br>11DMA EndpointDMA controller58selects endpoint FIFO, data flow direction1DMA Strobe TimingDMA controller60strobe duration in UDMA/MDMA mode1General registersInterruptdevice18shows interrupt sources4Chip IDdevice70product ID code and hardware version3Frame Numberdevice74last successfully received Start Of Frame:<br>lower byte (byte 0) is accessed first2Scratchdevice78allows save/restore of firmware status<br>during 'suspend'2Unlock DevicePHY84direct setting of D+, D- states, loopback1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1F6 Task File        | ATAPI peripheral | 4D               | IDE device access                          | 1               |
| 3F7 Task FileATAPI peripheral4FIDE device access1DMA Interrupt ReasonDMA controller50 (byte 0)<br>51 (byte 1)shows reason (source) for DMA interrupt1DMA Interrupt EnableDMA controller54 (byte 0)<br>55 (byte 1)enables DMA interrupt sources1DMA EndpointDMA controller58selects endpoint FIFO, data flow direction1DMA Strobe TimingDMA controller60strobe duration in UDMA/MDMA mode1General registersImage: strope duration in UDMA/MDMA mode11Interruptdevice18shows interrupt sources4Chip IDdevice70product ID code and hardware version3Frame Numberdevice74last successfully received Start Of Frame:<br>lower byte (byte 0) is accessed first2Scratchdevice78allows save/restore of firmware status<br>during 'suspend'2Unlock Devicedevice7Cre-enables register access after 'suspend'2Test ModePHY84direct setting of D+, D- states, loopback1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1F7 Task File        | ATAPI peripheral | 44               |                                            | 1               |
| DMA Interrupt ReasonDMA controller $50 (byte 0)$<br>$51 (byte 1)$ shows reason (source) for DMA interrupt1DMA Interrupt EnableDMA controller $54 (byte 0)$<br>$55 (byte 1)$ enables DMA interrupt sources1DMA EndpointDMA controller $58$ selects endpoint FIFO, data flow direction1DMA Strobe TimingDMA controller $60$ strobe duration in UDMA/MDMA mode1General registersImage: selects endpoint FIFO, data flow direction1Interruptdevice18shows interrupt sources4Chip IDdevice70product ID code and hardware version3Frame Numberdevice74last successfully received Start Of Frame:<br>lower byte (byte 0) is accessed first2Scratchdevice78allows save/restore of firmware status<br>during 'suspend'2Unlock DevicePHY84direct setting of D+, D- states, loopback1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3F6 Task File        | ATAPI peripheral | 4E               | IDE device access                          | 1               |
| 51 (byte 1)1DMA Interrupt EnableDMA controller54 (byte 0)<br>55 (byte 1)enables DMA interrupt sources<br>11DMA EndpointDMA controller58selects endpoint FIFO, data flow direction1DMA Strobe TimingDMA controller60strobe duration in UDMA/MDMA mode1Ceneral registersInterruptdevice18shows interrupt sources4Chip IDdevice70product ID code and hardware version3Frame Numberdevice74last successfully received Start Of Frame:<br>lower byte (byte 0) is accessed first2Scratchdevice78allows save/restore of firmware status<br>during 'suspend'2Unlock DevicePHY84direct setting of D+, D- states, loopback1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3F7 Task File        | ATAPI peripheral | 4F               | IDE device access                          | 1               |
| DMA Interrupt EnableDMA controller54 (byte 0)<br>55 (byte 1)enables DMA interrupt sources1DMA EndpointDMA controller58selects endpoint FIFO, data flow direction1DMA Strobe TimingDMA controller60strobe duration in UDMA/MDMA mode1General registersImage: Selects endpoint FIFO, data flow direction11Interruptdevice18shows interrupt sources4Chip IDdevice70product ID code and hardware version3Frame Numberdevice74last successfully received Start Of Frame:<br>lower byte (byte 0) is accessed first2Scratchdevice78allows save/restore of firmware status<br>during 'suspend'2Unlock Devicedevice7Cre-enables register access after 'suspend'2Test ModePHY84direct setting of D+, D- states, loopback1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | DMA Interrupt Reason | DMA controller   | 50 (byte 0)      | shows reason (source) for DMA interrupt    | 1               |
| 55 (byte 1)1DMA EndpointDMA controller58selects endpoint FIFO, data flow direction1DMA Strobe TimingDMA controller60strobe duration in UDMA/MDMA mode1General registers60strobe duration in UDMA/MDMA mode1Interruptdevice18shows interrupt sources4Chip IDdevice70product ID code and hardware version3Frame Numberdevice74last successfully received Start Of Frame:<br>lower byte (byte 0) is accessed first2Scratchdevice78allows save/restore of firmware status<br>during 'suspend'2Unlock Devicedevice7Cre-enables register access after 'suspend'2Test ModePHY84direct setting of D+, D- states, loopback1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                      |                  | 51 (byte 1)      |                                            | 1               |
| DMA EndpointDMA controller58selects endpoint FIFO, data flow direction1DMA Strobe TimingDMA controller60strobe duration in UDMA/MDMA mode1General registersInterruptdevice18shows interrupt sources4Chip IDdevice70product ID code and hardware version3Frame Numberdevice74last successfully received Start Of Frame:<br>lower byte (byte 0) is accessed first2Scratchdevice78allows save/restore of firmware status<br>during 'suspend'2Unlock Devicedevice7Cre-enables register access after 'suspend'2Test ModePHY84direct setting of D+, D- states, loopback1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DMA Interrupt Enable | DMA controller   | 54 (byte 0)      | enables DMA interrupt sources              | 1               |
| DMA Strobe TimingDMA controller60strobe duration in UDMA/MDMA mode1General registersInterruptdevice18shows interrupt sources4Chip IDdevice70product ID code and hardware version3Frame Numberdevice74last successfully received Start Of Frame:<br>lower byte (byte 0) is accessed first2Scratchdevice78allows save/restore of firmware status<br>during 'suspend'2Unlock Devicedevice7Cre-enables register access after 'suspend'2Test ModePHY84direct setting of D+, D- states, loopback1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                      |                  | 55 (byte 1)      |                                            | 1               |
| General registersInterruptdevice18shows interrupt sources4Chip IDdevice70product ID code and hardware version3Frame Numberdevice74last successfully received Start Of Frame:<br>lower byte (byte 0) is accessed first2Scratchdevice78allows save/restore of firmware status<br>during 'suspend'2Unlock Devicedevice7Cre-enables register access after 'suspend'2Test ModePHY84direct setting of D+, D- states, loopback1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | DMA Endpoint         | DMA controller   | 58               | selects endpoint FIFO, data flow direction | 1               |
| Interruptdevice18shows interrupt sources4Chip IDdevice70product ID code and hardware version3Frame Numberdevice74last successfully received Start Of Frame:<br>lower byte (byte 0) is accessed first2Scratchdevice78allows save/restore of firmware status<br>during 'suspend'2Unlock Devicedevice7Cre-enables register access after 'suspend'2Test ModePHY84direct setting of D+, D- states, loopback1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | DMA Strobe Timing    | DMA controller   | 60               | strobe duration in UDMA/MDMA mode          | 1               |
| Chip IDdevice70product ID code and hardware version3Frame Numberdevice74last successfully received Start Of Frame:<br>lower byte (byte 0) is accessed first2Scratchdevice78allows save/restore of firmware status<br>during 'suspend'2Unlock Devicedevice7Cre-enables register access after 'suspend'2Test ModePHY84direct setting of D+, D- states, loopback1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | General registers    |                  |                  |                                            |                 |
| Frame Numberdevice74last successfully received Start Of Frame:<br>lower byte (byte 0) is accessed first2Scratchdevice78allows save/restore of firmware status<br>during 'suspend'2Unlock Devicedevice7Cre-enables register access after 'suspend'2Test ModePHY84direct setting of D+, D- states, loopback1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Interrupt            | device           | 18               | shows interrupt sources                    | 4               |
| Scratch       device       78       allows save/restore of firmware status during 'suspend'       2         Unlock Device       device       7C       re-enables register access after 'suspend'       2         Test Mode       PHY       84       direct setting of D+, D- states, loopback       1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Chip ID              | device           | 70               | product ID code and hardware version       | 3               |
| during 'suspend'         Unlock Device       device       7C       re-enables register access after 'suspend'       2         Test Mode       PHY       84       direct setting of D+, D- states, loopback       1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Frame Number         | device           | 74               | 2                                          | 2               |
| Test Mode     PHY     84     direct setting of D+, D- states, loopback     1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Scratch              | device           | 78               |                                            | 2               |
| 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Unlock Device        | device           | 7C               | re-enables register access after 'suspend' | 2               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Test Mode            | PHY              | 84               |                                            | 1               |

# Table 4: Register summary...continued

# 9.1 Register access

Register access depends on the bus width used:

- 8-bit bus: multi-byte registers are accessed lower byte (LSByte) first.
- 16-bit bus: for single-byte registers the upper byte (MSByte) must be ignored.

Endpoint specific registers are indexed via the Endpoint Index register. The target endpoint must be selected first, before accessing the following registers:

- Buffer Length
- Control Function
- Data Port
- Endpoint MaxPacketsize
- Endpoint Type
- Short Packet.

**Remark:** All reserved bits are not implemented. The bus and bus reset values are not defined. Therefore, writing to these reserved bits will have no effect.

## 9.2 Initialization registers

### 9.2.1 Address register (address: 00H)

This register is used to set the USB assigned address and enable the USB device. Table 5 shows the Address register bit allocation.

The DEVEN and DEVADDR bits will be cleared whenever a bus reset, a power-on reset or a soft reset occurs.

In response to the standard USB request SET\_ADDRESS, the firmware must write the (enabled) device address to the Address register, followed by sending an empty packet to the host. The **new** device address is activated when the host acknowledges the empty packet.

#### Table 5: Address register: bit allocation

| Bit       | 7     | 6            | 5   | 4 | 3 | 2 | 1 | 0 |  |
|-----------|-------|--------------|-----|---|---|---|---|---|--|
| Symbol    | DEVEN | DEVADDR[6:0] |     |   |   |   |   |   |  |
| Reset     | 0     | 00H          |     |   |   |   |   |   |  |
| Bus reset | 0     |              | 00H |   |   |   |   |   |  |
| Access    | R/W   |              | R/W |   |   |   |   |   |  |

| Table 6: Endpoint Configuration register: bit description | Table 6: | Endpoint | Configuration | n register: bi | it description |
|-----------------------------------------------------------|----------|----------|---------------|----------------|----------------|
|-----------------------------------------------------------|----------|----------|---------------|----------------|----------------|

|        |              | <b>o i</b>                                   |
|--------|--------------|----------------------------------------------|
| Bit    | Symbol       | Description                                  |
| 7      | DEVEN        | A logic 1 enables the device.                |
| 6 to 0 | DEVADDR[6:0] | This field specifies the USB device address. |

# 9.2.2 Mode register (address: 0CH)

This register consists of 1 byte (bit allocation: see Table 7). In 16-bit bus mode the upper byte is ignored.

The Mode register controls the resume, suspend and wake-up behavior, interrupt activity, soft reset, clock signals and SoftConnect operation.

| Table 1.  | mode register. Dit allocation |        |        |         |           |        |          |           |
|-----------|-------------------------------|--------|--------|---------|-----------|--------|----------|-----------|
| Bit       | 7                             | 6      | 5      | 4       | 3         | 2      | 1        | 0         |
| Symbol    | CLKAON                        | SNDRSU | GOSUSP | SFRESET | GLINTENA  | WKUPCS | reserved | SOFTCT    |
| Reset     | 0                             | 0      | 0      | 0       | 0         | 0      | -        | 0         |
| Bus reset | 0                             | 0      | 0      | 0       | unchanged | 0      | -        | unchanged |
| Access    | R/W                           | R/W    | R/W    | R/W     | R/W       | R/W    | -        | R/W       |

 Table 7:
 Mode register: bit allocation

| Table 8: | Mode register: bit description |                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|----------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit      | Symbol                         | Description                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 7        | CLKAON                         | <b>Clock Always On:</b> A logic 1 indicates that the internal clocks are always running even during 'suspend' state. A logic 0 switches off the internal oscillator and PLL, when they are not needed. During 'suspend' state, this bit must be set to logic 0 to meet the suspend current requirements. The clock is stopped after a delay of approximately 2 ms, following the setting of bit GOSUSP. |  |  |  |  |
| 6        | SNDRSU                         | <b>Send Resume:</b> Writing a logic 1 followed by a logic 0 will generate an upstream 'resume' signal of 10 ms duration, after a 5 ms delay.                                                                                                                                                                                                                                                            |  |  |  |  |
| 5        | GOSUSP                         | <b>Go Suspend:</b> Writing a logic 1 followed by a logic 0 will activate 'suspend' mode.                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 4        | SFRESET                        | <b>Soft Reset:</b> Writing a logic 1 followed by a logic 0 will enable a software-initiated reset to ISP1581. A soft reset is similar to a hardware-initiated reset (via the RESET pin).                                                                                                                                                                                                                |  |  |  |  |
| 3        | GLINTENA                       | <b>Global Interrupt Enable:</b> A logic 1 enables all interrupts.<br>Individual interrupts can be masked OFF by clearing the<br>corresponding bits in the Interrupt Enable register. Bus reset<br>value: unchanged.                                                                                                                                                                                     |  |  |  |  |
| 2        | WKUPCS                         | Wake-up on Chip Select: A logic 1 enables remote wake-up via a LOW level on input CS.                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 1        | -                              | reserved; must write logic 0                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 0        | SOFTCT                         | <b>SoftConnect:</b> A logic 1 enables the connection of the 1.5 k $\Omega$ pull-up resistor on pin RPU to the D+ line. Bus reset value: unchanged.                                                                                                                                                                                                                                                      |  |  |  |  |

### 9.2.3 Interrupt Configuration register (address: 10H)

This 1-byte register determines the behavior and polarity of the INT output. The bit allocation is shown in Table 9. When the USB SIE receives or generates a ACK, NAK or STALL, it will generate interrupts depending on three Debug mode bit fields:

- CDBGMOD[1:0]: interrupts for the Control endpoint 0
- DDBGMODIN[1:0]: interrupts for the DATA IN endpoints 1 to 7

• DDBGMODOUT[1:0]: interrupts for the DATA OUT endpoints 1 to 7.

The Debug mode settings for CDBGMOD, DDBGMODIN and DDBGMODOUT allow the user to individually configure when the ISP1581 will send an interrupt to the external microprocessor. Table 11 lists the available combinations.

Bit INTPOL controls the signal polarity of the INT output (active HIGH or LOW, rising or falling edge). For level-triggering bit INTLVL must be made logic 0. By setting INTLVL to logic 1 an interrupt will generate a pulse of 60 ns (edge-triggering).

 Table 9:
 Interrupt Configuration register: bit allocation

| Bit       | 7     | 6       | 5     | 4         | 3      | 2         | 1         | 0         |
|-----------|-------|---------|-------|-----------|--------|-----------|-----------|-----------|
| Symbol    | CDBGM | OD[1:0] | DDBGM | ODIN[1:0] | DDBGMC | DOUT[1:0] | INTLVL    | INTPOL    |
| Reset     | 03    | Η       | 03    | 03H       |        | 03H       |           | 0         |
| Bus reset | 03    | Η       | 03    | 03H       |        | 3H        | unchanged | unchanged |
| Access    | R/    | W       | R/    | W         | R      | R/W       | R/W       | R/W       |

| Table 10: | Interrupt Configuration register: bit description |                                                                                                                                                                            |  |  |
|-----------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit       | Symbol                                            | Description                                                                                                                                                                |  |  |
| 7 to 6    | CDBGMOD[1:0]                                      | Control 0 Debug Mode: values see Table 11                                                                                                                                  |  |  |
| 5 to 4    | DDBGMODIN[1:0]                                    | Data Debug Mode IN: values see Table 11                                                                                                                                    |  |  |
| 3 to 2    | DDBGMODOUT[1:0]                                   | Data Debug Mode OUT: values see Table 11                                                                                                                                   |  |  |
| 1         | INTLVL                                            | <b>Interrupt Level</b> : selects the signaling mode on output INT (0 = level, 1 = pulsed). In pulsed mode an interrupt produces a 60 ns pulse. Bus reset value: unchanged. |  |  |
| 0         | INTPOL                                            | <b>Interrupt Polarity:</b> selects signal polarity on output INT (0 = active LOW, 1 = active HIGH). Bus reset value: unchanged.                                            |  |  |

#### Table 11:Debug mode settings

| Value | CDBGMOD                                           | DDBGMODIN                                         | DDBGMODOUT                                              |
|-------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------------|
| 00H   | Interrupt on all ACK and NAK                      | Interrupt on all ACK<br>and NAK                   | Interrupt on all ACK, NYET and NAK                      |
| 01H   | Interrupt on all ACK.                             | Interrupt on ACK                                  | Interrupt on ACK and NYET                               |
| 1XH   | Interrupt on all ACK and first NAK <sup>[1]</sup> | Interrupt on all ACK and first NAK <sup>[1]</sup> | Interrupt on all ACK, NYET and first NAK <sup>[1]</sup> |

[1] First NAK: the first NAK on an IN or OUT token after a previous ACK response.

### 9.2.4 Interrupt Enable register (address: 14H)

This register enables/disables individual interrupt sources. The interrupt for each endpoint can be individually controlled via the associated IEPnRX or IEPnTX bits ('n' representing the endpoint number). All interrupts can be globally disabled via bit GLINTENA in the Mode Register (see Table 7).

An interrupt is generated when the USB SIE receives or generates an ACK or NAK on the USB bus. The interrupt generation depends on the Debug mode settings of bit fields CDBGMOD, DDBGMODIN and DDBGMODOUT.

All data IN transactions use the Transmit buffers (TX), which are handled by the DDBGMODIN bits. All data OUT transactions go via the Receive buffers (RX), which are handled by the DDBGMODOUT bits. Transactions on Control endpoint 0 (IN, OUT and SETUP) are handled by the CDBGMOD bits.

Interrupts caused by events on the USB bus (SOF, Pseudo SOF, suspend, resume, bus reset, Setup and High Speed Status) can also be controlled individually. A bus reset disables all enabled interrupts except bit IEBRST (bus reset), which remains unchanged.

The Interrupt Enable Register consists of 4 bytes. The bit allocation is given in Table 12.

Table 12: Interrupt Enable register: bit allocation

| Bit       | 31       | 30     | 29       | 28     | 27     | 26     | 25       | 24        |
|-----------|----------|--------|----------|--------|--------|--------|----------|-----------|
| Symbol    |          |        | rese     | erved  |        |        | IEP7TX   | IEP7RX    |
| Reset     | -        | -      | -        | -      | -      | -      | 0        | 0         |
| Bus Reset | -        | -      | -        | -      | -      | -      | 0        | 0         |
| Access    | R/W      | R/W    | R/W      | R/W    | R/W    | R/W    | R/W      | R/W       |
| Bit       | 23       | 22     | 21       | 20     | 19     | 18     | 17       | 16        |
| Symbol    | IEP6TX   | IEP6RX | IEP5TX   | IEP5RX | IEP4TX | IEP4RX | IEP3TX   | IEP3RX    |
| Reset     | 0        | 0      | 0        | 0      | 0      | 0      | 0        | 0         |
| Bus Reset | 0        | 0      | 0        | 0      | 0      | 0      | 0        | 0         |
| Access    | R/W      | R/W    | R/W      | R/W    | R/W    | R/W    | R/W      | R/W       |
| Bit       | 15       | 14     | 13       | 12     | 11     | 10     | 9        | 8         |
| Symbol    | IEP2TX   | IEP2RX | IEP1TX   | IEP1RX | IEP0TX | IEP0RX | reserved | IEP0SETUP |
| Reset     | 0        | 0      | 0        | 0      | 0      | 0      | -        | 0         |
| Bus Reset | 0        | 0      | 0        | 0      | 0      | 0      | -        | 0         |
| Access    | R/W      | R/W    | R/W      | R/W    | R/W    | R/W    | R/W      | R/W       |
| Bit       | 7        | 6      | 5        | 4      | 3      | 2      | 1        | 0         |
| Symbol    | reserved | IEDMA  | IEHS_STA | IERESM | IESUSP | IEPSOF | IESOF    | IEBRST    |
| Reset     | -        | 0      | 0        | 0      | 0      | 0      | 0        | 0         |
| Bus Reset | -        | 0      | 0        | 0      | 0      | 0      | 0        | unchanged |
| Access    | R/W      | R/W    | R/W      | R/W    | R/W    | R/W    | R/W      | R/W       |

#### Table 13: Interrupt Enable register: bit description

| Bit      | Symbol              | Description                                                                |
|----------|---------------------|----------------------------------------------------------------------------|
| 31 to 26 | -                   | reserved; must write logic 0                                               |
| 25 to 12 | IEP7TX to<br>IEP1RX | A logic 1 enables interrupt from the indicated endpoint.                   |
| 11       | IEP0TX              | A logic 1 enables interrupt from the Control IN endpoint 0.                |
| 10       | IEP0RX              | A logic 1 enables interrupt from the Control OUT endpoint 0.               |
| 9        | -                   | reserved                                                                   |
| 8        | <b>IEP0SETUP</b>    | A logic 1 enables the interrupt for the Setup data received on endpoint 0. |
| 7        | -                   | reserved                                                                   |

| Table 13: | Interrupt Enal | Interrupt Enable register: bit descriptioncontinued                       |  |  |  |
|-----------|----------------|---------------------------------------------------------------------------|--|--|--|
| Bit       | Symbol         | Description                                                               |  |  |  |
| 6         | IEDMA          | A logic 1 enables interrupt upon DMA status change detection.             |  |  |  |
| 5         | IEHS_STA       | A logic 1 enables interrupt upon detection of a High Speed Status change. |  |  |  |
| 4         | IERESM         | A logic 1 enables interrupt upon detection of a 'resume' state.           |  |  |  |
| 3         | IESUSP         | A logic 1 enables interrupt upon detection of a 'suspend' state.          |  |  |  |
| 2         | IEPSOF         | A logic 1 enables interrupt upon detection of a Pseudo SOF.               |  |  |  |
| 1         | IESOF          | A logic 1 enables interrupt upon detection of an SOF.                     |  |  |  |
| 0         | IEBRST         | A logic 1 enables interrupt upon detection of a bus reset.                |  |  |  |
|           |                |                                                                           |  |  |  |

## Table 13: Interrupt Enable register: bit description...continued

### 9.2.5 DMA Configuration register (address: 38H)

See Section 9.4.3.

# 9.2.6 DMA Hardware register (address: 3CH)

See Section 9.4.4.

### 9.3 Data flow registers

### 9.3.1 Endpoint Index register (address: 2CH)

The Endpoint Index register selects a target endpoint for register access by the microcontroller. The register consists of 1 byte and the bit allocation is shown in Table 14. The following registers are indexed:

- Endpoint MaxPacketsize
- Endpoint Type
- Buffer Length
- Data Port
- Short Packet
- Control Function.

For example, to access the OUT data buffer of endpoint 1 via the Data Port register, the Endpoint Index register has to be written first with 02H.

| Table 14: | Endpoint | Index | register: | bit al | location |
|-----------|----------|-------|-----------|--------|----------|
|-----------|----------|-------|-----------|--------|----------|

| Bit       | 7     | 6         | 5        | 4   | 3   | 2 | 1 | 0   |
|-----------|-------|-----------|----------|-----|-----|---|---|-----|
| Symbol    | reser | rved      | EP0SETUP |     | DIR |   |   |     |
| Reset     | -     | -         | 0        | 00H |     |   |   | 0   |
| Bus reset |       | unchanged |          |     |     |   |   |     |
| Access    | R/W   | R/W       | R/W      | R/W |     |   |   | R/W |

| Enapoint index | ex register: bit description                                                                                                                                         |  |  |  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Symbol         | Description                                                                                                                                                          |  |  |  |
| -              | reserved                                                                                                                                                             |  |  |  |
| EP0SETUP       | Selects the SETUP buffer for Endpoint 0:                                                                                                                             |  |  |  |
|                | <b>0</b> — EP0 data buffer                                                                                                                                           |  |  |  |
|                | 1 — SETUP buffer.                                                                                                                                                    |  |  |  |
|                | Must be logic 0 for access to other endpoints than Endpoint 0.                                                                                                       |  |  |  |
| ENDPIDX[3:0]   | <b>Endpoint Index:</b> Selects the target endpoint for register access of Buffer Length, Control Function, Data Port, Endpoint Type, MaxPacketSize and Short Packet. |  |  |  |
| DIR            | Direction bit: Sets the target endpoint as IN or OUT endpoint:                                                                                                       |  |  |  |
|                | 0 — target endpoint refers to OUT (RX) FIFO                                                                                                                          |  |  |  |
|                | 1 — target endpoint refers to IN (TX) FIFO.                                                                                                                          |  |  |  |
|                | Symbol<br>-<br>EP0SETUP<br>ENDPIDX[3:0]                                                                                                                              |  |  |  |

# Table 15: Endpoint Index register: bit description

#### Table 16: Addressing of Endpoint 0 buffers

| Buffer name | <b>EP0SETUP</b> | ENDPIDX | DIR |  |
|-------------|-----------------|---------|-----|--|
| SETUP       | 1               | 00H     | 0   |  |
| Data OUT    | 0               | 00H     | 0   |  |
| Data IN     | 0               | 00H     | 1   |  |

#### 9.3.2 Control Function register (address: 28H)

The Control Function register is used to perform the buffer management on the endpoints. It consists of 1 byte and the bit configuration is given in Table 17. The register bits can stall, clear or validate any enabled data endpoint. Before accessing this register, the Endpoint Index register must be written first to specify the target endpoint.

| Bit       | 7        | 6   | 5   | 4     | 3     | 2        | 1                     | 0     |
|-----------|----------|-----|-----|-------|-------|----------|-----------------------|-------|
| Symbol    | reserved |     |     | CLBUF | VENDP | reserved | STATUS <sup>[1]</sup> | STALL |
| Reset     | -        | -   | -   | 0     | 0     | -        | 0                     | 0     |
| Bus reset | -        | -   | -   | 0     | 0     | -        | 0                     | 0     |
| Access    | R/W      | R/W | R/W | R/W   | R/W   | R/W      | R/W                   | R/W   |

Table 17: Control Function register: bit allocation

[1] Only applicable for control IN/OUT.

| Table 18: | Control Fund | on register: bit description                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|-----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit       | Symbol       | Description                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 7 to 5    | -            | reserved.                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 4         | CLBUF        | <b>Clear Buffer:</b> A logic 1 clears the RX buffer of the indexed<br>endpoint; the TX buffer is not affected. The RX buffer is cleared<br>automatically once the endpoint is read completely. This bit is<br>set only when it is necessary to forcefully clear the buffer.                                                                                                    |  |  |  |
| 3         | VENDP        | Validate Endpoint: A logic 1 validates the data in the TX FIFO of an IN endpoint for sending on the next IN token. In general, the endpoint is validated automatically when its FIFO byte count has reached the endpoint MaxPacketSize. This bit is set only when it is necessary to validate the endpoint with the FIFO byte count which is below the Endpoint MaxPacketSize. |  |  |  |
| 2         | -            | reserved                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 1         | STATUS       | <b>Status Acknowledge:</b> This bit controls the generation of ACK or NAK during the status stage of a SETUP transfer. It is automatically cleared upon completion of the status stage and upon receiving a SETUP token.                                                                                                                                                       |  |  |  |
|           |              | 0 — sends NAK                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|           |              | <ol> <li>sends empty packet following IN token (host-to-device) or<br/>ACK following OUT token (device-to-host).</li> </ol>                                                                                                                                                                                                                                                    |  |  |  |
| 0         | STALL        | <b>Stall Endpoint</b> : A logic 1 stalls the indexed endpoint. This bit is not applicable for isochronous transfers.                                                                                                                                                                                                                                                           |  |  |  |
|           |              | Note: 'Stalling' a data endpoint will confuse the Data Toggle bit<br>about the stalled endpoint because the internal logic picks up<br>from where it is stalled. Therefore, the Data Toggle bit must be<br>reset by disabling and re-enabling the corresponding endpoint<br>(by setting the bit 'ENABLE' to 0 or 1 in the endpoint type<br>register) to reset the PID.         |  |  |  |

#### able 19. Control Eurotion registery hit description

### 9.3.3 Data Port register (address: 20H)

This 2-byte register provides direct access for a microcontroller to the FIFO of the indexed endpoint. In case of an 8-bit bus the upper byte is not used. The bit allocation is shown in Table 19.

Device to host (IN endpoint): After each write action an internal counter is auto-incremented (by 2 for a 16-bit access, by 1 for an 8-bit access) to the next location in the TX FIFO. When all bytes have been written (FIFO byte count = endpoint MaxPacketSize), the buffer is validated automatically. The data packet will then be sent on the next IN token. When it is necessary to validate the endpoint whose byte count is less than the MaxPacketSize, it can be done via the control function register (bit VENDP).

Host to device (OUT endpoint): After each read action an internal counter is auto-decremented (by 2 for a 16-bit access, by 1 for an 8-bit access) to the next location in the RX FIFO. When all bytes have been read, the buffer contents are cleared automatically. A new data packet can then be received on the next OUT token. The buffer contents can also be cleared via the Control Function register (bit CLBUF), when it is necessary to forcefully clear the contents.

Remark: The buffer can be validated or cleared automatically by using the Buffer Length register (see Table 21).

| Bit       | 15             | 14 | 13 | 12     | 11       | 10 | 9 | 8 |
|-----------|----------------|----|----|--------|----------|----|---|---|
| Symbol    | DATAPORT[15:8] |    |    |        |          |    |   |   |
| Reset     | 00H            |    |    |        |          |    |   |   |
| Bus reset |                |    |    | 00     | )H       |    |   |   |
| Access    |                |    |    | R      | W        |    |   |   |
| Bit       | 7              | 6  | 5  | 4      | 3        | 2  | 1 | 0 |
| Symbol    |                |    |    | DATAPO | DRT[7:0] |    |   |   |
| Reset     |                |    |    | 00     | )H       |    |   |   |
| Bus reset | 00H            |    |    |        |          |    |   |   |
| Access    |                |    |    | R      | W        |    |   |   |

| Table 19: | Data Port register: bit allocation |    |  |  |  |  |
|-----------|------------------------------------|----|--|--|--|--|
| Bit       | 15                                 | 14 |  |  |  |  |

| Table 20: | Data Port register: bit description |                                               |  |  |  |  |
|-----------|-------------------------------------|-----------------------------------------------|--|--|--|--|
| Bit       | Symbol                              | Description                                   |  |  |  |  |
| 15 to 8   | DATAPORT[15:8]                      | data (upper byte); not used in 8-bit bus mode |  |  |  |  |
| 7 to 0    | DATAPORT[7:0]                       | data (lower byte)                             |  |  |  |  |
| -         |                                     |                                               |  |  |  |  |

### 9.3.4 Buffer Length register (address: 1CH)

This 2-byte register determines the current packet size (DATACOUNT) of the indexed endpoint FIFO. The bit allocation is given in Table 21.

The Buffer Length register is automatically loaded with the FIFO size, when the Endpoint MaxPacketSize register is written (see Table 22). A smaller value can be written when required. After a bus reset the Buffer Length register is made zero.

IN endpoint: When writing bytes into TX FIFO, DATACOUNT is loaded with the total number of bytes to be sent. If DATACOUNT exceeds MaxPacketSize, the total bytes will be transmitted out in packets of MaxPacketSize. Each of these full-sized packets are auto-validated when the endpoint buffer is filled with a size equal to the maximum packet size.

If the total byte count is not a factor of MaxPacketSize, the final packet will be a short packet. DATACOUNT will track total bytes, and also auto-validate the short packet.

If the total byte count is a factor of MaxPacketSize, a final empty packet will be appended if bit NOEMPKT in the Endpoint Type register is cleared (see Table 24). Otherwise, (if bit NOEMPKT is set), data transfer is considered finished when the buffer is empty.

**OUT endpoint:** The DATACOUNT value is automatically initialized to the number of data bytes sent by the host on each ACK. After reading DATACOUNT bytes from the RX buffer, the buffer is automatically cleared to allow the next packet to be received from the host.

Remark: When using a 16-bit microprocessor bus, the last byte of an odd-sized packet is output as the lower byte (LSByte).

| Bit       | 15  | 14 | 13 | 12      | 11        | 10 | 9 | 8 |
|-----------|-----|----|----|---------|-----------|----|---|---|
| Symbol    |     |    |    | DATACOL | JNT[15:8] |    |   |   |
| Reset     | 00H |    |    |         |           |    |   |   |
| Bus reset |     |    |    | 00      | )H        |    |   |   |
| Access    |     |    |    | R/      | W         |    |   |   |
| Bit       | 7   | 6  | 5  | 4       | 3         | 2  | 1 | 0 |
| Symbol    |     |    |    | DATACO  | UNT[7:0]  |    |   |   |
| Reset     |     |    |    | 00      | )H        |    |   |   |
| Bus reset | 00H |    |    |         |           |    |   |   |
| Access    |     |    |    | R/      | Ŵ         |    |   |   |

# Table 21: Buffer Length register: bit allocation

### 9.3.5 Endpoint MaxPacketSize register (address: 04H)

This register determines the maximum packet size for all endpoints except Control 0. The register contains 2 bytes and the bit allocation is given in Table 22.

Each time the register is written, the Buffer Length registers of all endpoints are re-initialized to the FFOSZ field value. The NTRANS bits control the number of transactions allowed in a single micro-frame (for high-speed Isochronous and interrupt endpoints only).

#### Table 22: Endpoint MaxPacketSize register: bit allocation

| Bit       | 15  | 14       | 13  | 12    | 11      | 10  | 9           | 8 |
|-----------|-----|----------|-----|-------|---------|-----|-------------|---|
| Symbol    |     | reserved |     | NTRAN | NS[1:0] |     | FFOSZ[10:8] |   |
| Reset     | -   | -        | -   | 00    | Н       |     | 00H         |   |
| Bus reset | -   | -        | -   | 00    | Н       |     | 00H         |   |
| Access    | R/W | R/W      | R/W | R/    | W       | R/W |             |   |
| Bit       | 7   | 6        | 5   | 4     | 3       | 2   | 1           | 0 |
| Symbol    |     |          |     | FFOS  | Z[7:0]  |     |             |   |
| Reset     |     |          |     | 00    | Н       |     |             |   |
| Bus reset |     | 00H      |     |       |         |     |             |   |
| Access    |     | R/W      |     |       |         |     |             |   |

| Table 23: | Endpoint Max | Endpoint MaxPacketSize register: bit description                                                              |  |  |  |  |  |
|-----------|--------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit       | Symbol       | Description                                                                                                   |  |  |  |  |  |
| 15 to 13  | reserved     | reserved                                                                                                      |  |  |  |  |  |
| 12 to 11  | NTRANS[1:0]  | Number of Transactions (HS mode only):                                                                        |  |  |  |  |  |
|           |              | 0 — 1 packet per microframe                                                                                   |  |  |  |  |  |
|           |              | 1 — 2 packets per microframe                                                                                  |  |  |  |  |  |
|           |              | 2 — 3 packets per microframe                                                                                  |  |  |  |  |  |
|           |              | 3 — reserved.                                                                                                 |  |  |  |  |  |
|           |              | These bits are applicable for Isochronous/interrupt transactions only.                                        |  |  |  |  |  |
| 10 to 0   | FFOSZ[10:0]  | <b>FIFO Size</b> : Sets the FIFO size in bytes for the indexed endpoint. Applies to both HS and FS operation. |  |  |  |  |  |
|           |              |                                                                                                               |  |  |  |  |  |

# 9.3.6 Endpoint Type register (address: 08H)

This register sets the Endpoint type of the indexed endpoint: isochronous, bulk or interrupt. It also serves to enable the endpoint and configure it for double buffering. Automatic generation of an empty packet for a zero length TX buffer can be disabled via bit NOEMPKT. The register contains 2 bytes and the bit allocation is shown in Table 24.

Table 24: Endpoint Type register: bit allocation

| Bit       | 15  | 14       | 13  | 12      | 11     | 10     | 9    | 8        |
|-----------|-----|----------|-----|---------|--------|--------|------|----------|
| Symbol    |     |          |     | rese    | rved   |        |      |          |
| Reset     | -   | -        | -   | -       | -      | -      | -    | -        |
| Bus reset | -   | -        | -   | -       | -      | -      | -    | -        |
| Access    |     |          |     | R/      | W      |        |      |          |
| Bit       | 7   | 6        | 5   | 4       | 3      | 2      | 1    | 0        |
| Symbol    |     | reserved |     | NOEMPKT | ENABLE | DBLBUF | ENDP | TYP[1:0] |
| Reset     | -   | -        | -   | 0       | 0      | 0      | 00   | H        |
| Bus reset | -   | -        | -   | 0       | 0      | 0      | 00   | Н        |
| Access    | R/W | R/W      | R/W | R/W     | R/W    | R/W    | R/   | W        |

#### Table 25: Endpoint Type register: bit description

| Bit     | Symbol       | Description                                                                                                                                                                                                                                                                                                                                                          |
|---------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 to 5 | reserved     | reserved.                                                                                                                                                                                                                                                                                                                                                            |
| 4       | NOEMPKT      | <b>No Empty Packet:</b> A logic 0 causes an empty packet to be appended to the next IN token of the USB data, if the Buffer Length register or the Endpoint MaxPacketSize register is zero. A logic 1 disables this function. This bit is applicable only in DMA mode.                                                                                               |
| 3       | ENABLE       | <b>Endpoint Enable</b> : A logic 1 enables the FIFO of the indexed endpoint. The memory size is allocated as specified in the Endpoint MaxPacketSize register. A logic 0 disables the FIFO.                                                                                                                                                                          |
|         |              | Note: 'Stalling' a data endpoint will confuse the Data Toggle bit<br>on the stalled endpoint because the internal logic picks up from<br>where it has stalled. Therefore, the Data Toggle bit must be<br>reset by disabling and re-enabling the corresponding endpoint<br>(by setting the bit 'ENABLE' to 0 or 1 in the endpoint type<br>register) to reset the PID. |
| 2       | DBLBUF       | <b>Double Buffering:</b> A logic 1 enables double buffering for the indexed endpoint. A logic 0 disables double buffering.                                                                                                                                                                                                                                           |
| 1 to 0  | ENDPTYP[1:0] | Endpoint Type: These bits select the endpoint type as follows:                                                                                                                                                                                                                                                                                                       |
|         |              | 01H — isochronous<br>02H — bulk<br>03H — interrupt.                                                                                                                                                                                                                                                                                                                  |

### 9.3.7 Short Packet register (address: 24H)

This register is reserved.

# 9.4 DMA registers

Two types of Generic DMA transfer and three types of IDE-specified transfer can be done by writing the proper opcode in the DMA Command Register. The control bits are given in Table 26 (Generic DMA transfers) and Table 27 (IDE-specified transfers).

**GDMA read/write (opcode = 00H/01H)** — Generic DMA Slave mode; Depending on the MODE[1:0] bit set in the DMA configuration register, either the DACK signal or the DIOR/DIOW signals are used to strobe the data. These signals are driven by the external DMA Controller.

GDMA slave mode can operate in either counter mode or EOT only mode.

In counter mode, the DIS\_XFER\_CNT bit in the DMA configuration register must be set to logic 0. The DMA transfer counter register must be programmed before any DMA command is issued. The DMA transfer counter is set by writing from the LSByte to the MSByte (address: 34H to 37H). The DMA transfer count is updated internally only after the MSByte has been written. Once the DMA transfer is started, the transfer counter starts decrementing and upon reaching '0', the DMA\_XFER\_OK bit is set and an interrupt is generated by the ISP1581. If the DMA master wants to terminate the DMA transfer, it can issue an EOT signal to the ISP1581. This EOT signal overrides the transfer counter and can terminate the DMA transfer at any time.

In the EOT only mode, DIS\_XFER\_CNT has to be set to logic 1. Although the DMA transfer counter can still be programmed, it will not have any effect on the DMA transfer. DMA transfer will start once the DMA command is issued. Any of the following three ways will terminate this DMA transfer.

- Detecting an external EOT
- Detecting an internal EOT (short packet on an OUT token)
- resetting the DMA

There are basically 3 interrupts programmable to differentiate the method of DMA termination; namely, the INT\_EOT, EXT\_EOT and the DMA\_XFER\_OK bits in the DMA Interrupt Reason register. Refer to Table 53 for details.

**MDMA (Master) read/write (opcode = 06H/07H)** — Generic DMA Master mode; Depending on the MODE[1:0] bit set in the DMA configuration register, either the DACK signal or the DIOR/DIOW signals are used to strobe the data. these signals are driven by the ISP1581.

In the Master mode, BURST[2:0],DIS\_XFER\_CNT in the DMA configuration register and the external EOT signal are not applicable. DMA transfer counter is always enabled and the DMA\_XFER\_OK bit is set to '1' once the counter reaches '0'.

**PIO read/write (opcode = 04H/05H)** — PIO mode for IDE transfers; the specification of this mode can be obtained from the *ATA Specification Rev. 4*. DIOR and DIOW are used as data strobes, IORDY can be used by the device to extend the PIO cycle.

**MDMA read/write (opcode = 06H/07H)** — Multi word DMA mode for IDE transfers; the specification of this mode can be obtained from the *ATA Specification Rev. 4*. DIOR and DIOW are used as data strobes, while DREQ and DACK serve as handshake signals.

**UDMA read/write (opcode = 02H/03H)** — Ultra DMA mode for IDE transfers; the specification of this mode can be obtained from the *ATA Specification Rev. 4*. Pins DA0 to DA2, CS0 and CS1 are used to select a device register for access. Control signals are mapped as follows: DREQ (= DMARQ), DACK (= DMACK), DIOW (= STOP), DIOR (= HDMARDY or HSTROBE), IORDY (= DSTROBE or DDMARDY).

| Table 20. Control bits for Gene           |                                                                                              |
|-------------------------------------------|----------------------------------------------------------------------------------------------|
| Control bits                              | Description                                                                                  |
| GDMA read/write (opcode = 00H             | ł/01H)                                                                                       |
| DMA Configuration register (see           | Table 33 and Table 34)                                                                       |
| BURST[2:0]                                | determines the number of DMA cycles, during which pin DREQ is kept asserted                  |
| MODE[1:0]                                 | determines the active read/write data strobe signals                                         |
| WIDTH0                                    | selects the DMA bus width: 8 or 16 bits                                                      |
| DIS_XFER_CNT                              | disables the use of the DMA Transfer Counter                                                 |
| ATA_MODE                                  | set to logic 0 (non-ATA transfer)                                                            |
| DMA Hardware register (see Table          | e 35 and Table 36)                                                                           |
| EOT_POL                                   | selects the polarity of the EOT signal                                                       |
| ENDIAN[1:0]                               | determines whether the data is to be byte swapped or normal. Applicable only in 16 bit mode. |
| ACK_POL, DREQ_POL,<br>WRITE_POL, READ_POL | select the polarity of the DMA handshake signals                                             |
| MASTER                                    | set to logic 0 (slave)                                                                       |
| MDMA (Master) read/write (opco            | ode = 06H/07H)                                                                               |
| DMA Configuration register (see 1         | Table 33 and Table 34)                                                                       |
| DMA_MODE[1:0]                             | determines the MDMA timings for the DIOR and DIOW strobes (value 03H is used for UDMA only)  |
| MODE[1:0]                                 | determines the active data strobe(s).                                                        |
| WIDTH                                     | selects the DMA bus width: 8 or 16 bits                                                      |
| DIS_XFER_CNT                              | disables the use of the DMA Transfer Counter                                                 |
| ATA_MODE                                  | set to logic 1 (ATA transfer)                                                                |
| DMA Hardware register (see Table          | e 35 and Table 36)                                                                           |
| EOT_POL                                   | input EOT is not used                                                                        |
| ENDIAN[1:0]                               | determines whether the data is to be byte swapped or normal. Applicable only in 16 bit mode. |
| ACK_POL, DREQ_POL,<br>WRITE_POL, READ_POL | select the polarity of the DMA handshake signals                                             |
| MASTER                                    | set to logic 1 (master)                                                                      |
|                                           | ,                                                                                            |

#### Table 27: Control bits for IDE-specified DMA transfers

| Control bits                                           | Description                                          |  |  |  |  |  |
|--------------------------------------------------------|------------------------------------------------------|--|--|--|--|--|
| PIO read/write (opcode = 04H/05H)                      |                                                      |  |  |  |  |  |
| DMA Configuration register (see Table 33 and Table 34) |                                                      |  |  |  |  |  |
| PIO_MODE[2:0]                                          | selects the PIO mode; timings are ATA(PI) compatible |  |  |  |  |  |
| ATA_MODE                                               | set to logic 1 (ATA transfer)                        |  |  |  |  |  |

 Table 27:
 Control bits for IDE-specified DMA transfers...continued

|                                   | •                                                     |
|-----------------------------------|-------------------------------------------------------|
| Control bits                      | Description                                           |
| DMA Hardware register (see Table  | e 35 and Table 36)                                    |
| MASTER                            | set to logic 0                                        |
| MDMA read/write (opcode = 06H     | I/07H)                                                |
| DMA Configuration register (see T | able 33 and Table 34)                                 |
| DMA_MODE[1:0]                     | selects the MDMA mode; timings are ATA(PI) compatible |
| ATA_MODE                          | set to logic 1 (ATA transfer)                         |
| DMA Hardware register (see Table  | e 35 and Table 36)                                    |
| MASTER                            | set to logic 0                                        |
| UDMA read/write (opcode = 02H     | /03H)                                                 |
| DMA Configuration register (see T | able 33 and Table 34)                                 |
| DMA_MODE[1:0]                     | selects the UDMA mode; timings are ATA(PI) compatible |
| IGNORE_IORDY                      | used to ignore the IORDY pin during transfer          |
| ATA_MODE                          | set to logic 1 (ATA transfer)                         |
| DMA Hardware register (see Table  | e 35 and Table 36)                                    |
| MASTER                            | set to logic 0                                        |
|                                   |                                                       |

**Remark:** The DMA bus defaults to three-state, until a DMA command is executed. All the other control signals are not three-stated.

### 9.4.1 DMA Command register (address: 30H)

The DMA Command register is a 1-byte register that initiates all DMA transfer activity on the DMA Controller. The register is write-only: reading it will return FFH.

**Remark:** The DMA bus will be in three-state until a DMA command is executed.

| Bit       | 7 | 6   | 5 | 4     | 3       | 2 | 1 | 0 |  |  |
|-----------|---|-----|---|-------|---------|---|---|---|--|--|
| Symbol    |   |     |   | DMA_C | MD[7:0] |   |   |   |  |  |
| Reset     |   | FFH |   |       |         |   |   |   |  |  |
| Bus reset |   | FFH |   |       |         |   |   |   |  |  |
| Access    |   |     |   | V     | V       |   |   |   |  |  |

Table 28: DMA Command register: bit allocation

| Table 29: | DMA Command  | OMA Command register: bit description |  |  |  |  |  |  |
|-----------|--------------|---------------------------------------|--|--|--|--|--|--|
| Bit       | Symbol       | Symbol Description                    |  |  |  |  |  |  |
| 7:0       | DMA_CMD[7:0] | DMA command code, see Table 30.       |  |  |  |  |  |  |

| Code (Hex) | Name                     | Description                                                                                                                                                                                                          |
|------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            |                          |                                                                                                                                                                                                                      |
| 00         | GDMA Read                | Generic DMA IN token transfer (slave mode only):<br>Data is transferred from the external DMA bus to the<br>internal buffer. Strobe: DIOW by external DMA<br>Controller.                                             |
| 01         | GDMA Write               | Generic DMA OUT token transfer (slave mode<br>only): Data is transferred from the internal buffer to the<br>external DMA bus. Strobe: DIOR by external DMA<br>Controller.                                            |
| 02         | UDMA Read                | <b>UDMA Read command:</b> Data is transferred from the external DMA to the internal DMA bus.                                                                                                                         |
| 03         | UDMA Write               | <b>UDMA Write command:</b> Data is transferred in UDMA mode from the internal buffer to the external DMA bus                                                                                                         |
| 04         | PIO Read <sup>[1]</sup>  | <b>PIO Read command for ATAPI device:</b> Data is<br>transferred in PIO mode from the external DMA bus to<br>the internal buffer. Data transfer starts when IORDY is<br>asserted. Inputs DREQ and DACK are ignored.  |
| 05         | PIO Write <sup>[1]</sup> | <b>PIO Write command for ATAPI device:</b> Data is<br>transferred in PIO mode from the internal buffer to the<br>external DMA bus. Data transfer starts when IORDY is<br>asserted. Inputs DREQ and DACK are ignored. |
| 06         | MDMA Read                | Multiword DMA Read: Data is transferred from the external DMA bus to the internal buffer.                                                                                                                            |
| 07         | MDMA Write               | Multiword DMA Write: Data is transferred from the internal buffer to the external DMA bus.                                                                                                                           |
| 0A         | Read 1F0                 | <b>Read at address 01F0H:</b> Initiates a PIO Read cycle from Task File 1F0. Before issuing this command the task file byte count should be programmed at address 1F4H (LSB) and 1F5H (MSB).                         |
| 0B         | Poll BSY                 | <b>Poll BSY status bit for ATAPI device:</b> Starts repeated PIO Read commands to poll the BSY status bit of the ATAPI device. When BSY = 0, polling is terminated and an interrupt is generated.                    |
| 0C         | Read Task Files          | <b>Read Task Files:</b> Reads all task file registers except 1F0H and 1F7H. When reading has been completed, an interrupt is generated.                                                                              |
| 0D         | -                        | reserved                                                                                                                                                                                                             |
| 0E         | Validate Buffer          | Validate Buffer (for debugging only): Request from the microcontroller to validate the endpoint buffer following an ATA to USB data transfer.                                                                        |
| 0F         | Clear Buffer             | <b>Clear Buffer:</b> Request from the microcontroller to cleat the endpoint buffer after a USB to ATA data transfer.                                                                                                 |
| 10         | Restart                  | <b>Restart:</b> Request from the microcontroller to move the buffer pointers to the beginning of the endpoint FIFO.                                                                                                  |

| Table 30: D | <b>WA commands</b> conti | nuea                                                                                                                                                                                                                                                                                                                                       |
|-------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Code (Hex)  | Name                     | Description                                                                                                                                                                                                                                                                                                                                |
| 11          | Reset DMA                | <b>Reset DMA:</b> Initializes the DMA core to its power-on reset state.                                                                                                                                                                                                                                                                    |
|             |                          | <b>Remark:</b> When the DMA core is reset during the Reset<br>DMA command, the DREQ, DACK, DIOW and DIOR<br>handshake pins will be temporarily asserted. This can<br>cause some confusion to the external DMA Controller.<br>To prevent this from happening, start the external DMA<br>Controller <b>only after</b> the DMA reset is done. |
| 12          | MDMA stop                | <b>MDMA stop:</b> This command immediately stops the MDMA data transfer. This is applicable for commands 06H and 07H only.                                                                                                                                                                                                                 |
| 13 to FF    | -                        | reserved                                                                                                                                                                                                                                                                                                                                   |

#### Table 30: DMA commands...continued

[1] PIO Read or Write that started using DMA Command Register only performs 16-bit transfer.

### 9.4.2 DMA Transfer Counter register (address: 34H)

This 4-byte register is used to set up the total byte count of a DMA transfer (DMACR). It indicates the remaining number of bytes left for transfer. The bit allocation is given in Table 31.

The transfer counter is used in DMA modes: PIO (commands: 04H, 05H), UDMA (commands: 02H, 03H), MDMA (commands: 06H, 07H) and GDMA (commands: 00H, 01H).

A new value is written into the register starting with the lower byte (DMACR1) or the lower word (MSByte: DMACR2, LSByte: DMACR1). Internally, the transfer counter is initialized only after the last byte (DMACR4) has been written.

In the GDMA Slave mode only, the transfer counter can be disabled via bit DIS\_XFER\_CNT in the DMA Configuration Register (see Table 33). In this case, input signal EOT can be used to terminate the DMA transfer when data is transferred from the external device to the host via IN tokens. The last packet in the FIFO is validated when pin EOT is asserted.

#### Table 31: DMA Transfer Counter register: bit allocation

| Bit       | 31  | 30                    | 29 | 28         | 27          | 26 | 25 | 24 |  |  |  |
|-----------|-----|-----------------------|----|------------|-------------|----|----|----|--|--|--|
| Symbol    |     | DMACR4 = DMACR[31:24] |    |            |             |    |    |    |  |  |  |
| Reset     | 00H |                       |    |            |             |    |    |    |  |  |  |
| Bus reset |     | 00H                   |    |            |             |    |    |    |  |  |  |
| Access    |     |                       |    | R/         | W           |    |    |    |  |  |  |
| Bit       | 23  | 22                    | 21 | 20         | 19          | 18 | 17 | 16 |  |  |  |
| Symbol    |     |                       |    | DMACR3 = D | MACR[23:16] |    |    |    |  |  |  |
| Reset     |     |                       |    | 00         | )H          |    |    |    |  |  |  |
| Bus reset |     |                       |    | 00         | )H          |    |    |    |  |  |  |
| Access    |     |                       |    | R/         | W           |    |    |    |  |  |  |

| Bit       | 15                   | 14 | 13 | 12         | 11         | 10 | 9 | 8 |  |  |
|-----------|----------------------|----|----|------------|------------|----|---|---|--|--|
| Symbol    | DMACR2 = DMACR[15:8] |    |    |            |            |    |   |   |  |  |
| Reset     | 00H                  |    |    |            |            |    |   |   |  |  |
| Bus reset | 00H                  |    |    |            |            |    |   |   |  |  |
| Access    | R/W                  |    |    |            |            |    |   |   |  |  |
| Bit       | 7                    | 6  | 5  | 4          | 3          | 2  | 1 | 0 |  |  |
| Symbol    |                      |    |    | DMACR1 = [ | DMACR[7:0] |    |   |   |  |  |
| Reset     |                      |    |    | 00         | H          |    |   |   |  |  |
| Bus reset |                      |    |    | 00         | H          |    |   |   |  |  |
| Access    | 00H<br>R/W           |    |    |            |            |    |   |   |  |  |

| Table 32  | <b>DMA Transfer</b> | Counter regi | ster: hit des | scription |
|-----------|---------------------|--------------|---------------|-----------|
| Table J2. |                     | counter regi | SICI. DIL UCS |           |

| Bit      | Symbol                  | Description                       |
|----------|-------------------------|-----------------------------------|
| 31 to 24 | DMACR4,<br>DMACR[31:24] | DMA transfer counter byte 4 (MSB) |
| 23 to 16 | DMACR3,<br>DMACR[23:16] | DMA transfer counter byte 3       |
| 15 to 8  | DMACR2,<br>DMACR[15:8]  | DMA transfer counter byte 2       |
| 7 to 0   | DMACR1,<br>DMACR[7:0]   | DMA transfer counter byte 1 (LSB) |
|          |                         |                                   |

# 9.4.3 DMA Configuration register (address: 38H)

This register defines the DMA configuration for the Generic DMA (GDMA) and the Ultra-DMA (UDMA) modes. The DMA Configuration register consists of 2 bytes. The bit allocation is given in Table 33.

| Bit       | 15                   | 14               | 13           | 12               | 11        | 10            | 9        | 8     |
|-----------|----------------------|------------------|--------------|------------------|-----------|---------------|----------|-------|
| Symbol    | reserved             | IGNORE_<br>IORDY | ATA_<br>MODE | DMA_MODE[1:0] PI |           | PIO_MODE[2:0] |          |       |
| Reset     | -                    | 0                | 0 0 00       |                  | ЭН        | H 00H         |          |       |
| Bus Reset | -                    | 0                | 0 0          |                  | 0H 00H    |               |          |       |
| Access    | R/W                  | R/W              | R/W R/W R/W  |                  | R/W       |               |          |       |
| Bit       | 7                    | 6                | 5            | 4                | 3         | 2             | 1        | 0     |
| Symbol    | DIS_<br>XFER_<br>CNT |                  | BURST[2:0]   |                  | MODE[1:0] |               | reserved | WIDTH |
| Reset     | 0                    |                  | 00H          |                  | 00H       |               | -        | 1     |
| Bus Reset | 0                    | 00H              |              |                  | 00H       |               | -        | 1     |
| Access    | R/W                  |                  | R/W          |                  | R         | /W            | R/W      | R/W   |

### Table 33: DMA Configuration register: bit allocation

| Bit      | Symbol                       | Description                                                                                                                                                                                                                              |
|----------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15       | -                            | reserved                                                                                                                                                                                                                                 |
| 14       | IGNORE_IORDY                 | A logic 1 ignores the IORDY input signal (UDMA mode only)                                                                                                                                                                                |
| 13       | ATA_MODE                     | A logic 1 configures the DMA core for ATA or MDMA mode.<br>Used when issuing DMA commands 02H to 07H, 0AH and<br>0CH; also used when directly accessing task file registers.<br>A logic 0 configures the DMA core for non-ATA mode. Used |
|          |                              | when issuing DMA commands 00H and 01H.                                                                                                                                                                                                   |
| 12 to 11 | DMA_MODE[1:0]                | These bits affect the timing for UDMA and MDMA mode:                                                                                                                                                                                     |
|          |                              | <b>00H</b> — UDMA/MDMA mode 0: ATA(PI) compatible timings                                                                                                                                                                                |
|          |                              | <b>01H</b> — UDMA/MDMA mode 1: ATA(PI) compatible timings                                                                                                                                                                                |
|          |                              | 02H — UDMA/MDMA mode 2: ATA(PI) compatible timings                                                                                                                                                                                       |
|          |                              | <b>03H</b> — MDMA mode 3: enables the DMA Strobe Timing register (see Table 37 and Table 38) for non-standard strobe durations; only used in MDMA mode.                                                                                  |
| 10 to 8  | PIO_MODE[2:0] <sup>[3]</sup> | These bits affect the PIO timing (see Table 80):                                                                                                                                                                                         |
|          |                              | 00H to 04H — PIO mode 0 to 4: ATA(PI) compatible timings                                                                                                                                                                                 |
|          |                              | 05H to 07H — reserved.                                                                                                                                                                                                                   |
| 7        | DIS_XFER_CNT                 | A logic 1 disables the DMA Transfer Counter (see Table 31).<br>The transfer counter can only be disabled in GDMA slave<br>mode; in master mode the counter is always enabled.                                                            |
| 6 to 4   | BURST[2:0]                   | These bits select the DMA burst length and the DREQ timin (GDMA Slave mode only):                                                                                                                                                        |
|          |                              | <b>00H</b> — DREQ is asserted until the last byte/word is transferred or until the FIFO becomes full or empty                                                                                                                            |
|          |                              | <b>01H</b> — DREQ is asserted and negated for each byte/word transferred <sup>[1][2]</sup>                                                                                                                                               |
|          |                              | <b>02H</b> — DREQ is asserted and negated for every 2 bytes/words transferred <sup>[1][2]</sup>                                                                                                                                          |
|          |                              | <b>03H</b> — DREQ is asserted and negated for every 4 bytes/words transferred <sup>[1][2]</sup>                                                                                                                                          |
|          |                              | <b>04H</b> — DREQ is asserted and negated for every 8 bytes/words transferred <sup>[1][2]</sup>                                                                                                                                          |
|          |                              | <b>05H</b> — DREQ is asserted and negated for every 12 bytes/words transferred <sup>[1][2]</sup>                                                                                                                                         |
|          |                              | <b>06H</b> — DREQ is asserted and negated for every 16 bytes/words transferred <sup>[1][2]</sup>                                                                                                                                         |
|          |                              | <b>07H</b> — DREQ is asserted and negated for every 32 bytes/words transferred <sup>[1][2]</sup> .                                                                                                                                       |
|          |                              |                                                                                                                                                                                                                                          |

## Table 34: DMA Configuration register: bit description

| Bit     | Symbol    | Description                                                                                                                                                                                                                          |
|---------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3 to 2  | MODE[1:0] | These bits only affect the GDMA (slave) and MDMA (master) handshake signals:                                                                                                                                                         |
|         |           | <b>00H</b> — DIOR (master) or DIOW (slave): strobes data from the DMA bus into the ISP1581; DIOW (master) or DIOR (slave): puts data from the ISP1581 on the DMA bus                                                                 |
|         |           | <b>01H</b> — DIOR (master) or DACK (slave) strobes the data from the DMA bus into the ISP1581; DACK (master) or DIOR (slave) puts the data from the ISP1581 on the DMA bus                                                           |
|         |           | <b>02H</b> — DACK (master and slave) strobes the data from the DMA bus into the ISP1581 and also puts the data from the ISP1581 on the DMA bus (This mode is applicable only to 16-bit DMA; this mode cannot be used for 8-bit DMA.) |
|         |           | 03H — reserved.                                                                                                                                                                                                                      |
| 1       | -         | reserved                                                                                                                                                                                                                             |
| 0 WIDTH |           | This bit selects the DMA bus width for GDMA (slave) and MDMA (master):                                                                                                                                                               |
|         |           | <b>0</b> — 8-bit data bus                                                                                                                                                                                                            |
|         |           | <b>1</b> — 16-bit data bus.                                                                                                                                                                                                          |

 Table 34:
 DMA Configuration register: bit description...continued

- [1] DREQ is asserted only if space (writing) or data (reading) is available in the FIFO.
- [2] This process is stopped when the transfer FIFO becomes empty.
- [3] PIO Read or Write that started using DMA Command Register only performs 16-bit transfer.

### 9.4.4 DMA Hardware register (address: 3CH)

The DMA Hardware register consists of 1 byte. The bit allocation is shown in Table 35.

This register determines the polarity of the bus control signals (EOT, DACK, DREQ, DIOR, DIOW) and the DMA mode (master or slave). It also controls whether the upper and lower parts of the data bus are swapped (bits ENDIAN[1:0]), for modes GDMA (slave) and MDMA (master) only.

| Bit       | 7      | 6     | 5           | 4      | 3           | 2            | 1             | 0            |
|-----------|--------|-------|-------------|--------|-------------|--------------|---------------|--------------|
| Symbol    | ENDIAN | [1:0] | EOT_<br>POL | MASTER | ACK_<br>POL | DREQ_<br>POL | WRITE_<br>POL | READ_<br>POL |
| Reset     | 00H    |       | 0           | 0      | 0           | 1            | 0             | 0            |
| Bus reset | 00H    |       | 0           | 0      | 0           | 1            | 0             | 0            |
| Access    | R/W    | 1     | R/W         | R/W    | R/W         | R/W          | R/W           | R/W          |

#### Table 35: DMA Hardware register: bit allocation

| able 36: | DMA Hardware | e register: bit description                                                                                                                                  |  |  |
|----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit      | Symbol       | Description                                                                                                                                                  |  |  |
| 7 to 6   | ENDIAN[1:0]  | These bits determine whether the data bus is swapped betweer<br>internal RAM and the DMA bus: This only applies for modes<br>GDMA (slave) and MDMA (master). |  |  |
|          |              | <b>00H</b> — normal data representation<br>16-bit bus: MSB on DATA[15:8], LSB on DATA[7:0]                                                                   |  |  |
|          |              | <b>01H</b> — swapped data representation<br>16-bit bus: MSB on DATA[7:0], LSB on DATA[15:8]                                                                  |  |  |
|          |              | <b>02H, 03H</b> — reserved.                                                                                                                                  |  |  |
|          |              | Note: while operating with 8 bit data bus, ENDIAN bits should be always set to 00H.                                                                          |  |  |
| 5        | EOT_POL      | Selects the polarity of the End Of Transfer input (used in GDM/ slave mode only):                                                                            |  |  |
|          |              | 0 — EOT is active LOW                                                                                                                                        |  |  |
|          |              | 1 — EOT is active HIGH.                                                                                                                                      |  |  |
| 4        | MASTER       | Selects the DMA master/slave mode:                                                                                                                           |  |  |
|          |              | 0 — GDMA slave mode.                                                                                                                                         |  |  |
|          |              | 1 — MDMA master mode.                                                                                                                                        |  |  |
| 3        | ACK_POL      | Selects the DMA acknowledgement polarity:                                                                                                                    |  |  |
|          |              | 0 — DACK is active LOW                                                                                                                                       |  |  |
|          |              | 1 — DACK is active HIGH.                                                                                                                                     |  |  |
| 2        | DREQ_POL     | Selects the DMA request polarity:                                                                                                                            |  |  |
|          |              | 0 — DREQ is active LOW                                                                                                                                       |  |  |
|          |              | 1 — DREQ is active HIGH.                                                                                                                                     |  |  |
| 1        | WRITE_POL    | Selects the DIOW strobe polarity.                                                                                                                            |  |  |
|          |              | 0 — DIOW is active LOW                                                                                                                                       |  |  |
|          |              | 1 — DIOW is active HIGH.                                                                                                                                     |  |  |
| 0        | READ_POL     | Selects the DIOR strobe polarity.                                                                                                                            |  |  |
|          |              | 0 — DIOR is active LOW                                                                                                                                       |  |  |
|          |              |                                                                                                                                                              |  |  |

### Table 36: DMA Hardware register: bit description

### 9.4.5 DMA Strobe Timing register (address: 60H)

This 1-byte register controls the strobe timings for the MDMA mode, when the DMA\_MODE bits in the DMA Configuration register have been set to 03H. The bit allocation is given in Table 37.

| Bit       | 7   | 6        | 5   | 4 | 3    | 2         | 1       | 0 |
|-----------|-----|----------|-----|---|------|-----------|---------|---|
| Symbol    |     | reserved |     |   | DMA_ | STROBE_CN | IT[4:0] |   |
| Reset     | -   | -        | -   |   |      | 1FH       |         |   |
| Bus reset | -   | -        | -   |   |      | 1FH       |         |   |
| Access    | R/W | R/W      | R/W |   |      | R/W       |         |   |

#### Table 37: DMA Strobe Timing register: bit allocation

| Table 38: | DMA Strobe | Timing register: | bit description |
|-----------|------------|------------------|-----------------|
|-----------|------------|------------------|-----------------|

| Bit    | Symbol                      | Description                                                                                                                                                                                     |
|--------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 5 | -                           | reserved.                                                                                                                                                                                       |
| 4 to 0 | DMA_<br>STROBE_<br>CNT[4:0] | These bits select the strobe duration for DMA_MODE = $03H$ (see Table 33). The strobe duration is (N+1) cycles <sup>[1]</sup> , with N representing the value of DMA_STROBE_CNT (see Figure 3). |

[1] The cycle duration indicates the internal clock cycle (33.3 ns/cycle).



### 9.4.6 Task File registers (addresses: 40H to 4FH)

These registers allow direct access to the internal registers of an ATAPI peripheral using PIO mode. The supported Task File registers and their functions are shown in Table 39. The correct peripheral register is automatically addressed via pins CS1, CS0, DA2, DA1 and DA0 (see Table 40).

#### Table 39: Task File register functions

| Address (Hey) | ATA function             | ATAPI function           |
|---------------|--------------------------|--------------------------|
| Address (Hex) | ATA function             | ATAPTTUNCTION            |
| 1F0           | data (16-bits)           | data (16-bits)           |
| 1F1           | error/feature            | error/feature            |
| 1F2           | sector count             | interrupt reason         |
| 1F3           | sector number/LBA[7:0]   | reserved                 |
| 1F4           | cylinder low/LBA[15:8]   | cylinder low             |
| 1F5           | cylinder high/LBA[23:16] | cylinder high            |
| 1F6           | drive/head/LBA[27:24]    | drive select             |
| 1F7           | command                  | status/command           |
| 3F6           | alternate status/command | alternate status/command |
| 3F7           | drive address            | reserved                 |

| Table 40: | ATAPI periphera | I register add | ressing |     |     |
|-----------|-----------------|----------------|---------|-----|-----|
| Task file | CS1             | CS0            | DA2     | DA1 | DA0 |
| 1F0       | Н               | L              | L       | L   | L   |
| 1F1       | Н               | L              | L       | L   | Н   |
| 1F2       | Н               | L              | L       | Н   | L   |
| 1F3       | Н               | L              | L       | Н   | Н   |
| 1F4       | Н               | L              | Н       | L   | L   |
| 1F5       | Н               | L              | Н       | L   | Н   |
| 1F6       | Н               | L              | Н       | Н   | L   |
| 1F7       | Н               | L              | Н       | Н   | Н   |
| 3F6       | L               | Н              | Н       | Н   | L   |
| 3F7       | L               | Н              | Н       | Н   | Н   |

|         | ΔΤΔΡΙ | norinhora | l rogistor | addressing |
|---------|-------|-----------|------------|------------|
| ole 40: | AIAPI | periphera | register   | addressing |

In 8-bit bus mode, the 16-bit Task File register 1F0 requires 2 consecutive write/read accesses before the proper PIO write/read is generated on the IDE interface. The first byte is always the lower byte (LSByte). Other task file registers can be accessed directly.

Writing to Task File registers can be done in any order except for Task File register 1F7, which must be written last.

#### Table 41: Task File register 1F0 (address: 40H): bit allocation CS1 = H CS0 = I DA2 = I DA1 = I DA0 = I

| 001 - 11, 000 | ) – L, DAZ – L | , DAT – L, DA | 0 – L. |           |           |   |   |   |
|---------------|----------------|---------------|--------|-----------|-----------|---|---|---|
| Bit           | 7              | 6             | 5      | 4         | 3         | 2 | 1 | 0 |
| Symbol        |                |               |        | data (ATA | or ATAPI) |   |   |   |
| Reset         |                |               |        | 00        | )H        |   |   |   |
| Bus reset     |                |               |        | 00        | )H        |   |   |   |
| Access        |                |               |        | R         | W         |   |   |   |

#### Table 42: Task File register 1F1 (address: 48H): bit allocation

CS1 = H, CS0 = L, DA2 = L, DA1 = L, DA0 = H.

| Bit       | 7 | 6   | 5 | 4               | 3             | 2 | 1 | 0 |  |  |
|-----------|---|-----|---|-----------------|---------------|---|---|---|--|--|
| Symbol    |   |     |   | error/feature ( | ATA or ATAPI) |   |   |   |  |  |
| Reset     |   | 00H |   |                 |               |   |   |   |  |  |
| Bus reset |   |     |   | 00              | )H            |   |   |   |  |  |
| Access    |   | R/W |   |                 |               |   |   |   |  |  |

Table 43: Task File register 1F2 (address: 49H): bit allocation

CS1 = H, CS0 = L, DA2 = L, DA1 = H, DA0 = L.

| Bit       | 7 | 6 | 5         | 4               | 3              | 2         | 1 | 0 |
|-----------|---|---|-----------|-----------------|----------------|-----------|---|---|
| Symbol    |   |   | sector co | unt (ATA) or in | terrupt reasor | n (ATAPI) |   |   |
| Reset     |   |   |           | 00              | Н              |           |   |   |
| Bus reset |   |   |           | 00              | Н              |           |   |   |
| Access    |   |   |           | R/              | N              |           |   |   |

#### Table 44: Task File register 1F3 (address: 4AH): bit allocation

| CS1 = H, CSC | D = L, DA2 = L, | DA1 = H, DA | AO = H.    |               |                |            |   |   |
|--------------|-----------------|-------------|------------|---------------|----------------|------------|---|---|
| Bit          | 7               | 6           | 5          | 4             | 3              | 2          | 1 | 0 |
| Symbol       |                 |             | sector nur | mber/LBA[7:0] | (ATA), reserve | ed (ATAPI) |   |   |
| Reset        |                 |             |            | 00            | Н              |            |   |   |
| Bus reset    |                 |             |            | 00            | Н              |            |   |   |
| Access       |                 |             |            | R/            | W              |            |   |   |

#### Table 45: Task File register 1F4 (address: 4BH): bit allocation

*CS1* = *H*, *CS0* = *L*, *DA2* = *H*, *DA1* = *L*, *DA0* = *L*.

| Bit       | 7 | 6 | 5            | 4             | 3               | 2           | 1 | 0 |
|-----------|---|---|--------------|---------------|-----------------|-------------|---|---|
| Symbol    |   |   | cylinder low | /LBA[15:8] (A | TA) or cylinder | low (ATAPI) |   |   |
| Reset     |   |   |              | 00            | ЭН              |             |   |   |
| Bus reset |   |   |              | 00            | ЭН              |             |   |   |
| Access    |   |   |              | R             | W               |             |   |   |

#### Table 46: Task File register 1F5 (address: 4CH): bit allocation

CS1 = H, CS0 = L, DA2 = H, DA1 = L, DA0 = H.

| Bit       | 7 | 6 | 5              | 4              | 3              | 2                         | 1 | 0 |
|-----------|---|---|----------------|----------------|----------------|---------------------------|---|---|
| Symbol    |   |   | cylinder high/ | (LBA[23:16] (A | TA) or cylinde | <sup>-</sup> high (ATAPI) |   |   |
| Reset     |   |   |                | 00             | )H             |                           |   |   |
| Bus reset |   |   |                | 00             | )H             |                           |   |   |
| Access    |   |   |                | R/             | W              |                           |   |   |

#### Table 47: Task File register 1F6 (address: 4DH): bit allocation

CS1 = H, CS0 = L, DA2 = H, DA1 = H, DA0 = L.

| Bit       | 7 | 6 | 5         | 4             | 3              | 2         | 1 | 0 |
|-----------|---|---|-----------|---------------|----------------|-----------|---|---|
| Symbol    |   |   | drive/hea | ad/LBA[27:24] | (ATA) or drive | e (ATAPI) |   |   |
| Reset     |   |   |           | 00            | )H             |           |   |   |
| Bus reset |   |   |           | 00            | )H             |           |   |   |
| Access    |   |   |           | R/            | W              |           |   |   |

#### Table 48: Task File register 1F7 (address: 44H): bit allocation

CS1 = H, CS0 = L, DA2 = H, DA1 = H, DA0 = H.

| Bit       | 7 | 6 | 5      | 4              | 3                          | 2         | 1 | 0 |
|-----------|---|---|--------|----------------|----------------------------|-----------|---|---|
| Symbol    |   |   | comman | d (ATA) or sta | tus <sup>[1]</sup> /comman | d (ATAPI) |   |   |
| Reset     |   |   |        | 00             | НС                         |           |   |   |
| Bus reset |   |   |        | 00             | Н                          |           |   |   |
| Access    |   |   |        | ١              | N                          |           |   |   |

[1] Task File register 1F7 is a write-only register; a read will return FFH.

#### CS1 = L, CS0 = H, DA2 = H, DA1 = H, DA0 = L. 7 5 4 Bit 6 3 2 1 0 Symbol alternate status/command (ATA or ATAPI) Reset 00H **Bus reset** 00H R/W Access

#### Table 49: Task File register 3F6 (address: 4EH): bit allocation

#### Table 50: Task File register 3F7 (address: 4FH): bit allocation

*CS1* = *L*, *CS0* = *H*, *DA2* = *H*, *DA1* = *H*, *DA0* = *H*.

| Bit       | 7 | 6 | 5       | 4             | 3              | 2      | 1 | 0 |
|-----------|---|---|---------|---------------|----------------|--------|---|---|
| Symbol    |   |   | drive a | address (ATA) | or reserved (A | ATAPI) |   |   |
| Reset     |   |   |         | 0             | НС             |        |   |   |
| Bus reset |   |   |         | 0             | Н              |        |   |   |
| Access    |   |   |         | R             | /W             |        |   |   |

#### 9.4.7 DMA Interrupt Reason register (address: 50H)

This 2-byte register shows the source(s) of a DMA interrupt. Each bit is refreshed after a DMA command has been executed. An interrupt source is cleared by writing a logic 1 to the corresponding bit. The bit allocation is given in Table 51.

#### Table 51: DMA Interrupt Reason register: bit allocation

| Bit       | 15       | 14       | 13       | 12       | 11           | 10             | 9                 | 8               |
|-----------|----------|----------|----------|----------|--------------|----------------|-------------------|-----------------|
| Symbol    |          | reserved |          | ODD_IND  | EXT_EOT      | INT_EOT        | INTRQ_<br>PENDING | DMA_<br>XFER_OK |
| Reset     | -        | -        | -        | 0        | 0            | 0              | 0                 | 0               |
| Bus reset | -        | -        | -        | 0        | 0            | 0              | 0                 | 0               |
| Access    | R/W      | R/W      | R/W      | R/W      | R/W          | R/W            | R/W               | R/W             |
| Bit       | 7        | 6        | 5        | 4        | 3            | 2              | 1                 | 0               |
| Symbol    | 1F0_WF_E | 1F0_WF_F | 1F0_RF_E | READ_1F0 | BSY_<br>DONE | TF_RD_<br>DONE | CMD_<br>INTRQ_OK  | reserved        |
| Reset     | 0        | 0        | 0        | 0        | 0            | 0              | 0                 | -               |
| Bus reset | 0        | 0        | 0        | 0        | 0            | 0              | 0                 | -               |
| Access    | R/W      | R/W      | R/W      | R/W      | R/W          | R/W            | R/W               | R/W             |

#### Table 52: DMA Interrupt Reason Register: bit description

| and the second |         |                                                                                                                                                                                                                                                                                                                  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Symbol  | Description                                                                                                                                                                                                                                                                                                      |  |  |
| 15 to 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -       | reserved                                                                                                                                                                                                                                                                                                         |  |  |
| 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ODD_IND | A logic 1 indicates that the last packet with odd bytes has<br>been transferred from the OUT token buffer to the DMA. This<br>is applicable only for the OUT token data in the DMA slave<br>mode. It has no meaning for the IN token data. Refer to the<br>document <i>Using the Odd Bit Indicator for DMA</i> . |  |  |
| 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | EXT_EOT | A logic 1 indicates that an external EOT is detected. This is applicable only in GDMA slave mode.                                                                                                                                                                                                                |  |  |
| 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | INT_EOT | A logic 1 indicates that an internal EOT is detected. see Table 53.                                                                                                                                                                                                                                              |  |  |

| Table 52:         DMA Interrupt Reason Register: bit descriptioncontinued |               |                                                                                                                                                                               |  |  |
|---------------------------------------------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                                       | Symbol        | Description                                                                                                                                                                   |  |  |
| 9                                                                         | INTRQ_PENDING | A logic 1 indicates that a pending interrupt was detected on pin INTRQ.                                                                                                       |  |  |
| 8                                                                         | DMA_XFER_OK   | A logic 1 indicates that the DMA transfer has been completed<br>(DMA Transfer Counter has become zero). This bit is only<br>used in GDMA (slave) mode and MDMA (master) mode. |  |  |
| 7                                                                         | 1F0_WF_E      | A logic 1 indicates that the 1F0 write FIFO is empty and the microcontroller can start writing data.                                                                          |  |  |
| 6                                                                         | 1F0_WF_F      | A logic 1 indicates that the 1F0 write FIFO is full and the microcontroller must stop writing data.                                                                           |  |  |
| 5                                                                         | 1F0_RF_E      | A logic 1 indicates that 1F0 read FIFO is empty and the microcontroller must stop reading data.                                                                               |  |  |
| 4                                                                         | READ_1F0      | A logic 1 indicates that 1F0 FIFO contains unread data and the microcontroller can start reading data.                                                                        |  |  |
| 3                                                                         | BSY_DONE      | A logic 1 indicates that the BSY status bit has become zero and polling has been stopped.                                                                                     |  |  |
| 2                                                                         | TF_RD_DONE    | A logic 1 indicates that the Read Task Files command has been completed.                                                                                                      |  |  |
| 1                                                                         | CMD_INTRQ_OK  | A logic 1 indicates that all bytes from the FIFO have been transferred (DMA Transfer Count zero) and an interrupt on pin INTRQ was detected.                                  |  |  |
| 0                                                                         |               | reserved                                                                                                                                                                      |  |  |

#### Table 53: Internal EOT-Functional relation with DMA\_XFER\_OK bit

| INT_EOT | DMA_XFER_OK | Description                                                                                      |
|---------|-------------|--------------------------------------------------------------------------------------------------|
| 1       | 0           | During the DMA transfer, there is a premature termination with short packet.                     |
| 1       | 1           | DMA transfer is completed with short packet and the DMA transfer counter has reached '0'.        |
| 0       | 1           | DMA transfer is completed without any short packet and the DMA transfer counter has reached '0'. |

#### 9.4.8 DMA Interrupt Enable register (address: 54H)

This 2-byte register controls the interrupt generation of the source bits in the DMA Interrupt Reason register (see Table 51). The bit allocation is given in Table 54. The bit descriptions are given in Table 52. A logic 1 enables interrupt generation. The values after a (bus) reset are logic 0 (disabled).

| Bit       | 15  | 14       | 13  | 12             | 11         | 10         | 9                    | 8                  |
|-----------|-----|----------|-----|----------------|------------|------------|----------------------|--------------------|
| Symbol    |     | reserved |     | IE_ODD<br>_IND | IE_EXT_EOT | IE_INT_EOT | IE_INTRQ_<br>PENDING | IE_DMA_<br>XFER_OK |
| Reset     | -   | -        | -   | 0              | 0          | 0          | 0                    | 0                  |
| Bus reset | -   | -        | -   | 0              | 0          | 0          | 0                    | 0                  |
| Access    | R/W | R/W      | R/W | R/W            | R/W        | R/W        | R/W                  | R/W                |

Table 54: DMA Interrupt Enable register: bit allocation

#### 9397 750 09665

ISP1581

| Bit       | 7               | 6               | 5               | 4               | 3               | 2                 | 1                   | 0        |
|-----------|-----------------|-----------------|-----------------|-----------------|-----------------|-------------------|---------------------|----------|
| Symbol    | IE_1F0_<br>WF_E | IE_1F0_<br>WF_F | IE_1F0_<br>RF_E | IE_<br>READ_1F0 | IE_BSY_<br>DONE | IE_TF_<br>RD_DONE | IE_CMD_<br>INTRQ_OK | reserved |
| Reset     | 0               | 0               | 0               | 0               | 0               | 0                 | 0                   | -        |
| Bus reset | 0               | 0               | 0               | 0               | 0               | 0                 | 0                   | -        |
| Access    | R/W             | R/W             | R/W             | R/W             | R/W             | R/W               | R/W                 | R/W      |

#### 9.4.9 DMA Endpoint register (address: 58H)

This 1-byte register selects a USB endpoint FIFO as a source or destination for DMA transfers. The bit allocation is given in Table 55.

#### Table 55: DMA Endpoint register: bit allocation

| Bit         | 7   | 6    | 5    | 4   | 3          | 2   | 1   | 0      |
|-------------|-----|------|------|-----|------------|-----|-----|--------|
| Symbol      |     | rese | rved |     | EPIDX[2:0] |     |     | DMADIR |
| Power Reset | -   | -    | -    | -   | 0          | 0   | 0   | 0      |
| Bus Reset   | -   | -    | -    | -   | 0          | 0   | 0   | 0      |
| Access      | R/W | R/W  | R/W  | R/W | R/W        | R/W | R/W | R/W    |

#### Table 56: DMA Endpoint register: bit description

| Bit    | Symbol     | Description                                         |
|--------|------------|-----------------------------------------------------|
| 7 to 4 | -          | reserved                                            |
| 3 to 1 | EPIDX[2:0] | selects the indicated endpoint for DMA access       |
| 0      | DMADIR     | 0 — selects the RX/OUT FIFO for DMA read transfers  |
|        |            | 1 — selects the TX/IN FIFO for DMA write transfers. |

The DMA Endpoint register must not reference the endpoint that is indexed by the Endpoint Index register (02CH) at any time. Doing so would result in data corruption. Therefore, if the DMA Endpoint register is unused, point it to an unused endpoint. However, if the DMA Endpoint register is pointed to an active endpoint, the firmware must not reference the same endpoint on the Endpoint Index register.

#### 9.5 General registers

#### 9.5.1 Interrupt register (address: 18H)

The Interrupt register consists of 4 bytes. The bit allocation is given in Table 57.

When a bit is set in the Interrupt register, this indicates that the hardware condition for an interrupt has occurred. When the Interrupt register content is non-zero, the INT output will be asserted. Upon detecting the interrupt, the external microprocessor must read the Interrupt register to determine the source of the interrupt.

Each endpoint buffer has a dedicated interrupt bit (EPnTX, EPnRX). In addition, various bus states can generate an interrupt: Resume, Suspend, Pseudo-SOF, SOF and Bus Reset. The DMA Controller only has one interrupt bit: the source for a DMA interrupt is shown in the DMA Interrupt Reason register (see Table 51).

Each interrupt bit can be individually cleared by writing a logic 1. The DMA interrupt bit can be cleared by writing a logic 1 to the related interrupt source bit in the DMA Interrupt Reason register and writing a logic 1 to the DMA bit of the interrupt register.

© Koninklijke Philips Electronics N.V. 2002. All rights reserved.

| Table 57: In            | iterrupt regist           |                                   |                          |                         |                       |                              |                      |                         |
|-------------------------|---------------------------|-----------------------------------|--------------------------|-------------------------|-----------------------|------------------------------|----------------------|-------------------------|
| Bit                     | 31                        | 30                                | 29                       | 28                      | 27                    | 26                           | 25                   | 24                      |
| Symbol                  |                           |                                   | rese                     | rved                    |                       |                              | EP7TX                | EP7RX                   |
| Reset                   | -                         | -                                 | -                        | -                       | -                     | -                            | 0                    | 0                       |
| Bus reset               | -                         | -                                 | -                        | -                       | -                     | -                            | 0                    | 0                       |
| Access                  | R/W                       | R/W                               | R/W                      | R/W                     | R/W                   | R/W                          | R/W                  | R/W                     |
| Bit                     | 23                        | 22                                | 21                       | 20                      | 19                    | 18                           | 17                   | 16                      |
| Symbol                  | EP6TX                     | EP6RX                             | EP5TX                    | EP5RX                   | EP4TX                 | EP4RX                        | EP3TX                | EP3RX                   |
| Reset                   | 0                         | 0                                 | 0                        | 0                       | 0                     | 0                            | 0                    | 0                       |
| Bus reset               | 0                         | 0                                 | 0                        | 0                       | 0                     | 0                            | 0                    | 0                       |
| Access                  | R/W                       | R/W                               | R/W                      | R/W                     | R/W                   | R/W                          | R/W                  | R/W                     |
| Bit                     | 15                        | 14                                | 13                       | 12                      | 11                    | 10                           | 9                    | 8                       |
| Symbol                  | EP2TX                     | EP2RX                             | EP1TX                    | EP1RX                   | EP0TX                 | EP0RX                        | reserved             | EP0SETUP                |
| Reset                   | 0                         | •                                 |                          |                         |                       |                              |                      |                         |
|                         | Ũ                         | 0                                 | 0                        | 0                       | 0                     | 0                            | -                    | 0                       |
| Bus reset               | 0                         | 0                                 | 0                        | 0                       | 0                     | 0                            | -                    | 0                       |
| Bus reset<br>Access     | -                         |                                   |                          | -                       | •                     | -                            | -<br>-<br>R/W        |                         |
|                         | 0                         | 0                                 | 0                        | 0                       | 0                     | 0                            | -                    | 0                       |
| Access                  | 0<br>R/W                  | 0<br>R/W                          | 0<br>R/W                 | 0<br>R/W                | 0<br>R/W              | 0<br>R/W                     | -<br>R/W             | 0<br>R/W                |
| Access<br>Bit           | 0<br>R/W<br>7             | 0<br>R/W<br>6                     | 0<br>R/W<br>5            | 0<br>R/W<br>4           | 0<br>R/W<br><b>3</b>  | 0<br>R/W<br>2                | -<br>R/W<br>1        | 0<br>R/W<br>0           |
| Access<br>Bit<br>Symbol | 0<br>R/W<br>7<br>reserved | 0<br>R/W<br><mark>6</mark><br>DMA | 0<br>R/W<br>5<br>HS_STAT | 0<br>R/W<br>4<br>RESUME | 0<br>R/W<br>3<br>SUSP | 0<br>R/W<br><b>2</b><br>PSOF | -<br>R/W<br>1<br>SOF | 0<br>R/W<br>0<br>BRESET |

### Table 57: Interrupt register: bit allocation

#### Table 58: Interrupt register: bit description

|          |          | •                                                                      |
|----------|----------|------------------------------------------------------------------------|
| Bit      | Symbol   | Description                                                            |
| 31 to 26 | reserved | reserved; must write logic 0                                           |
| 25       | EP7TX    | A logic 1 indicates the Endpoint 7 TX buffer as interrupt source.      |
| 24       | EP7RX    | A logic 1 indicates the Endpoint 7 RX buffer as interrupt source.      |
| 23       | EP6TX    | A logic 1 indicates the Endpoint 6 TX buffer as interrupt source.      |
| 22       | EP6RX    | A logic 1 indicates the Endpoint 6 RX buffer as interrupt source.      |
| 21       | EP5TX    | A logic 1 indicates the Endpoint 5 TX buffer as interrupt source.      |
| 20       | EP5RX    | A logic 1 indicates the Endpoint 5 RX buffer as interrupt source.      |
| 19       | EP4TX    | A logic 1 indicates the Endpoint 4 TX buffer as interrupt source.      |
| 18       | EP4RX    | A logic 1 indicates the Endpoint 4 RX buffer as interrupt source.      |
| 17       | EP3TX    | A logic 1 indicates the Endpoint 3 TX buffer as interrupt source.      |
| 16       | EP3RX    | A logic 1 indicates the Endpoint 3 RX buffer as interrupt source.      |
| 15       | EP2TX    | A logic 1 indicates the Endpoint 2 TX buffer as interrupt source.      |
| 14       | EP2RX    | A logic 1 indicates the Endpoint 2 RX buffer as interrupt source.      |
| 13       | EP1TX    | A logic 1 indicates the Endpoint 1 TX buffer as interrupt source.      |
| 12       | EP1RX    | A logic 1 indicates the Endpoint 1 RX buffer as interrupt source.      |
| 11       | EP0TX    | A logic 1 indicates the Endpoint 0 data TX buffer as interrupt source. |
| 10       | EP0RX    | A logic 1 indicates the Endpoint 0 data RX buffer as interrupt source. |

| Table 58: | Interrupt register: bit descriptioncontinued |                                                                                                                                                                                                                                        |  |  |  |  |
|-----------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit       | Symbol                                       | Description                                                                                                                                                                                                                            |  |  |  |  |
| 9         | reserved                                     | reserved.                                                                                                                                                                                                                              |  |  |  |  |
| 8         | EP0SETUP                                     | A logic 1 indicates that a SETUP token was received on<br>Endpoint 0.                                                                                                                                                                  |  |  |  |  |
| 7         | reserved                                     | reserved.                                                                                                                                                                                                                              |  |  |  |  |
| 6         | DMA                                          | <b>DMA status:</b> A logic 1 indicates a change in the DMA Status register.                                                                                                                                                            |  |  |  |  |
| 5         | HS_STAT                                      | <b>High Speed Status:</b> A logic 1 indicates a change from FS to HS mode (HS connection). This bit is not set, when the system goes into a FS suspend.                                                                                |  |  |  |  |
| 4         | RESUME                                       | <b>Resume status:</b> A logic 1 indicates that a status change from 'suspend' to 'resume' (active) was detected.                                                                                                                       |  |  |  |  |
| 3         | SUSP                                         | <b>Suspend status:</b> A logic 1 indicates that a status change from active to 'suspend' was detected on the bus.                                                                                                                      |  |  |  |  |
| 2         | PSOF                                         | <b>Pseudo SOF interrupt:</b> A logic 1 indicates that a Pseudo SOF or $\mu$ SOF was received. Pseudo SOF is an internally generated clock signal (FS: 1 ms period, HS: 125 $\mu$ s period) synchronized to the USB bus SOF/ $\mu$ SOF. |  |  |  |  |
| 1         | SOF                                          | <b>SOF interrupt:</b> A logic 1 indicates that a SOF/ $\mu$ SOF was received.                                                                                                                                                          |  |  |  |  |
| 0         | BRESET                                       | <b>Bus Reset</b> : A logic 1 indicates that a USB bus reset was detected.                                                                                                                                                              |  |  |  |  |
|           |                                              |                                                                                                                                                                                                                                        |  |  |  |  |

#### 9.5.2 Chip ID register (address: 70H)

This read-only register contains the chip identification and the hardware version numbers. The firmware should check this information to determine the functions and features supported. The register contains 3 bytes and the bit allocation is shown in Table 59.

| Bit       | 23            | 22  | 21 | 20    | 19      | 18 | 17 | 16 |
|-----------|---------------|-----|----|-------|---------|----|----|----|
| Symbol    | CHIPID[23:16] |     |    |       |         |    |    |    |
| Reset     |               | 15H |    |       |         |    |    |    |
| Bus reset |               | 15H |    |       |         |    |    |    |
| Access    |               | R   |    |       |         |    |    |    |
| Bit       | 15            | 14  | 13 | 12    | 11      | 10 | 9  | 8  |
| Symbol    |               |     |    | CHIPI | D[15:8] |    |    |    |
| Reset     |               |     |    | 8     | 1H      |    |    |    |
| Bus reset |               |     |    | 8     | 1H      |    |    |    |
| Access    |               |     |    |       | R       |    |    |    |
| Bit       | 7             | 6   | 5  | 4     | 3       | 2  | 1  | 0  |
| Symbol    |               |     |    | VERSI | ON[7:0] |    |    |    |
| Reset     |               |     |    | 30    | Н       |    |    |    |
| Bus reset |               |     |    | 30    | НС      |    |    |    |
| Access    |               |     |    |       | R       |    |    |    |

#### Table 59: Chip ID register: bit allocation

| Table 60: | Chip ID Register: bit description |                                                                                                                                                  |  |  |  |
|-----------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit       | Symbol                            | Description                                                                                                                                      |  |  |  |
| 23 to 16  | CHIPID[23:16]                     | Chip ID: lower byte (15H)                                                                                                                        |  |  |  |
| 15 to 8   | CHIPID[15:8]                      | Chip ID: upper byte (81H)                                                                                                                        |  |  |  |
| 7 to 0    | VERSION                           | Version number (30H): The version number will be upgraded as<br>and when there are new revisions with improved performance<br>and functionality. |  |  |  |

#### 9.5.3 Frame Number register (address: 74H)

This read-only register contains the frame number of the last successfully received Start Of Frame (SOF). The register contains 2 bytes and the bit allocation is given in Table 61. In case of 8-bit access the register content is returned lower byte first.

Table 61: Frame Number register: bit allocation

| Bit         | 15   | 14  | 13  | 12          | 11     | 10         | 9 | 8 |  |
|-------------|------|-----|-----|-------------|--------|------------|---|---|--|
| Symbol      | rese | ved | Ν   | /ICROSOF[2: | 0]     | SOFR[10:8] |   |   |  |
| Power Reset | -    | -   | 00H |             |        | 00H        |   |   |  |
| Bus Reset   | -    | -   |     | 00H         |        | 00H        |   |   |  |
| Access      | R    | R   |     | R           |        |            | R |   |  |
| Bit         | 7    | 6   | 5   | 4           | 3      | 2          | 1 | 0 |  |
| Symbol      |      |     |     | SOF         | R[7:0] |            |   |   |  |
| Power Reset |      |     |     | 00          | 00H    |            |   |   |  |
| Bus Reset   |      |     |     | 00          | ЭН     |            |   |   |  |
| Access      |      |     |     | I           | R      |            |   |   |  |

| Table 62: | Frame Number register: bit description |                   |  |  |  |
|-----------|----------------------------------------|-------------------|--|--|--|
| Bit       | Symbol                                 | Description       |  |  |  |
| 13 to 11  | MICROSOF[2:0]                          | microframe number |  |  |  |
| 10 to 0   | SOFR[10:0]                             | frame number      |  |  |  |

#### 9.5.4 Scratch register (address: 78H)

This 16-bit register can be used by the firmware to save and restore information, e.g. the device status before it enters the 'suspend' state. The content of this register will not be altered by a bus reset. The bit allocation is given in Table 63.

| Bit       | 15 | 14         | 13 | 12    | 11     | 10 | 9 | 8 |  |  |  |
|-----------|----|------------|----|-------|--------|----|---|---|--|--|--|
| Symbol    |    | SFIRH[7:0] |    |       |        |    |   |   |  |  |  |
| Reset     |    | 00H        |    |       |        |    |   |   |  |  |  |
| Bus reset |    |            |    | uncha | anged  |    |   |   |  |  |  |
| Access    |    |            |    | R     | /W     |    |   |   |  |  |  |
| Bit       | 7  | 6          | 5  | 4     | 3      | 2  | 1 | 0 |  |  |  |
| Symbol    |    |            |    | SFIR  | L[7:0] |    |   |   |  |  |  |
| Reset     |    |            |    | 00    | Н      |    |   |   |  |  |  |
| Bus reset |    |            |    | uncha | anged  |    |   |   |  |  |  |
| Access    |    |            |    | R     | /W     |    |   |   |  |  |  |

#### Table 63: Scratch Register: bit allocation

<sup>9397 750 09665</sup> 

| Table 64: | Scratch Inform | Scratch Information register: bit description     |  |  |  |  |
|-----------|----------------|---------------------------------------------------|--|--|--|--|
| Bit       | Symbol         | Description                                       |  |  |  |  |
| 15 to 8   | SFIRH[7:0]     | scratch firmware information register (high byte) |  |  |  |  |
| 7 to 0    | SFIRL[7:0]     | scratch firmware information register (low byte)  |  |  |  |  |

#### 9.5.5 Unlock Device register (address: 7CH)

In 'suspend' state all the internal registers are write-protected to prevent data corruption by external devices during a 'resume'. Register access for reading is not blocked.

To re-enable the ISP1581 registers from the write-protected mode, the firmware must write a 2-byte unlock code (AA37H) into this register. The bit allocation of the Unlock Device register is given in Table 65.

#### Table 65: Unlock Device register: bit allocation

| Bit       | 15                 | 14             | 13 | 12      | 11          | 10 | 9 | 8 |  |  |  |  |  |  |  |  |
|-----------|--------------------|----------------|----|---------|-------------|----|---|---|--|--|--|--|--|--|--|--|
| Symbol    | ULCODE[15:8] = AAH |                |    |         |             |    |   |   |  |  |  |  |  |  |  |  |
| Reset     | not applicable     |                |    |         |             |    |   |   |  |  |  |  |  |  |  |  |
| Bus reset |                    | not applicable |    |         |             |    |   |   |  |  |  |  |  |  |  |  |
| Access    |                    |                |    | ١       | N           |    |   |   |  |  |  |  |  |  |  |  |
| Bit       | 7                  | 6              | 5  | 4       | 3           | 2  | 1 | 0 |  |  |  |  |  |  |  |  |
| Symbol    |                    |                |    | ULCODE[ | [7:0] = 37H |    |   |   |  |  |  |  |  |  |  |  |
| Reset     |                    |                |    | not ap  | plicable    |    |   |   |  |  |  |  |  |  |  |  |
| Bus reset |                    | not applicable |    |         |             |    |   |   |  |  |  |  |  |  |  |  |
| Access    |                    |                |    | ١       | N           |    |   | W |  |  |  |  |  |  |  |  |

| Table 66: | Unlock Device re | nlock Device register: bit description                                                         |  |  |  |  |  |
|-----------|------------------|------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit       | Symbol           | Description                                                                                    |  |  |  |  |  |
| 15 to 0   | ULCODE[15:0]     | Writing data AA37H unlocks the internal registers and FIFOs for writing, following a 'resume'. |  |  |  |  |  |

#### 9.5.6 Test Mode register (address: 84H)

This 1-byte register allows the firmware to set the (D+, D-) lines to predetermined states for testing purposes. The bit allocation is given in Table 67.

Remark: Only one bit can be set at a time.

| Table 07. | rest mode regist | er. Dit alloca | tion |         |      |        |        |         |
|-----------|------------------|----------------|------|---------|------|--------|--------|---------|
| Bit       | 7                | 6              | 5    | 4       | 3    | 2      | 1      | 0       |
| Symbol    | FORCEHS          | rese           | rved | FORCEFS | PRBS | KSTATE | JSTATE | SE0_NAK |
| Reset     | 0                | -              | -    | 0       | 0    | 0      | 0      | 0       |
| Bus reset | 0                | -              | -    | 0       | 0    | 0      | 0      | 0       |
| Access    | R/W              | R/W            | R/W  | R/W     | R/W  | R/W    | R/W    | R/W     |

#### Table 67: Test Mode register: bit allocation

| Table 00.        | Test Mode Re | gister, bit description                                                                                                           |
|------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Bit              | Symbol       | Description                                                                                                                       |
| 7[1]             | FORCEHS      | A logic 1 forces the hardware to high-speed mode only and disables the chirp detection logic.                                     |
| 6 to 5           | -            | reserved.                                                                                                                         |
| 4[1]             | FORCEFS      | A logic 1 forces the physical layer to full-speed mode only and disables the chirp detection logic.                               |
| 3[2]             | PRBS         | A logic 1 sets the (D+, D–) lines to toggle in a pre-determined random pattern.                                                   |
| 2 <sup>[2]</sup> | KSTATE       | Writing a logic 1 sets the (D+, D–) lines to the K state.                                                                         |
| 1[2]             | JSTATE       | Writing a logic 1 sets the (D+, D–) lines to the J state.                                                                         |
| 0[2]             | SE0_NAK      | Writing a logic 1 sets the (D+, D–) lines to a HS quiescent state.<br>The device only responds to a valid HS IN token with a NAK. |
|                  |              |                                                                                                                                   |

#### Table 68: Test Mode Register: bit description

[1] Either FORCEHS or FORCEFS should be set to logic 1 at a time.

[2] Of the four bits (PRBS, KSTATE, JSTATE and SE0\_NAK), only one bit must be set to logic 1 at a time.

## **10. Power supply**

The ISP1581 can be powered from 3.3 V or 5.0 V.

If The ISP1581 is powered by  $V_{CC} = 5.0$  V, an integrated voltage regulator provides a 3.3 V supply voltage for the internal logic and the USB transceiver. For connection details, see Figure 4.

The ISP1581 can also be operated from  $V_{CC} = 3.3$  V. In this case, the internal regulator is disabled and all the supply pins are connected to  $V_{CC}$ . For connection details see Figure 5.





# **11. Limiting values**

#### Table 69: Absolute maximum ratings

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                       | Conditions                                      | Min. | Max            | Unit |
|------------------|---------------------------------|-------------------------------------------------|------|----------------|------|
| V <sub>CC</sub>  | supply voltage                  |                                                 | -0.5 | +6.0           | V    |
| VI               | input voltage                   |                                                 | -0.5 | $V_{CC} + 0.5$ | V    |
| latchup          | latchup current                 | $V_I < 0 \text{ or } V_I > V_{CC}$              | -    | 100            | mA   |
| V <sub>esd</sub> | electrostatic discharge voltage | I <sub>LI</sub> < 1 μΑ                          |      |                |      |
|                  |                                 | pins D+, D-,<br>GND and<br>V <sub>CC(5.0)</sub> | -    | ±4000          | V    |
|                  |                                 | other pins                                      | -    | ±2000          | V    |
| T <sub>stg</sub> | storage temperature             |                                                 | -60  | +150           | °C   |
| P <sub>tot</sub> | total power dissipation         |                                                 | -    | 770            | mW   |

#### Table 70: Recommended operating conditions

| Symbol               | Parameter                                    | Conditions                | Min. | Max             | Unit |
|----------------------|----------------------------------------------|---------------------------|------|-----------------|------|
| V <sub>CC</sub>      | supply voltage                               | with voltage converter    | 4.0  | 5.5             | V    |
|                      |                                              | without voltage converter | 3.0  | 3.6             | V    |
| VI                   | input voltage range                          |                           | 0    | 5.5             | V    |
| V <sub>I(AI/O)</sub> | input voltage on analog I/O pins<br>(D+, D–) |                           | 0    | 3.6             | V    |
| V <sub>O(od)</sub>   | open-drain output pull-up voltage            |                           | 0    | V <sub>CC</sub> | V    |
| T <sub>amb</sub>     | ambient temperature                          |                           | -40  | +85             | °C   |

# **12. Static characteristics**

#### Table 71: Static characteristics; supply pins

 $V_{CC}$  = 4.0 to 5.5 V;  $V_{GND}$  = 0 V;  $T_{amb}$  = -40 to +85 °C; unless otherwise specified.

| Symbol                 | Parameter                | Conditions             | Min.               | Тур | Мах | Unit |
|------------------------|--------------------------|------------------------|--------------------|-----|-----|------|
| V <sub>CCA(3.3)</sub>  | regulated supply voltage | with voltage converter | 3.0 <sup>[1]</sup> | 3.3 | 3.6 | V    |
| I <sub>CC</sub>        | operating supply current |                        | -                  | 130 | -   | mA   |
| I <sub>CC(susp</sub> ) | suspend supply current   | no pull-up on pin D+   | -                  | 450 | -   | μΑ   |

[1] In 'suspend' mode the minimum voltage is 2.7 V.

#### Table 72: Static characteristics: digital pins

 $V_{CC}$  = 4.0 to 5.5 V;  $V_{GND}$  = 0 V;  $T_{amb}$  = -40 to +85 °C; unless otherwise specified.

| Symbol          | Parameter                 | Conditions                    | Min. | Тур | Мах | Unit |
|-----------------|---------------------------|-------------------------------|------|-----|-----|------|
| Input levels    | i                         |                               |      |     |     |      |
| V <sub>IL</sub> | LOW-level input voltage   |                               | -    | -   | 0.8 | V    |
| V <sub>IH</sub> | HIGH-level input voltage  |                               | 2.0  | -   | -   | V    |
| Output leve     | ls                        |                               |      |     |     |      |
| V <sub>OL</sub> | LOW-level output voltage  | I <sub>OL</sub> = rated drive | -    | -   | 0.4 | V    |
| V <sub>OH</sub> | HIGH-level output voltage | I <sub>OH</sub> = rated drive | 2.6  | -   | -   | V    |
| Leakage cu      | rrent                     |                               |      |     |     |      |
| ILI             | input leakage current     |                               | -    | -   | ±5  | μΑ   |

#### Table 73: Static characteristics: analog I/O pins (D+, D–)<sup>[1]</sup>

 $V_{CC} = 4.0$  to 5.5 V;  $V_{GND} = 0$  V;  $T_{amb} = -40$  to +85 °C; unless otherwise specified.

| Symbol             | Parameter                                              | Conditions                                                | Min. | Тур | Max  | Unit |
|--------------------|--------------------------------------------------------|-----------------------------------------------------------|------|-----|------|------|
| USB 1.1 trar       | nsceiver (full-speed)                                  |                                                           |      |     |      |      |
| Input levels (     | differential receiver)                                 |                                                           |      |     |      |      |
| V <sub>DI</sub>    | differential input sensitivity                         | $ V_{I(D+)}-V_{I(D-)} $                                   | 0.2  | -   | -    | V    |
| V <sub>CM</sub>    | differential common mode voltage                       | includes V <sub>DI</sub> range                            | 0.8  | -   | 2.5  | V    |
| Input levels (     | single-ended receiver)                                 |                                                           |      |     |      |      |
| V <sub>IL</sub>    | LOW-level input voltage                                |                                                           | -    | -   | 0.8  | V    |
| V <sub>IH</sub>    | HIGH-level input voltage                               |                                                           | 2.0  | -   | -    | V    |
| V <sub>hys</sub>   | hysteresis voltage                                     |                                                           | 0.4  | -   | 0.7  | V    |
| Output levels      |                                                        |                                                           |      |     |      |      |
| V <sub>OL</sub>    | LOW-level output voltage                               | pull-up on D+<br>R <sub>L</sub> = 1.5 k $\Omega$ to +3.6V | 0    | -   | 0.4  | V    |
| V <sub>OH</sub>    | HIGH-level output voltage                              | pull-down on D+, D-;<br>R <sub>L</sub> = 15 kΩ to GND     | 2.8  | -   | 3.6  | V    |
| USB 2.0 trar       | nsceiver (high-speed)                                  |                                                           |      |     |      |      |
| Input levels (     | differential receiver)                                 |                                                           |      |     |      |      |
| V <sub>HSSQ</sub>  | high-speed squelch detection                           | quelch detection squelch detected                         | -    | 100 | mV   |      |
|                    | threshold (differential)                               | no squelch detected                                       | 150  | -   | -    | mV   |
| V <sub>HSDSC</sub> | high-speed disconnect detection                        | disconnect detected                                       | 625  | -   | -    | mV   |
|                    | threshold (differential)                               | disconnect not detected                                   | -    | -   | 525  | mV   |
| V <sub>HSDI</sub>  | high-speed differential input sensitivity              | V <sub>I(D+)</sub> - V <sub>I(D-)</sub>                   | 300  | -   | -    | mV   |
| V <sub>HSCM</sub>  | high-speed data signaling<br>common mode voltage range |                                                           | -50  | -   | +500 | mV   |
| Output levels      | ;                                                      |                                                           |      |     |      |      |
| V <sub>HSOI</sub>  | high-speed idle level output voltage (differential)    |                                                           | -10  | -   | +10  | mV   |
| V <sub>HSOL</sub>  | high-speed LOW-level output voltage (differential)     |                                                           | -10  | -   | +10  | mV   |

#### Table 73: Static characteristics: analog I/O pins (D+, D-)<sup>[1]</sup>...continued

 $V_{CC}$  = 4.0 to 5.5 V;  $V_{GND}$  = 0 V;  $T_{amb}$  = -40 to +85 °C; unless otherwise specified.

| Symbol                           | Parameter                                              | Conditions         |     | Min.                            | Тур | Max  | Unit |
|----------------------------------|--------------------------------------------------------|--------------------|-----|---------------------------------|-----|------|------|
| V <sub>HSOH</sub>                | high-speed HIGH-level output<br>voltage (differential) |                    |     | 360                             | -   | 440  | mV   |
| V <sub>CHIRPJ</sub>              | chirp-J output voltage<br>(differential)               |                    | [1] | 700                             | -   | 1100 | mV   |
| V <sub>CHIRPK</sub>              | chirp-K output voltage<br>(differential)               |                    | [1] | -900                            | -   | -500 | mV   |
| Leakage cu                       | rrent                                                  |                    |     |                                 |     |      |      |
| I <sub>LZ</sub>                  | three-state leakage current                            |                    |     | -                               | -   | ±10  | μA   |
| Capacitanc                       | e                                                      |                    |     |                                 |     |      |      |
| C <sub>IN</sub>                  | transceiver capacitance                                | pin to GND         |     | -                               | -   | 20   | pF   |
| Resistance                       |                                                        |                    |     |                                 |     |      |      |
| Z <sub>DRV2</sub> <sup>[2]</sup> | driver output impedance for USB 2.0 and USB 1.1        | steady-state drive |     | 40.5                            | 45  | 49.5 | Ω    |
| Z <sub>INP</sub>                 | input impedance                                        |                    |     | 10                              | -   | -    | MΩ   |
| Termination                      | 1                                                      |                    |     |                                 |     |      |      |
| V <sub>TERM</sub>                | termination voltage for pull-up resistor on pin RPU    |                    |     | 3.0 <mark><sup>[3]</sup></mark> | -   | 3.6  | V    |

[1] HS termination resistor is disabled, and pull-up resistor is connected. Occurs only during reset when both hub and device are high-speed capable.

[2] Includes internal matching resistors on both D+ and D-. This tolerance range complies with USB specification 2.0.

[3] In the 'suspend mode, the minimum voltage is 2.7 V.

## **13. Dynamic characteristics**

#### Table 74: Dynamic characteristics

 $V_{CC}$  = 4.0 to 5.5 V;  $V_{GND}$  = 0 V;  $T_{amb}$  = -40 to +85 °C; unless otherwise specified.

| Parameter                  | Conditions                 | Min.                                                  | Тур                                                       | Max                                                         | Unit                                                      |  |
|----------------------------|----------------------------|-------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------|--|
|                            |                            |                                                       |                                                           |                                                             |                                                           |  |
| pulse width on input RESET | crystal oscillator running | 500                                                   | -                                                         | -                                                           | μs                                                        |  |
| Crystal oscillator         |                            |                                                       |                                                           |                                                             |                                                           |  |
| crystal frequency          |                            | -                                                     | 12                                                        | -                                                           | MHz                                                       |  |
|                            | pulse width on input RESET | pulse width on input RESET crystal oscillator running | pulse width on input RESET crystal oscillator running 500 | pulse width on input RESET crystal oscillator running 500 - | pulse width on input RESET crystal oscillator running 500 |  |

#### Table 75: Dynamic characteristics: analog I/O pins (D+, D-)<sup>[1]</sup>

| $V_{CC} = 4.0$ to 5.5 V; $V_{GND} = 0$ V; $T_{amb}$ | $-40$ to $+85^{\circ}C^{\circ}C_{1} - 50$ pF R <sub>pu</sub> | $-15 k\Omega \text{ on } D+ to V_{TEDM}$ | · unless otherwise specified   |
|-----------------------------------------------------|--------------------------------------------------------------|------------------------------------------|--------------------------------|
| $V_{CC} = 4.0.000000000000000000000000000000000$    | =-40.00+00.00, 00 = 50.01, 000                               | $-1.0$ $N_{22}$ $OHD+10$ $V$ $IERM$      | , unicos ounci wise specificu. |

| Symbol          | Parameter                                                                   | Conditions                                                                 | Min.   | Тур | Max    | Unit |
|-----------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------|--------|-----|--------|------|
| Driver cha      | racteristics                                                                |                                                                            |        |     |        |      |
| Full-speed      | mode                                                                        |                                                                            |        |     |        |      |
| t <sub>FR</sub> | rise time                                                                   | C <sub>L</sub> = 50 pF;<br>10 to 90% of  V <sub>OH</sub> – V <sub>OL</sub> | 4      | -   | 20     | ns   |
| t <sub>FF</sub> | fall time                                                                   | C <sub>L</sub> = 50 pF;<br>90 to 10% of  V <sub>OH</sub> – V <sub>OL</sub> | 4      | -   | 20     | ns   |
| FRFM            | differential rise/fall time<br>matching (t <sub>FR</sub> /t <sub>FF</sub> ) |                                                                            | [2] 90 | -   | 111.11 | %    |

#### Table 75: Dynamic characteristics: analog I/O pins (D+, D–)<sup>[1]</sup>...continued

 $V_{CC} = 4.0$  to 5.5 V;  $V_{GND} = 0$  V;  $T_{amb} = -40$  to  $+85 \circ C$ ;  $C_L = 50$  pF;  $R_{PU} = 1.5$  k $\Omega$  on D+ to  $V_{TERM}$ ; unless otherwise specified.

| Symbol             | Parameter                                             | Conditions                       |        | Min.  | Тур | Max   | Unit |
|--------------------|-------------------------------------------------------|----------------------------------|--------|-------|-----|-------|------|
| V <sub>CRS</sub>   | output signal crossover voltage                       |                                  | [2][3] | 1.3   | -   | 2.0   | V    |
| High-speed         | mode                                                  |                                  |        |       |     |       |      |
| t <sub>HSR</sub>   | high-speed differential rise time                     | with captive cable               |        | 500   | -   | -     | ps   |
| t <sub>HSF</sub>   | high-speed differential<br>fall time                  | with captive cable               |        | 500   | -   | -     | ps   |
| Data sourc         | e timing                                              |                                  |        |       |     |       |      |
| Full-speed         | mode                                                  |                                  |        |       |     |       |      |
| t <sub>FEOPT</sub> | source EOP width                                      | see Figure 6                     | [3]    | 160   | -   | 175   | ns   |
| t <sub>FDEOP</sub> | source differential data-to-EOP transition skew       | see Figure 6                     | [3]    | -2    | -   | +5    | ns   |
| Receiver ti        | ming                                                  |                                  |        |       |     |       |      |
| Full-speed         | mode                                                  |                                  |        |       |     |       |      |
| t <sub>JR1</sub>   | receiver data jitter tolerance to next transition     | see Figure 7                     | [3]    | -18.5 | -   | +18.5 | ns   |
| t <sub>JR2</sub>   | receiver data jitter tolerance for paired transitions | see Figure 7                     | [3]    | -9    | -   | +9    | ns   |
| t <sub>FEOPR</sub> | receiver SE0 width                                    | accepted as EOP;<br>see Figure 6 | [3]    | 82    | -   | -     | ns   |
| t <sub>FST</sub>   | width of SE0 during differential transition           | rejected as EOP;<br>see Figure 8 | [3]    | -     | -   | 14    | ns   |
|                    |                                                       |                                  |        |       |     |       |      |

[1] Test circuit: see Figure 37.

[2] Excluding the first transition from Idle state.

[3] Characterized only, not tested. Limits guaranteed by design.



**ISP1581** 



#### Fig 7. Receiver differential data jitter.



# 13.1 Timing symbols

| Symbol       | Description                              |
|--------------|------------------------------------------|
| Time symbols |                                          |
| t            | time                                     |
| Т            | cycle time (periodic signal)             |
| Signal names |                                          |
| A            | address;                                 |
|              | DMA acknowledge (DACK)                   |
| С            | clock;                                   |
|              | command                                  |
| D            | data input;                              |
|              | data                                     |
| E            | chip enable                              |
| G            | output enable                            |
| I            | instruction (program memory content);    |
|              | input (general)                          |
| L            | address latch enable (ALE)               |
| Р            | program store enable (PSEN, active LOW); |
|              | propagation delay                        |
| Q            | data output                              |
| R            | read signal (RD, active LOW);            |
|              | read (action);                           |
|              | DMA request (DREQ)                       |
| S            | chip select                              |
| W            | write signal (WR, active LOW);           |
|              | write (action);                          |
|              | pulse width                              |
| U            | undefined                                |
| Y            | output (general)                         |
| Logic levels |                                          |
| Н            | logic HIGH                               |
| L            | logic LOW                                |
| P            | stop, not active (OFF)                   |
| S            | start, active (ON)                       |
| V            | valid logic level                        |
| х            | invalid logic level                      |
| Z            | high-impedance (floating, three-state)   |





# 13.2.1 Generic Processor mode (BUS\_CONF = 1)







# Table 77: ISP1581 register access timing parameters: separate address and data buses

 $V_{CC} = 4.0 \text{ to } 5.5 \text{ V}; V_{GND} = 0 \text{ V}; T_{amb} = -40 \text{ to } +85 \circ C.$ 

| Symbol              | Parameter                                               | Min                | Max | Unit |
|---------------------|---------------------------------------------------------|--------------------|-----|------|
| Reading             |                                                         |                    |     |      |
| t <sub>RLRH</sub>   | RD LOW pulse width                                      | >t <sub>RLDV</sub> | -   | ns   |
| t <sub>AVRL</sub>   | address set-up time before $\overline{RD}$ LOW          | 0                  | -   | ns   |
| t <sub>RHAX</sub>   | address hold time after $\overline{RD}$ HIGH            | 0                  | -   | ns   |
| t <sub>RLDV</sub>   | RD LOW to data valid delay                              | -                  | 26  | ns   |
| t <sub>RHDZ</sub>   | RD HIGH to data outputs three-state delay               | 0                  | 15  | ns   |
| t <sub>RHSH</sub>   | RD HIGH to CS HIGH delay                                | 0                  | -   | ns   |
| Writing             |                                                         |                    |     |      |
| t <sub>WLWH</sub>   | WR LOW pulse width                                      | 15                 | -   | ns   |
| t <sub>AVWL</sub>   | address set-up time before $\overline{WR}$ LOW          | 0                  | -   | ns   |
| t <sub>WHAX</sub>   | address hold time after $\overline{WR}$ HIGH            | 0                  | -   | ns   |
| t <sub>DVWH</sub>   | data set-up time before $\overline{WR}$ HIGH            | 11                 | -   | ns   |
| t <sub>WHDZ</sub>   | data hold time after WR HIGH                            | 5                  | -   | ns   |
| t <sub>WHSH</sub>   | WR HIGH to CS HIGH delay                                | 0                  | -   | ns   |
| General             |                                                         |                    |     |      |
| T <sub>cy(RW)</sub> | read/write cycle time                                   | 80                 | -   | ns   |
| t <sub>I1VI2L</sub> | $R/\overline{W}$ set-up time before $\overline{DS}$ LOW | 0                  | -   | ns   |
| t <sub>I2HI1X</sub> | $R/\overline{W}$ hold time after $\overline{DS}$ HIGH   | 0                  | -   | ns   |
| t <sub>RDY1</sub>   | READY LOW to $\overline{CS}$ LOW delay                  | -                  | 3   | ns   |
| t <sub>RDY2</sub>   | READY HIGH to RD/WR HIGH of the last access             | -                  | 91  | ns   |



#### Split Bus mode (BUS\_CONF = 0, MODE1 = 0, MODE0 = 0/1)



Fig 12. ISP1581 register access timing: multiplexed address/data bus (BUS\_CONF = 0, MODE1 = 0, MODE0 = 0).



# Table 78: ISP1581 register access timing parameters: multiplexed address/data bus (MODE1 = 0)

 $V_{CC} = 4.0 \text{ to } 5.5 \text{ V}; V_{GND} = 0 \text{ V}; T_{amb} = -40 \text{ to } +85 \circ C.$ 

| Symbol              | Parameter                                                                             | Min                | Max | Unit |
|---------------------|---------------------------------------------------------------------------------------|--------------------|-----|------|
| Reading             |                                                                                       |                    |     |      |
| t <sub>RLRH</sub>   | RD LOW pulse width                                                                    | >t <sub>RLDV</sub> | -   | ns   |
| t <sub>RLDV</sub>   | RD LOW to data valid delay                                                            | -                  | 25  | ns   |
| t <sub>RHDZ</sub>   | $\overline{RD}$ HIGH to data outputs three-state delay                                | 0                  | 15  | ns   |
| t <sub>RHSH</sub>   | $\overline{RD}$ HIGH to $\overline{CS}$ HIGH delay                                    | 0                  | -   | ns   |
| t <sub>LLRL</sub>   | ALE LOW set-up time before $\overline{RD}$ LOW                                        | 0                  | -   | ns   |
| Writing             |                                                                                       |                    |     |      |
| t <sub>WLWH</sub>   | WR/DS LOW pulse width                                                                 | 15                 | -   | ns   |
| t <sub>DVWH</sub>   | data set-up time before $\overline{WR}$ HIGH                                          | 5                  | -   | ns   |
| t <sub>LLVVL</sub>  | ALE LOW to WR/DS LOW delay                                                            | 0                  | -   | ns   |
| t <sub>WHDZ</sub>   | data hold time after $\overline{WR}/\overline{DS}$ HIGH                               | 5                  | -   | ns   |
| t <sub>WHSH</sub>   | $\overline{\text{WR}}/\overline{\text{DS}}$ HIGH to $\overline{\text{CS}}$ HIGH delay | 0                  | -   | ns   |
| General             |                                                                                       |                    |     |      |
| T <sub>cy(RW)</sub> | read/write cycle time                                                                 | 80                 | -   | ns   |
| t <sub>AVLL</sub>   | address set-up time before ALE LOW                                                    | 0                  | -   | ns   |
| t <sub>I1VLL</sub>  | $R/\overline{W}$ set-up time before ALE LOW                                           | 5                  | -   | ns   |
| t <sub>LLI2L</sub>  | ALE LOW to $\overline{\text{DS}}$ LOW delay                                           | 5                  | -   | ns   |
| t <sub>I2HI1X</sub> | $R/\overline{W}$ hold time after $\overline{DS}$ HIGH                                 | 5                  | -   | ns   |

**ISP1581** 



Split Bus mode (BUS\_CONF = 0, MODE1 = 1, MODE 0 = 0/1)

**ISP1581** 



**ISP1581** 



Fig 16. ISP1581 register access timing: multiplexed address/data bus (BUS\_CONF = 0, MODE1 = 1, MODE0 = 1).

# Table 79: ISP1581 register access timing parameters: multiplexed address/data bus (MODE1 = 1)

 $V_{CC} = 4.0 \text{ to } 5.5 \text{ V}; V_{GND} = 0 \text{ V}; T_{amb} = -40 \text{ to } +85 \circ C.$ 

| Symbol            | Parameter                                                             | Min                | Max | Unit |
|-------------------|-----------------------------------------------------------------------|--------------------|-----|------|
| Reading           |                                                                       |                    |     |      |
| t <sub>RLDV</sub> | RD LOW to data valid delay                                            | -                  | 26  | ns   |
| t <sub>RHDZ</sub> | RD HIGH to data outputs three-state delay                             | 0                  | 15  | ns   |
| t <sub>RHSH</sub> | $\overline{RD}$ HIGH to $\overline{CS}$ HIGH delay                    | 0                  | -   | ns   |
| t <sub>RLRH</sub> | RD LOW pulse width                                                    | >t <sub>RLDV</sub> | -   | ns   |
| t <sub>WHRH</sub> | WR/DS HIGH to RD HIGH delay                                           | 40                 | -   | ns   |
| Writing           |                                                                       |                    |     |      |
| t <sub>AOWL</sub> | A0 set-up time before WR/DS LOW                                       | 0                  | -   | ns   |
| t <sub>AVWH</sub> | address set-up time before $\overline{\text{WR/DS}}$ HIGH             | 5                  | -   | ns   |
| t <sub>DVWH</sub> | data set-up time before WR/DS HIGH                                    | 5                  | -   | ns   |
| t <sub>WHDZ</sub> | data hold time after $\overline{\text{WR}}/\overline{\text{DS}}$ HIGH | 5                  | -   | ns   |
| t <sub>WHSH</sub> | WR/DS HIGH to CS HIGH delay                                           | 0                  | -   | ns   |
| t <sub>WLWH</sub> | WR/DS LOW pulse width                                                 | 15                 | -   | ns   |
| t <sub>WHWH</sub> | WR/DS HIGH (address) to WR/DS HIGH (data) delay                       | 40                 | -   | ns   |

ISP1581

### Table 79: ISP1581 register access timing parameters: multiplexed address/data bus (MODE1 = 1)...continued

| $V_{CC} = 4.0$      | to 5.5 V; $V_{GND} = 0$ V; $I_{amb} = -40$ to +85 °C. |     |     |      |
|---------------------|-------------------------------------------------------|-----|-----|------|
| Symbol              | Parameter                                             | Min | Мах | Unit |
| General             |                                                       |     |     |      |
| T <sub>cy(RW)</sub> | read/write cycle time                                 | 80  | -   | ns   |
| t <sub>I2HI1X</sub> | $R/\overline{W}$ hold time after $\overline{DS}$ HIGH | 5   | -   | ns   |

#### 13.3 DMA timing

#### 13.3.1 PIO mode



- (1) The device address consists of signals  $\overline{CS1}$ ,  $\overline{CS0}$ , DA2, DA1 and DA0.
- (2) The data bus width depends on the PIO access command used. Task File register access uses 8 bits (DATA[7:0]), except for Task File register 1F0 which uses 16 bits (DATA[15:0]). DMA commands 04H and 05H also use a 16-bit data bus.
- (3) The device can negate IORDY to extend the PIO cycle with wait states. The host determines whether or not to extend the current cycle after t<sub>su4</sub> following the assertion of DIOR or DIOW. The following three cases are distinguished:
  - 1. Device keeps IORDY released (high-impedance): no wait state is generated.
  - 2. Device negates IORDY during  $t_{su4}$ , but re-asserts IORDY before  $t_{su4}$  expires: no wait state is generated.
  - Device negates IORDY during t<sub>su4</sub> and keeps IORDY negated for at least 5 ns after t<sub>su4</sub> expires: a wait state is generated. The cycle is completed as soon as IORDY is re-asserted. For extended read cycles (DIOR asserted), the read data on lines DATAn must be valid at t<sub>d1</sub> before IORDY is asserted.
- (4) DIOR and DIOW have a programmable polarity: shown here as active LOW signals.

#### Fig 17. PIO mode timing.

#### Table 80: PIO mode timing parameters

 $V_{CC} = 4.0 \text{ to } 5.5 \text{ V}; V_{GND} = 0 \text{ V}; T_{amb} = -40 \text{ to } +85 \,^{\circ}C.$ 

| Symbol                | Parameter                                             |     | Mode 0 | Mode 1 | Mode 2 | Mode 3 | Mode 4 | Unit |
|-----------------------|-------------------------------------------------------|-----|--------|--------|--------|--------|--------|------|
| T <sub>cy1(min)</sub> | read/write cycle time (minimum)                       | [1] | 600    | 383    | 240    | 180    | 120    | ns   |
| t <sub>su1(min)</sub> | address to DIOR/DIOW on set-up time<br>(minimum)      |     | 70     | 50     | 30     | 30     | 25     | ns   |
| t <sub>w1(min)</sub>  | DIOR/DIOW pulse width (minimum)                       | [1] | 165    | 125    | 100    | 80     | 70     | ns   |
| t <sub>w2(min)</sub>  | DIOR/DIOW recovery time (minimum)                     | [1] | -      | -      | -      | 70     | 25     | ns   |
| t <sub>su2(min)</sub> | data set-up time before DIOW off<br>(minimum)         |     | 60     | 45     | 30     | 30     | 20     | ns   |
| t <sub>h2(min)</sub>  | data hold time after DIOW off (minimum)               |     | 30     | 20     | 15     | 10     | 10     | ns   |
| t <sub>su3(min)</sub> | data set-up time before DIOR on (minimum)             |     | 50     | 35     | 20     | 20     | 20     | ns   |
| t <sub>h3(min.)</sub> | data hold time after DIOR off (minimum)               |     | 5      | 5      | 5      | 5      | 5      | ns   |
| t <sub>d2(max)</sub>  | data to three-state delay after DIOR off<br>(minimum) | [2] | 30     | 30     | 30     | 30     | 30     | ns   |
| t <sub>h1(min)</sub>  | address hold time after DIOR/DIOW off<br>(minimum)    |     | 20     | 15     | 10     | 10     | 10     | ns   |
| t <sub>su4(min)</sub> | IORDY after DIOR/DIOW on set-up time (minimum)        | [3] | 35     | 35     | 35     | 35     | 35     | ns   |
| t <sub>su5(min)</sub> | read data to IORDY HIGH set-up time (minimum)         | [3] | 0      | 0      | 0      | 0      | 0      | ns   |
| t <sub>w3(max)</sub>  | IORDY LOW pulse width (maximum)                       |     | 1250   | 1250   | 1250   | 1250   | 1250   | ns   |

[1]  $T_{cy1}$  is the total cycle time, consisting of the command active time  $t_{w1}$  and is the command recovery (= inactive) time  $t_{w2}$ :  $T_{cy1} = t_{w1} + t_{w2}$ . The minimum timing requirements for  $T_{cy1}$ ,  $t_{w1}$  and  $t_{w2}$  must all be met. Since  $T_{cy1(min)}$  is greater than the sum of  $t_{w1(min)}$  and  $t_{w2(min)}$ , a host implementation must lengthen  $t_{w1}$  and/or  $t_{w2}$  to ensure that  $T_{cy1}$  is equal to or greater than the value reported in the IDENTIFY DEVICE data. A device implementation shall support any legal host implementation.

[2] t<sub>d2</sub> specifies the time after DIOR is negated, when the data bus is no longer driven by the device (three-state).

[3] If IORDY is LOW at t<sub>su4</sub>, the host waits until IORDY is made HIGH before the PIO cycle is completed. In that case, t<sub>su5</sub> must be met for reading (t<sub>su3</sub> does not apply). When IORDY is HIGH at t<sub>su4</sub>, t<sub>su3</sub> must be met for reading (t<sub>su5</sub> does not apply).

**ISP1581** 



#### 13.3.2 GDMA slave mode

Data strobes: DIOR (read), DIOW (write).

- (1) Programmable polarity: shown as active LOW.
- (2) Programmable polarity: shown as active HIGH.

#### Fig 18. GDMA slave mode timing (BURST = 00H, MODE = 00H).



(2) Programmable polarity: shown as active HIGH.

Fig 19. GDMA slave mode timing (BURST = 00H, MODE = 02H).

64 of 80



Fig 21. GDMA slave mode timing (BURST = 01H, MODE = 02H).

- (2) Programmable polarity: shown as active HIGH.
- (1) Programmable polarity: shown as active LOW.

Data strobe: DACK (read/write).





#### Fig 20. GDMA slave mode timing (BURST = 01H, MODE = 00H).

(2) Programmable polarity: shown as active HIGH.

(1) Programmable polarity: shown as active LOW.

Data strobes: DIOR (read), DIOW (write).





**ISP1581** 



Data strobes: DIOR (read), DIOW (write).

(1) Programmable polarity: shown as active LOW.

(2) Programmable polarity: shown as active HIGH.

Fig 22. GDMA slave mode timing (BURST > 01H, MODE = 00H).



(1) Programmable polarity: shown as active LOW.

(2) Programmable polarity: shown as active HIGH.

Fig 23. GDMA slave mode timing (BURST > 01H, MODE = 02H).

**ISP1581** 





| VCC - 4.0        | $10 \ 5.5 \ v, \ v_{GND} = 0 \ v, \ r_{amb} = -40 \ 10 + 05 \ C.$ |       |     |      |
|------------------|-------------------------------------------------------------------|-------|-----|------|
| Symbol           | Parameter                                                         | Min   | Мах | Unit |
| T <sub>cy1</sub> | read/write cycle time                                             | 78    | -   | ns   |
| t <sub>su1</sub> | DREQ set-up time before first DACK on                             | 10    | -   | ns   |
| t <sub>d1</sub>  | DREQ on delay after last strobe off                               | 33.33 | -   | ns   |
| t <sub>h1</sub>  | DREQ hold time after last strobe on                               | 0     | 53  | ns   |
| t <sub>w1</sub>  | DIOR/DIOW pulse width                                             | 39    | 600 | ns   |
| t <sub>w2</sub>  | DIOR/DIOW recovery time                                           | 36    | -   | ns   |
| t <sub>d2</sub>  | read data valid delay after strobe on                             | -     | 20  | ns   |
| t <sub>h2</sub>  | read data hold time after strobe off                              | -     | 5   | ns   |
| t <sub>h3</sub>  | write data hold time after strobe off                             | 1     | -   | ns   |
| t <sub>su2</sub> | write data set-up time before strobe off                          | 10    | -   | ns   |
| t <sub>su3</sub> | DACK setup time before DIOR/DIOW assertion                        | 0     | -   | ns   |
| t <sub>a1</sub>  | DACK de-assertion after DIOR/DIOW de-assertion                    | 0     | 30  | ns   |

#### Table 81: GDMA slave mode timing parameters

 $V_{CC} = 4.0$  to 5.5 V;  $V_{GND} = 0$  V;  $T_{amb} = -40$  to +85 °C.

| 1 | 3.3.3 | MDMA | mode |
|---|-------|------|------|
|   | J.J.J |      | moue |



(1) Programmable polarity: shown as active LOW.

(2) Programmable polarity: shown as active HIGH.

Fig 26. MDMA master mode timing.

#### Table 82: MDMA mode timing parameters

| $V_{CC} = 4.0$ to 5.5 V; $V_{GND}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | = 0 V: Tamb =       | −40 to +85 °C. |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------|
| $V_{1,1} = 1.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ $ | $-\circ$ , ramo $-$ | 10 10 100 0.   |

| Symbol                | Parameter                                      | Mode 0 | Mode 1 | Mode 2 | Unit |
|-----------------------|------------------------------------------------|--------|--------|--------|------|
| T <sub>cy1(min)</sub> | read/write cycle time (minimum) <sup>[1]</sup> | 480    | 150    | 120    | ns   |
| t <sub>w1(min)</sub>  | DIOR/DIOW pulse width (minimum) <sup>[1]</sup> | 215    | 80     | 70     | ns   |
| t <sub>d1(max)</sub>  | data valid delay after DIOR on<br>(maximum)    | 150    | 60     | 50     | ns   |
| t <sub>h3(min)</sub>  | data hold time after DIOR off (minimum)        | 5      | 5      | 5      | ns   |

© Koninklijke Philips Electronics N.V. 2002. All rights reserved.

| Symbol                | Parameter                                          | Mode 0 | Mode 1 | Mode 2 | Unit |
|-----------------------|----------------------------------------------------|--------|--------|--------|------|
| t <sub>su2(min)</sub> | data set-up time before DIOR/DIOW off (minimum)    | 100    | 30     | 20     | ns   |
| t <sub>h2(min)</sub>  | data hold time after DIOW off (minimum)            | 20     | 15     | 10     | ns   |
| t <sub>su1(min)</sub> | DACK set-up time before DIOR/DIOW on (minimum)     | 0      | 0      | 0      | ns   |
| t <sub>h1(min)</sub>  | DACK hold time after DIOR/DIOW off<br>(minimum)    | 20     | 5      | 5      | ns   |
| t <sub>w2(min)</sub>  | DIOR recovery time (minimum) <sup>[1]</sup>        | 50     | 50     | 25     | ns   |
|                       | DIOW recovery time (minimum) <sup>[1]</sup>        | 215    | 50     | 25     | ns   |
| t <sub>d2(max)</sub>  | DIOR on to DREQ off delay (maximum)                | 120    | 40     | 35     | ns   |
|                       | DIOW on to DREQ off delay (maximum)                | 40     | 40     | 35     | ns   |
| t <sub>d3(max)</sub>  | DACK off to data lines three-state delay (maximum) | 20     | 25     | 25     | ns   |

#### Table 82: MDMA mode timing parameters...continued

 $V_{CC} = 4.0$  to 5.5 V;  $V_{GND} = 0$  V;  $T_{amb} = -40$  to  $+85 \circ C$ .

[1]  $T_{cy1}$  is the total cycle time, consisting of the command active time  $t_{w1}$  and is the command recovery (= inactive) time  $t_{w2}$ :  $T_{cy1} = t_{w1} + t_{w2}$ . The minimum timing requirements for  $T_{cy1}$ ,  $t_{w1}$  and  $t_{w2}$  must all be met. Since  $T_{cy1(min)}$  is greater than the sum of  $t_{w1(min)}$  and  $t_{w2(min)}$ , a host implementation must lengthen  $t_{w1}$  and/or  $t_{w2}$  to ensure that  $T_{cy1}$  is equal to or greater than the value reported in the IDENTIFY DEVICE data. A device implementation shall support any legal host implementation.

#### 13.3.4 UDMA mode



(1) DATA[15:0] and strobe signals at the receiver require some time to stabilize due to the settling time and propagation delay of the cable.

Fig 27. UDMA timing: sustained synchronous burst.

**ISP1581** 



(1) Programmable polarity: shown as active LOW.

#### Fig 28. UDMA timing: drive initiating a burst for a read command.



**ISP1581** 







9397 750 09665

Rev. 04 — 18 July 2002



| DREQ (drive)               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DACK <sup>(1)</sup> (host) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| DIOW (host)                | $\begin{array}{c c} & & & t_{d2} \\ \hline & & & t_{d2} \\ \hline & & & \\ \hline \\ \hline$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| IORDY (drive)              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| DIOR (host)                | $\xrightarrow{t_{d9}} \xrightarrow{t_{d2}} \xrightarrow{t_{d2}} \xrightarrow{t_{d3}} \xrightarrow{t_{h3}} t_$ |
| DATA[15:0] (host)          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| DA[2:0] and CS[1:0]        | MG7512                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

(1) Programmable polarity: shown as active LOW.

#### Fig 32. UDMA timing: drive terminating a burst during a write command.

- t<sub>d2</sub> -

# **USB 2.0 HS interface device**

**ISP1581** 

**ISP1581** 



Fig 34. UDMA timing: host terminating a burst during a write command.

#### Table 83: UDMA mode timing parameters

 $V_{CC} = 4.0 \text{ to } 5.5 \text{ V}; V_{GND} = 0 \text{ V}; T_{amb} = -40 \text{ to } +85 \circ C.$ 

| Symbol           | Parameter                                               | Mode 0 |     | Мо  | Mode 1 |     | Mode 2 |    |
|------------------|---------------------------------------------------------|--------|-----|-----|--------|-----|--------|----|
|                  |                                                         | Min    | Max | Min | Max    | Min | Max    |    |
| T <sub>cy1</sub> | read/write cycle time (from strobe edge to strobe edge) | 114    | -   | 75  | -      | 55  | -      | ns |
| t <sub>su2</sub> | data set-up time at receiver                            | 15     | -   | 10  | -      | 7   | -      | ns |
| t <sub>h2</sub>  | data hold time at receiver                              | 5      | -   | 5   | -      | 5   | -      | ns |
| t <sub>su1</sub> | data set-up time at sender                              | 70     | -   | 48  | -      | 34  | -      | ns |
| t <sub>h1</sub>  | data hold time at sender                                | 6      | -   | 6   | -      | 6   | -      | ns |
| t <sub>d1</sub>  | unlimited interlock time <sup>[1]</sup>                 | 0      | -   | 0   | -      | 0   | -      | ns |
| t <sub>d2</sub>  | limited interlock time <sup>[1]</sup>                   | 0      | 150 | 0   | 150    | 0   | 150    | ns |
| t <sub>d3</sub>  | limited interlock time with minimum <sup>[1]</sup>      | 20     | -   | 20  | -      | 20  | -      | ns |
| t <sub>d4</sub>  | data line drivers switch-off delay                      | -      | 10  | -   | 10     | -   | 10     | ns |
| t <sub>d5</sub>  | data line drivers switch-on delay (host)                | 20     | -   | 20  | -      | 20  | -      | ns |
|                  | data line drivers switch-on delay (drive)               | 0      | -   | 0   | -      | 0   | -      | ns |
| t <sub>su3</sub> | control signal set-up time before DACK on               | 20     | -   | 20  | -      | 20  | -      | ns |
| t <sub>h3</sub>  | control signal hold time after DACK off                 | 20     | -   | 20  | -      | 20  | -      | ns |
| t <sub>d6</sub>  | DACK on to control signal transition delay              | 20     | 70  | 20  | 70     | 20  | 70     | ns |
| t <sub>d7</sub>  | ready to paused delay                                   | 160    | -   | 125 | -      | 100 | -      | ns |
| t <sub>d8</sub>  | strobe to ready delay to ensure a synchronous pause     | -      | 50  | -   | 30     | -   | 20     | ns |

© Koninklijke Philips Electronics N.V. 2002. All rights reserved.

#### Table 83: UDMA mode timing parameters...continued

 $V_{CC} = 4.0 \text{ to } 5.5 \text{ V}; V_{GND} = 0 \text{ V}; T_{amb} = -40 \text{ to } +85 \,^{\circ}C.$ 

| Symbol           | Parameter                                      | Мо  | de O | Мо  | de 1 | Мо  | de 2 | Unit |
|------------------|------------------------------------------------|-----|------|-----|------|-----|------|------|
|                  |                                                | Min | Max  | Min | Max  | Min | Max  |      |
| t <sub>d9</sub>  | ready to final strobe edge delay               | -   | 75   | -   | 60   | -   | 50   | ns   |
| t <sub>d10</sub> | DACK off to IORDY high-Z delay                 | -   | 20   | -   | 20   | -   | 20   | ns   |
| t <sub>d11</sub> | DACK on to IORDY HIGH delay                    | 0   | -    | 0   | -    | 0   | -    | ns   |
| t <sub>d12</sub> | final strobe edge to DREQ off or DIOW on delay | 50  | -    | 50  | -    | 50  | -    | ns   |
| t <sub>d13</sub> | first strobe delay after control signal on     | 0   | 230  | 0   | 200  | 0   | 170  | ns   |

[1] Interlock time is the time allowed between an action by one agent and the following action by the other agent. An agent can be a sender or a receiver. Interlocking actions require a response signal from the other agent before processing can continue.

# **14. Application information**





9397 750 09665

# **15. Test information**

The dynamic characteristics of the analog I/O ports (D+, D-) as listed in Table 75, were determined using the circuit shown in Figure 37.



# 16. Package outline



#### Fig 38. LQFP64 package outline.

9397 750 09665

# **17. Soldering**

#### 17.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### 17.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C small/thin packages.

### 17.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 17.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to  $300 \,^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ\text{C}.$ 

#### 17.5 Package related soldering information

| Table 84: | Suitability of surface mount IC packages for wave and reflow soldering |
|-----------|------------------------------------------------------------------------|
|           | methods                                                                |

| Package <sup>[1]</sup>                                              | Soldering method                  |                       |  |  |
|---------------------------------------------------------------------|-----------------------------------|-----------------------|--|--|
|                                                                     | Wave                              | Reflow <sup>[2]</sup> |  |  |
| BGA, LBGA, LFBGA, SQFP, TFBGA, VFBGA                                | not suitable                      | suitable              |  |  |
| HBCC, HBGA, HLQFP, HSQFP, HSOP,<br>HTQFP, HTSSOP, HVQFN, HVSON, SMS | not suitable <sup>[3]</sup>       | suitable              |  |  |
| PLCC <sup>[4]</sup> , SO, SOJ                                       | suitable                          | suitable              |  |  |
| LQFP, QFP, TQFP                                                     | not recommended <sup>[4][5]</sup> | suitable              |  |  |
| SSOP, TSSOP, VSO                                                    | not recommended <sup>[6]</sup>    | suitable              |  |  |

[1] For more detailed information on the BGA packages refer to the *(LF)BGA Application Note* (AN01026); order a copy from your Philips Semiconductors sales office.

- [2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods.
- [3] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- [4] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- [5] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- [6] Wave soldering is suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

# **18. Revision history**

|     |       |      | ion history |                                                                                                                                                        |
|-----|-------|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev | Date  |      | CPCN        | Description                                                                                                                                            |
| 04  | 20020 | 0718 | -           | Product data (9397 750 09665)                                                                                                                          |
|     |       |      |             | Modifications:                                                                                                                                         |
|     |       |      |             | <ul> <li>Changed pin 63 to a TEST pin</li> </ul>                                                                                                       |
|     |       |      |             | <ul> <li>Table 2: modified the pin description for the 17, 18, 19, 20 and 21 pins</li> </ul>                                                           |
|     |       |      |             | <ul> <li>Section 7.9: removed the second sentence and modified the third sentence</li> </ul>                                                           |
|     |       |      |             | <ul> <li>Table 7 and Table 8: made bit 1 reserved</li> </ul>                                                                                           |
|     |       |      |             | <ul> <li>Section 9.4.1: added a remark after the first paragraph</li> </ul>                                                                            |
|     |       |      |             | <ul> <li>Table 30: Added a remark to the bit 11 description</li> </ul>                                                                                 |
|     |       |      |             | <ul> <li>Table 34: modified description for the MODE field</li> </ul>                                                                                  |
|     |       |      |             | <ul> <li>Section 9.2.2 second paragraph: removed the last sentence</li> </ul>                                                                          |
|     |       |      |             | <ul> <li>Section 9.5.4: modified the last sentence</li> </ul>                                                                                          |
|     |       |      |             | <ul> <li>Table 71: for I<sub>CC(susp)</sub>, added 450 μA in the 'typ' column and removed it from the 'max' column</li> </ul>                          |
|     |       |      |             | <ul> <li>Table 73: changed the 'min' value of V<sub>OH</sub> to 2.8 V</li> </ul>                                                                       |
|     |       |      |             | <ul> <li>Added the table note 4 to Table 75</li> </ul>                                                                                                 |
|     |       |      |             | <ul> <li>Added Figure 11. Also, added the last two rows to Table 77</li> </ul>                                                                         |
|     |       |      |             | • Section 13.3.2: added $t_{a1}$ , $t_{h3}$ and $t_{w2}$ . Added 600 ns as the max value of $t_{W1}$ in Table 81 Also, modified Figure 18 to Figure 23 |
|     |       |      |             | <ul> <li>Figure 24 and Figure 25: added DREQ</li> </ul>                                                                                                |
|     |       |      |             | <ul> <li>Added reference to bit descriptions in Section 9.4.8</li> </ul>                                                                               |
|     |       |      |             | <ul> <li>Added table note 4 to 'Table 2'</li> </ul>                                                                                                    |
|     |       |      |             | <ul> <li>Added table note 5 to 'Table 2'.</li> </ul>                                                                                                   |
|     |       |      |             | <ul> <li>Added 'Direct interface ATA/ATAPI peripheral' to Section 2</li> </ul>                                                                         |
|     |       |      |             | <ul> <li>Added remark that "The DMA bus is three-state" to Table 27</li> </ul>                                                                         |
|     |       |      |             | <ul> <li>Removed Section 13.1 "High-speed signals" and all references to that section.</li> </ul>                                                      |
|     |       |      |             | <ul> <li>Table 73 "Static characteristics: analog I/O pins (D+, D-)<sup>[1]</sup>" replaced with new table</li> </ul>                                  |
| 03  | 20020 | 0218 | -           | Preliminary data (9397 750 09233)                                                                                                                      |
| 02  | 20001 | 1023 | -           | Objective specification (9397 750 07648)                                                                                                               |
|     |       | 1004 | -           | Objective specification; 9397 750 07487)                                                                                                               |

# **19. Data sheet status**

| Data sheet status <sup>[1]</sup> | Product status <sup>[2]</sup> | Definition                                                                                                                                                                                                                                                                                                                      |
|----------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data                   | Development                   | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                                     |
| Preliminary data                 | Qualification                 | This data sheet contains data from the preliminary specification. Supplementary data will be published at a<br>later date. Philips Semiconductors reserves the right to change the specification without notice, in order to<br>improve the design and supply the best possible product.                                        |
| Product data                     | Production                    | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to<br>make changes at any time in order to improve the design, manufacturing and supply. Changes will be<br>communicated according to the Customer Product/Process Change Notification (CPCN) procedure<br>SNW-SQ-650A. |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

# **20. Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

# 21. Disclaimers

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors

customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

# 22. Trademarks

ACPI — is an open industry specification for PC power management, co-developed by Intel Corp., Microsoft Corp. and Toshiba Jaz — is a registered trademark of lomega Corp. OnNow — is a trademark of Microsoft Corp. SoftConnect — is a trademark of Royal Philips Electronics Zip — is a registered trademark of lomega Corp.

# **Contact information**

For additional information, please visit http://www.semiconductors.philips.com. For sales office addresses, send e-mail to: sales.addresses@www.semiconductors.philips.com.

Fax: +31 40 27 24825

© Koninklijke Philips Electronics N.V. 2002. All rights reserved.

9397 750 09665

## **Contents**

| 1                                                                                                                                                                                             | General description 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2                                                                                                                                                                                             | Features 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 3                                                                                                                                                                                             | Applications 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4                                                                                                                                                                                             | Ordering information 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 5                                                                                                                                                                                             | Block diagram 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 6                                                                                                                                                                                             | Pinning information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 6.1                                                                                                                                                                                           | Pinning                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6.2                                                                                                                                                                                           | Pin description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 7                                                                                                                                                                                             | Functional description 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 7.1                                                                                                                                                                                           | USB 2.0 transceiver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7.2                                                                                                                                                                                           | Philips Serial Interface Engine (SIE) 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 7.3                                                                                                                                                                                           | Philips HS (High-Speed) Transceiver 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 7.3.1                                                                                                                                                                                         | Philips Parallel Interface Engine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 7.3.2                                                                                                                                                                                         | Peripheral circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 7.3.3                                                                                                                                                                                         | HS detection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 7.4                                                                                                                                                                                           | Voltage regulators 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 7.5                                                                                                                                                                                           | Memory Management Unit (MMU) and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                               | integrated RAM 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 7.6                                                                                                                                                                                           | SoftConnect 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 7.7                                                                                                                                                                                           | Microcontroller/Processor Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                               | and Microcontroller/Processor Handler 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 7.8                                                                                                                                                                                           | DMA Interface and DMA Handler 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 7.9                                                                                                                                                                                           | System Controller 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 8                                                                                                                                                                                             | Modes of operation 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| •                                                                                                                                                                                             | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 9                                                                                                                                                                                             | Register descriptions 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| <b>9</b><br>9.1                                                                                                                                                                               | Register descriptions15Register access17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| <b>9</b><br>9.1<br>9.2                                                                                                                                                                        | Register descriptions15Register access17Initialization registers17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <b>9</b><br>9.1<br>9.2<br>9.2.1                                                                                                                                                               | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2                                                                                                                                                      | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Mode register (address: 0CH)18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3                                                                                                                                             | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Mode register (address: 0CH)18Interrupt Configuration register (address: 10H)18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3<br>9.2.3<br>9.2.4                                                                                                                           | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Mode register (address: 0CH)18Interrupt Configuration register (address: 10H)18Interrupt Enable register (address: 14H)19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3<br>9.2.3<br>9.2.4<br>9.2.5                                                                                                                  | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Mode register (address: 0CH)18Interrupt Configuration register (address: 10H)18Interrupt Enable register (address: 14H)19DMA Configuration register (address: 38H)21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3<br>9.2.3<br>9.2.4<br>9.2.5<br>9.2.6                                                                                                         | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Mode register (address: 0CH)18Interrupt Configuration register (address: 10H)18Interrupt Enable register (address: 14H)19DMA Configuration register (address: 38H)21DMA Hardware register (address: 3CH)21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3<br>9.2.4<br>9.2.5<br>9.2.6<br>9.3                                                                                                           | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Mode register (address: 0CH)18Interrupt Configuration register (address: 10H)18Interrupt Enable register (address: 14H)19DMA Configuration register (address: 38H)21DMA Hardware register (address: 3CH)21Data flow registers21                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3<br>9.2.4<br>9.2.5<br>9.2.6<br>9.3<br>9.3.1                                                                                                  | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Mode register (address: 0CH)18Interrupt Configuration register (address: 10H)18Interrupt Enable register (address: 10H)19DMA Configuration register (address: 38H)21DMA Hardware register (address: 3CH)21Data flow registers21Endpoint Index register (address: 2CH)21                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3<br>9.2.4<br>9.2.5<br>9.2.6<br>9.3<br>9.3.1<br>9.3.2                                                                                         | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Mode register (address: 0CH)18Interrupt Configuration register (address: 10H)18Interrupt Enable register (address: 10H)19DMA Configuration register (address: 38H)21DMA Hardware register (address: 3CH)21Data flow registers21Endpoint Index register (address: 2CH)21Control Function register (address: 28H)22                                                                                                                                                                                                                                                                                                                                                                                         |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3<br>9.2.4<br>9.2.5<br>9.2.6<br>9.3<br>9.3.1<br>9.3.2<br>9.3.3                                                                                | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Address register (address: 0CH)18Interrupt Configuration register (address: 10H)18Interrupt Enable register (address: 14H)19DMA Configuration register (address: 38H)21DMA Hardware register (address: 3CH)21Data flow registers21Endpoint Index register (address: 2CH)21Control Function register (address: 28H)22Data Port register (address: 20H)23                                                                                                                                                                                                                                                                                                                                                   |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3<br>9.2.4<br>9.2.5<br>9.2.6<br>9.3<br>9.3.1<br>9.3.2<br>9.3.3<br>9.3.4                                                                       | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Mode register (address: 0CH)18Interrupt Configuration register (address: 10H)18Interrupt Enable register (address: 14H)19DMA Configuration register (address: 38H)21DMA Hardware register (address: 3CH)21Data flow registers21Endpoint Index register (address: 2CH)21Control Function register (address: 28H)22Data Port register (address: 20H)23Buffer Length register (address: 1CH)24                                                                                                                                                                                                                                                                                                               |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3<br>9.2.4<br>9.2.5<br>9.2.6<br>9.3<br>9.3.1<br>9.3.2<br>9.3.3<br>9.3.4<br>9.3.5                                                              | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Mode register (address: 0CH)18Interrupt Configuration register (address: 10H)18Interrupt Enable register (address: 14H)19DMA Configuration register (address: 38H)21DMA Hardware register (address: 3CH)21DMA Hardware register (address: 2CH)21Control Function register (address: 28H)22Data Port register (address: 20H)23Buffer Length register (address: 1CH)24Endpoint MaxPacketSize register (address:04H)04H)25                                                                                                                                                                                                                                                                                   |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3<br>9.2.4<br>9.2.5<br>9.2.6<br>9.3<br>9.3.1<br>9.3.2<br>9.3.3<br>9.3.4<br>9.3.5<br>9.3.6                                                     | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Mode register (address: 0CH)18Interrupt Configuration register (address: 10H)18Interrupt Enable register (address: 10H)19DMA Configuration register (address: 38H)21DMA Hardware register (address: 3CH)21DMA Hardware register (address: 3CH)21Data flow registers21Endpoint Index register (address: 2CH)21Control Function register (address: 28H)22Data Port register (address: 20H)23Buffer Length register (address: 1CH)24Endpoint MaxPacketSize register (address:25Endpoint Type register (address: 08H)26                                                                                                                                                                                       |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3<br>9.2.4<br>9.2.5<br>9.2.6<br>9.3<br>9.3.1<br>9.3.2<br>9.3.3<br>9.3.4<br>9.3.5<br>9.3.6<br>9.3.7                                            | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Mode register (address: 0CH)18Interrupt Configuration register (address: 10H)18Interrupt Enable register (address: 14H)19DMA Configuration register (address: 38H)21DMA Hardware register (address: 3CH)21DMA Hardware register (address: 3CH)21Data flow registers21Endpoint Index register (address: 2CH)21Control Function register (address: 28H)22Data Port register (address: 20H)23Buffer Length register (address: 1CH)24Endpoint MaxPacketSize register (address:25Endpoint Type register (address: 08H)26Short Packet register (address: 24H)26                                                                                                                                                 |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3<br>9.2.4<br>9.2.5<br>9.2.6<br>9.3<br>9.3.1<br>9.3.2<br>9.3.3<br>9.3.4<br>9.3.5<br>9.3.6<br>9.3.7<br>9.4                                     | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Mode register (address: 0CH)18Interrupt Configuration register (address: 10H)18Interrupt Enable register (address: 10H)19DMA Configuration register (address: 38H)21DMA Hardware register (address: 3CH)21DMA Hardware register (address: 3CH)21Data flow registers21Control Function register (address: 2CH)21Control Function register (address: 28H)22Data Port register (address: 20H)23Buffer Length register (address: 1CH)24Endpoint MaxPacketSize register (address: 04H)25Endpoint Type register (address: 08H)26Short Packet register (address: 24H)26DMA registers27                                                                                                                           |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3<br>9.2.4<br>9.2.5<br>9.2.6<br>9.3<br>9.3.1<br>9.3.2<br>9.3.3<br>9.3.4<br>9.3.5<br>9.3.6<br>9.3.7<br>9.3.6<br>9.3.7<br>9.4<br>9.4.1          | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Mode register (address: 0CH)18Interrupt Configuration register (address: 10H)18Interrupt Enable register (address: 14H)19DMA Configuration register (address: 38H)21DMA Hardware register (address: 3CH)21DMA Hardware register (address: 3CH)21Data flow registers21Endpoint Index register (address: 2CH)21Control Function register (address: 28H)22Data Port register (address: 20H)23Buffer Length register (address: 1CH)24Endpoint MaxPacketSize register (address: 04H)25Endpoint Type register (address: 08H)26Short Packet register (address: 24H)26DMA registers27DMA Command register (address: 30H)29                                                                                        |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3<br>9.2.4<br>9.2.5<br>9.2.6<br>9.3<br>9.3.1<br>9.3.2<br>9.3.3<br>9.3.4<br>9.3.5<br>9.3.6<br>9.3.7<br>9.3.6<br>9.3.7<br>9.4<br>9.4.1<br>9.4.2 | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Mode register (address: 0CH)18Interrupt Configuration register (address: 10H)18Interrupt Enable register (address: 10H)19DMA Configuration register (address: 38H)21DMA Hardware register (address: 3CH)21DMA Hardware register (address: 3CH)21Data flow registers21Control Function register (address: 2CH)21Control Function register (address: 28H)22Data Port register (address: 20H)23Buffer Length register (address: 1CH)24Endpoint MaxPacketSize register (address: 08H)26Short Packet register (address: 24H)26DMA registers27DMA Command register (address: 30H)29DMA Transfer Counter register (address: 34H) 3131                                                                            |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3<br>9.2.4<br>9.2.5<br>9.2.6<br>9.3<br>9.3.1<br>9.3.2<br>9.3.3<br>9.3.4<br>9.3.5<br>9.3.6<br>9.3.7<br>9.4<br>9.4.1<br>9.4.2<br>9.4.3          | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Mode register (address: 0CH)18Interrupt Configuration register (address: 10H)18Interrupt Enable register (address: 14H)19DMA Configuration register (address: 38H)21DMA Hardware register (address: 3CH)21DMA Hardware register (address: 3CH)21Data flow registers21Endpoint Index register (address: 2CH)21Control Function register (address: 28H)22Data Port register (address: 20H)23Buffer Length register (address: 1CH)24Endpoint MaxPacketSize register (address:24Endpoint Type register (address: 08H)26Short Packet register (address: 24H)26DMA registers27DMA Command register (address: 30H)29DMA Transfer Counter register (address: 34H) 3131DMA Configuration register (address: 38H)32 |
| <b>9</b><br>9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3<br>9.2.4<br>9.2.5<br>9.2.6<br>9.3<br>9.3.1<br>9.3.2<br>9.3.3<br>9.3.4<br>9.3.5<br>9.3.6<br>9.3.7<br>9.3.6<br>9.3.7<br>9.4<br>9.4.1<br>9.4.2 | Register descriptions15Register access17Initialization registers17Address register (address: 00H)17Mode register (address: 0CH)18Interrupt Configuration register (address: 10H)18Interrupt Enable register (address: 10H)19DMA Configuration register (address: 38H)21DMA Hardware register (address: 3CH)21DMA Hardware register (address: 3CH)21Data flow registers21Control Function register (address: 2CH)21Control Function register (address: 28H)22Data Port register (address: 20H)23Buffer Length register (address: 1CH)24Endpoint MaxPacketSize register (address: 08H)26Short Packet register (address: 24H)26DMA registers27DMA Command register (address: 30H)29DMA Transfer Counter register (address: 34H) 3131                                                                            |

#### © Koninklijke Philips Electronics N.V. 2002. Printed in The Netherlands

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Date of release: 18 July 2002

| 9.4.6<br>9.4.7<br>9.4.8<br>9.4.9<br>9.5 | Task File registers (addresses: 40H to 4FH) .<br>DMA Interrupt Reason register (address: 50H)<br>DMA Interrupt Enable register (address: 54H)<br>DMA Endpoint register (address: 58H)<br>General registers | 40<br>41<br>41 |
|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 9.5.1<br>9.5.2                          | Interrupt register (address: 18H)<br>Chip ID register (address: 70H)                                                                                                                                       | 41<br>43       |
| 9.5.2<br>9.5.3                          | Frame Number register (address: 70H)                                                                                                                                                                       | 43<br>44       |
| 9.5.4                                   | Scratch register (address: 78H)                                                                                                                                                                            | 44             |
| 9.5.5                                   | Unlock Device register (address: 7CH)                                                                                                                                                                      | 45             |
| 9.5.6                                   | Test Mode register (address: 84H)                                                                                                                                                                          | 45             |
| 10                                      | Power supply                                                                                                                                                                                               | 46             |
| 11                                      | Limiting values                                                                                                                                                                                            | 48             |
| 12                                      | Static characteristics                                                                                                                                                                                     | 48             |
| 13                                      | Dynamic characteristics                                                                                                                                                                                    | 50             |
| 13.1                                    | Timing symbols                                                                                                                                                                                             | 53             |
| 13.2                                    | Register access timing                                                                                                                                                                                     | 54             |
| 13.2.1                                  | Generic Processor mode (BUS_CONF = 1) .                                                                                                                                                                    | 54             |
| 13.2.2                                  | Split Bus mode (BUS_CONF = 0)                                                                                                                                                                              | 56             |
| 13.3                                    | DMA timing                                                                                                                                                                                                 | 61             |
| 13.3.1                                  | PIO mode                                                                                                                                                                                                   | 61             |
| 13.3.2<br>13.3.3                        | GDMA slave mode                                                                                                                                                                                            | 63<br>67       |
| 13.3.3                                  | UDMA mode                                                                                                                                                                                                  | 68             |
| 10.0. <del>4</del><br>14                | Application information                                                                                                                                                                                    | 73             |
| 15                                      | Test information                                                                                                                                                                                           | 74             |
| 16                                      | Package outline                                                                                                                                                                                            | 75             |
| 17                                      | Soldering                                                                                                                                                                                                  | 76             |
| 17.1                                    | Introduction to soldering surface mount                                                                                                                                                                    | 10             |
| 17.1                                    | packages                                                                                                                                                                                                   | 76             |
| 17.2                                    | Reflow soldering.                                                                                                                                                                                          | 76             |
| 17.3                                    | Wave soldering                                                                                                                                                                                             | 76             |
| 17.4                                    | Manual soldering                                                                                                                                                                                           | 77             |
| 17.5                                    | Package related soldering information                                                                                                                                                                      | 77             |
| 18                                      | Revision history                                                                                                                                                                                           | 78             |
| 19                                      | Data sheet status                                                                                                                                                                                          | 79             |
| 20                                      | Definitions                                                                                                                                                                                                | 79             |
| 21                                      | Disclaimers                                                                                                                                                                                                | 79             |
| 22                                      | Trademarks                                                                                                                                                                                                 | 79             |
|                                         |                                                                                                                                                                                                            |                |



Let's make things better.