# 3A, 800kHz Step-Up Switching Regulator 

## feATURES

- Constant 800 kHz Switching Frequency
- Wide Operating Voltage Range: 3 V to 25 V
- High Efficiency $0.1 \Omega$ Switch
- 1.2V Feedback Reference Voltage
- $\pm 2 \%$ Overall Output Voltage Tolerance
- Uses Low Profile Surface Mount External Components
- Low Shutdown Current: 6 $\mu \mathrm{A}$
- Synchronizable from 1 MHz to 1.4 MHz
- Current-Mode
- Constant Maximum Switch Current Rating at All Duty Cycles*
- 3A Switch in a Small Thermally Enhanced TSSOP-16 Package


## APPLICATIONS

- DSL Modems
- Portable Computers
- Battery-Powered Systems
- Distributed Power

November 2003

## DESCRIPTION

The $\mathrm{LT}{ }^{\circledR} 3436$ is an 800 kHz monolithic boost switching regulator. A high efficiency $3 \mathrm{~A}, 0.1 \Omega$ switch is included on the die together with all the control circuitry required to complete a high frequency, current-mode switching regulator. Current-mode control provides fast transient response and excellent loop stability.
New design techniques achieve high efficiency at high switching frequencies over a wide operating range. A low dropout internal regulator maintains consistent performance over a wide range of inputs from 24 V systems to LiIon batteries. An operating supply current of 1 mA maintains high efficiency, especially at lower output currents. Shutdown reduces quiescent current to $6 \mu \mathrm{~A}$. Maximum switch current remains constant at all duty cycles. Synchronization allows an external logic level signal to increase the internal oscillator from 1 MHz to 1.4 MHz .

The LT3436 is available in an exposed pad, 16-pin TSSOP package. Full cycle-by-cycle switch current limit protection and thermal shutdown are provided. High frequency operation allows the reduction of input and output filtering components and permits the use of chip inductors.
$\mathbf{\mathcal { C }}$, LTC and LT are registered trademarks of Linear Technology Corporation.
*Patent Pending

## TYPICAL APPLICATION



3436 TA01b

## ABSOLUTE MAXIMUM RATINGS

(Note 1)
Input Voltage ........................................................ 25 V
Switch Voltage ........................................................ 35V
SHDN Pin ............................................................. 25V
FB Pin Current ...................................................... 1mA
SYNC Pin Current ................................................. 1mA
Operating Junction Temperature Range (Note 2)
LT3436E ......................................... $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Storage Temperature Range ................ $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec )................. $300^{\circ} \mathrm{C}$

PACKAGE/ORDER INFORMATION

|  |  | ORDER PART NUMBER |
| :---: | :---: | :---: |
|  |  | LT3436EFE |
|  |  | FE PART MARKING |
|  |  | 3436EFE |
|  |  |  |

Consult LTC Marketing for parts specified with wider operating temperature ranges.

ELECTRICAL CHARACTERISTICS The e denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{V}_{I N}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{C}}=0.8 \mathrm{~V}$, SHDN, SYNC and switch open unless otherwise noted.

| PARAMETER | CONDITION |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Recommended Operating Voltage |  | - | 3 |  | 25 | V |
| Maximum Switch Current Limit |  | - | 3 | 4 | 6 | A |
| Oscillator Frequency | $3.3 \mathrm{~V}<\mathrm{V}_{\text {IN }}<25 \mathrm{~V}$ | $\bullet$ | 640 | 800 | 960 | kHz |
| Switch On Voltage Drop | $\mathrm{I}_{\text {SW }}=3 \mathrm{~A}$ | $\bullet$ |  | 330 | 550 | mV |
| $V_{\text {IN }}$ Undervoltage Lockout | (Note 3) | $\bullet$ | 2.47 | 2.6 | 2.73 | V |
| $\mathrm{V}_{\text {IN }}$ Supply Current | $\mathrm{I}_{\text {SW }}=0 \mathrm{~A}$ | $\bullet$ |  | 0.9 | 1.3 | mA |
| $V_{\text {IN }}$ Supply Current/ISW | $\mathrm{I}_{\text {SW }}=3 \mathrm{~A}$ |  |  | 15 |  | $\mathrm{mA} / \mathrm{A}$ |
| Shutdown Supply Current | $V \overline{\text { SHDN }}=0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=25 \mathrm{~V}, \mathrm{~V}_{\text {SW }}=25 \mathrm{~V}$ | $\bullet$ |  | 11 | $\begin{aligned} & 25 \\ & 45 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Feedback Voltage | $3 \mathrm{~V}<\mathrm{V}_{\text {IN }}<25 \mathrm{~V}, 0.4 \mathrm{~V}<\mathrm{V}_{\mathrm{C}}<0.9 \mathrm{~V}$ | $\bullet$ | $\begin{aligned} & 1.182 \\ & 1.176 \end{aligned}$ | 1.2 | $\begin{aligned} & 1.218 \\ & 1.224 \end{aligned}$ | V |
| FB Input Current |  | $\bullet$ | 0 | -0.2 | -0.4 | $\mu \mathrm{A}$ |
| FB to $V_{C}$ Voltage Gain | $0.4 \mathrm{~V}<\mathrm{V}_{\mathrm{C}}<0.9 \mathrm{~V}$ |  | 150 | 350 |  |  |
| FB to $\mathrm{V}_{\mathrm{C}}$ Transconductance | $\Delta l_{V C}= \pm 10 \mu \mathrm{~A}$ | $\bullet$ | 500 | 850 | 1300 | $\mu \mathrm{Mho}$ |
| $\mathrm{V}_{C}$ Pin Source Current | $\mathrm{V}_{\mathrm{FB}}=1 \mathrm{~V}$ | $\bullet$ | -85 | -120 | -165 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{c}}$ Pin Sink Current | $\mathrm{V}_{\mathrm{FB}}=1.4 \mathrm{~V}$ | $\bullet$ | 70 | 110 | 165 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{c}}$ Pin to Switch Current Transconductance |  |  |  | 4.8 |  | A/V |
| $\mathrm{V}_{\text {C }}$ Pin Minimum Switching Threshold | Duty Cycle = 0\% |  |  | 0.3 |  | V |
| $\mathrm{V}_{\text {C }}$ Pin 3A I ${ }_{\text {SW }}$ Threshold |  |  |  | 0.9 |  | V |
| Maximum Switch Duty Cycle | $\begin{aligned} & V_{C}=1.2 \mathrm{~V}, I_{S W}=350 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{C}}=1.2 \mathrm{~V}, I_{\mathrm{SW}}=1 \mathrm{~A} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 85 \\ & 80 \\ & \hline \end{aligned}$ | 90 |  | \% |
| $\overline{\overline{\text { SHDN }} \text { Threshold Voltage }}$ |  | $\bullet$ | 1.28 | 1.35 | 1.42 | V |
| $\overline{\overline{\text { SHDN }} \text { Input Current (Shutting Down) }}$ | $\overline{\text { SHDN }}=60 \mathrm{mV}$ Above Threshold | $\bullet$ | -7 | -10 | -13 | $\mu \mathrm{A}$ |
| SHDN Threshold Current Hysteresis | $\overline{\text { SHDN }}=100 \mathrm{mV}$ Below Threshold |  | 4 | 7 | 10 | $\mu \mathrm{A}$ |
| SYNC Threshold Voltage |  |  |  | 1.5 | 2.2 | V |
| SYNC Input Frequency |  |  | 1 |  | 1.4 | MHz |
| SYNC Pin Resistance | $I_{\text {SYNC }}=1 \mathrm{~mA}$ |  |  | 20 |  | k $\Omega$ |
|  |  |  |  |  |  | 3436i |

## ELECTRICAL CHARACTERISTICS

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.
Note 2: The LT3436E is guaranteed to meet performance specifications from $0^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. Specifications over the $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ operating junction temperature range are assured by design, characterization and correlation with statistical process controls.

Note 3: Minimum input voltage is defined as the voltage where the internal regulator enters lockout. Actual minimum input voltage to maintain a regulated output will depend on output voltage and load current. See Applications Information.

## TYPICAL PERFORMANCE CHARACTERISTICS



3436 G01

$\overline{\text { SHDN }}$ Threshold


3436 G02

## $\overline{\text { SHDN }}$ Supply Current




3436 G03


## TYPICAL PERFORMANCE CHARACTERISTICS



## PIn fUnCTIOnS

GND (Pins 1, 5, 6, 8, 9, 16, 17): Short GND pins 1, 5, 6,8, 9,16 and the exposed pad (pin 17) on the PCB. The GND is the reference for the regulated output, so load regulation will suffer if the "ground" end of the load is not at the same voltage as the GND of the IC. This condition occurs when the load current flows through the metal path between the GND pins and the load ground point. Keep the ground path short between the GND pins and the load and use a ground plane when possible. Keep the path between the input bypass and the GND pins short. The exposed pad should be attached to a large copper area to improve thermal resistance.

SW (Pins 3, 4): The switch pin is the collector of the onchip power NPN switch and has large currents flowing through it. Keep the traces to the switching components as short as possible to minimize radiation and voltage spikes.
$\mathbf{V}_{\mathrm{IN}}$ (Pin 2): This pin powers the internal circuitry and internal regulator. Keep the external bypass capacitor close to this pin.
SHDN (Pin 11): The shutdown pin is used to turn off the regulator and to reduce input drain current to a few microamperes. The 1.35 V threshold can function as an accurate undervoltage lockout (UVLO), preventing the regulator from operating until the inputvoltage has reached
a predetermined level. Float or pull high to put the regulator in the operating mode.
FB (Pin 12): The feedback pin is used to set output voltage using an external voltage divider that generates 1.2 V at the pin with the desired output voltage. If required, the current limit can be reduced during start up when the FB pin is below 0.5 V (see the Current Limit Foldback graph in the Typical Performance Characteristics section). An impedance of less than $5 \mathrm{k} \Omega$ at the FB pin is needed for this feature to operate.
$V_{C}$ (Pin 13): The $V_{C}$ pin is the output of the error amplifier and the input of the peak switch current comparator. It is normally used for frequency compensation, but can do double duty as a current clamp or control loop override. This pin sits at about 0.3 V for very light loads and 0.9 V at maximum load.

SYNC (Pin 14): The sync pin is used to synchronize the internal oscillator to an external signal. It is directly logic compatible and can be driven with any signal between $20 \%$ and $80 \%$ duty cycle. The synchronizing range is equal to initial operating frequency, up to 1.4 MHz . See Synchronization section in Applications Information for details. When not in use, this pin should be grounded.

## BLOCK DIAGRAM

The LT3436 is a constant frequency, current-mode boost converter. This means that there is an internal clock and two feedback loops that control the duty cycle of the power switch. In addition to the normal error amplifier, there is a current sense amplifier that monitors switch current on a cycle-by-cycle basis. A switch cycle starts with an oscillator pulse which sets the $R_{S}$ flip-flop to turn the switch on. When switch current reaches a level set by the inverting input of the comparator, the flip-flop is reset and the switch turns off. Output voltage control is obtained by using the output of the error amplifier to set the switch current trip point. This technique means that the error
amplifier commands current to be delivered to the output rather than voltage. A voltage fed system will have low phase shift up to the resonant frequency of the inductor and output capacitor, then an abrupt $180^{\circ}$ shift will occur. The current fed system will have $90^{\circ}$ phase shift at a much lower frequency, but will not have the additional $90^{\circ}$ shift until well beyond the LC resonant frequency. This makes it much easier to frequency compensate the feedback loop and also gives much quicker transient response.

A comparator connected to the shutdown pin disables the internal regulator, reducing supply current.


Figure 1. Block Diagram

## APPLICATIONS INFORMATION

## FB RESISTOR NETWORK

The suggested resistance (R2) from FB to ground is 10k $1 \%$. This reduces the contribution of FB input bias current to output voltage to less than 0.2\%. The formula for the resistor (R1) from Vout to $F B$ is:

$$
R 1=\frac{R 2\left(V_{\text {OUT }}-1.2\right)}{1.2-R 2(0.2 \mu A)}
$$



Figure 2. Feedback Network

## OUTPUT CAPACITOR

Step-up regulators supply current to the output in pulses. The rise and fall times of these pulses are very fast. The output capacitor is required to reduce the voltage ripple this causes. The RMS ripple current can be calculated from:

$$
I_{\text {RIPPLE }}(\mathrm{RMS})=I_{O U T} \sqrt{\left(V_{\text {OUT }}-V_{\text {IN }}\right) / V_{\text {IN }}}
$$

The LT3436 will operate with both ceramic and tantalum output capacitors. Ceramic capacitors are generally chosen for their small size, very low ESR (effective series resistance), and good high frequency operation, reducing output ripple voltage. Their low ESR removes a useful zero in the loop frequency response, common to tantalum capacitors. To compensate for this, the $\mathrm{V}_{\mathrm{C}}$ loop compensation pole frequency must typically be reduced by a factor of 10. Typical ceramic output capacitors are in the $4.7 \mu \mathrm{~F}$
to $22 \mu \mathrm{~F}$ range. Since the absolute value of capacitance defines the pole frequency of the output stage, an X7R or X5R type ceramic, which have good temperature stability, is recommended.

Tantalum capacitors are usually chosen for their bulk capacitance properties, useful in high transient load applications. ESR rather than absolute value defines output ripple at 800 kHz . Values in the $22 \mu \mathrm{~F}$ to $100 \mu \mathrm{~F}$ range are generally needed to minimize ESR and meet ripple current ratings. Care should be taken to ensure the ripple ratings are not exceeded.

Table 1. Surface Mount Solid Tantalum Capacitor ESR and Ripple Current

| E Case Size | ESR (Max, $\Omega$ ) | Ripple Current (A) |
| :--- | :---: | :---: |
| AVX TPS, Sprague 593D | 0.1 to 0.3 | 0.7 to 1.1 |
| D Case Size |  |  |
| AVX TPS, Sprague 593D | 0.1 to 0.3 | 0.7 to 1.1 |
| C Case Size |  |  |
| AVX TPS | 0.2 (typ) | 0.5 (typ) |

## INPUT CAPACITOR

Unlike the output capacitor, RMS ripple current in the input capacitor is normally low enough that ripple current rating is not an issue. The current waveform is triangular, with an RMS value given by:

$$
\left.I_{\text {RIPPLE }(R M S}\right)=\frac{0.29\left(\mathrm{~V}_{\text {IN }}\right)\left(\mathrm{V}_{\text {OUT }}-\mathrm{V}_{\text {IN }}\right)}{(\mathrm{L})(\mathrm{f})\left(\mathrm{V}_{\text {OUT }}\right)}
$$

At higher switching frequency, the energy storage requirement of the input capacitor is reduced so values in the range of $2.2 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ are suitable for most applications. Y5V or similar type ceramics can be used since the absolute value of capacitance is less important and has no significant effect on loop stability. If operation is required close to the minimum input voltage required by either the output or the LT3436, a larger value may be necessary. This is to prevent excessive ripple causing dips below the minimum operating voltage resulting in erratic operation.

## APPLICATIONS INFORMATION

## INDUCTOR CHOICE AND MAXIMUM OUTPUT CURRENT

When choosing an inductor, there are 2 conditions that limit the minimum inductance; required output current, and avoidance of subharmonic oscillation. The maximum output current for the LT3436 in a standard boost converter configuration with an infinitely large inductor is:

$$
\mathrm{IOUT}_{\mathrm{OUAX}}=3 \mathrm{~A} \frac{\mathrm{~V}_{\text {IN }} \bullet \eta}{\mathrm{V}_{\text {OUT }}}
$$

Where $\eta$ = converter efficiency (typically 0.87 at high current).
As the value of inductance is reduced, ripple current increases and $\mathrm{I}_{\mathrm{OUT}(\mathrm{MAX})}$ is reduced. The minimum inductance for a required output current is given by:

$$
L_{\text {MIIN }}=\frac{\mathrm{V}_{\text {IN }}\left(\mathrm{V}_{\text {OUT }}-\mathrm{V}_{\text {IN }}\right)}{2 \mathrm{~V}_{\text {OUT }}(f)\left(3-\frac{\left(\mathrm{V}_{\text {OUT }}\right)\left(O_{\text {OUT }}\right)}{V_{\text {IN }} \bullet \eta}\right)}
$$

The second condition, avoidance of subharmonic oscillation, must be met ifthe operating duty cycle is greater than $50 \%$. The slope compensation circuit within the LT3436 prevents subharmonic oscillation for inductor ripple currents of up to $1.4 A_{p-p}$, defining the minimum inductor value to be:

$$
L_{\text {MIN }}=\frac{\left.V_{\text {IN }} V_{\text {OUT }}-V_{\text {IN }}\right)}{1.4 V_{\text {OUT }}(f)}
$$

These conditions define the absolute minimum inductance. However, it is generally recommended that to prevent excessive output noise, and difficulty in obtaining stability, the ripple current is no more than $40 \%$ of the average inductor current. Since inductor ripple is:

$$
I_{\text {P_P RIPPLE }}=\frac{V_{\text {IN }}\left(V_{\text {OUT }}-V_{\text {IN }}\right)}{V_{\text {OUT }}(\mathrm{L})(\mathrm{f})}
$$

The recommended minimum inductance is:

$$
L_{\text {MIIN }}=\frac{\left.\left(V_{\text {IN }}\right)^{2} N_{\text {OUT }}-V_{\text {IN }}\right)}{\left.0.4 N_{\text {OUT }}\right)^{2}\left(l_{\text {OUT }}\right)(f)}
$$

The inductor value may need further adjustment for other factors such as output voltage ripple and filtering requirements. Remember also, inductance can drop significantly with DC current and manufacturing tolerance.

The inductor must have a rating greater than its peak operating current to prevent saturation resulting in efficiency loss. Peak inductor current is given by:

$$
I_{\text {LPEAK }}=\frac{\left(V_{\text {OUT }}\right)\left(\text { lout }^{\prime}\right)}{V_{\text {IN }} \bullet \eta}+\frac{V_{\text {IN }}\left(V_{\text {OUT }}-V_{\text {IN }}\right)}{2 V_{\text {OUT }}(\mathrm{L})(\mathrm{f})}
$$

Also, consideration should be given to the DC resistance of the inductor. Inductor resistance contributes directly to the efficiency losses in the overall converter.

Suitable inductors are available from Coilcraft, Coiltronics, Dale, Sumida, Toko, Murata, Panasonic and other manufactures.

Table 2

| PART <br> NUMBER | VALUE <br> $(\mu \mathrm{H})$ | $I_{\text {SAT(DC) }}$ <br> $(\mathrm{Amps})$ | DCR <br> $(\Omega)$ | HEIGHT <br> $(\mathrm{mm})$ |
| :--- | :---: | :---: | :---: | :---: |

Coilcraft

| D01608C-222 | 2.2 | 2.4 | 0.07 | 2.9 |
| :--- | :--- | :--- | :--- | :--- |

Sumida

| CDRH3D16-1R5 | 1.5 | 1.6 | 0.043 | 1.8 |
| :--- | :---: | :---: | :---: | :---: |
| CDRH4D18-1R0 | 1.0 | 1.7 | 0.035 | 2.0 |
| CDC5D23-2R2 | 2.2 | 2.2 | 0.03 | 2.5 |
| CR43-1R4 | 1.4 | 2.5 | 0.056 | 3.5 |
| CDRH5D28-2R6 | 2.6 | 2.6 | 0.013 | 3.0 |
| CDRH6D38-3R3 | 3.3 | 3.5 | 0.02 | 4.0 |
| CDRH6D28-3R0 | 3.0 | 3.0 | 0.024 | 3.0 |


| Toko |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
| (D62F)847FY-2R4M | 2.4 | 2.5 | 0.037 | 2.7 |
| (D73LF)817FY-2R2M | 2.2 | 2.7 | 0.03 | 3.0 |

## APPLICATIONS INFORMATION

## CATCH DIODE

The suggested catch diode (D1) is a B220A Schottky. It is rated at 2 A average forward current and 20 V reverse voltage. Typical forward voltage is 0.5 V at 2 A . The diode conducts current only during switch off time. Peak reverse voltage is equal to regulator output voltage. Average forward current in normal operation is equal to output current.

## SHUTDOWN AND UNDERVOLTAGE LOCKOUT

Figure 4 shows how to add undervoltage lockout (UVLO) to the LT3436. Typically, UVLO is used in situations where the input supply is current limited, or has a relatively high source resistance. A switching regulator draws constant power from the source, so source current increases as source voltage drops. This looks like a negative resistance load to the source and can cause the source to current limit or latch low under low source voltage conditions. UVLO prevents the regulator from operating at source voltages where these problems might occur.


Figure 4. Undervoltage Lockout

An internal comparator will force the part into shutdown below the minimum $\mathrm{V}_{\text {IN }}$ of 2.6 V . This feature can be used to prevent excessive discharge of battery-operated systems. If an adjustable UVLO threshold is required, the
shutdown pin can be used. The threshold voltage of the shutdown pin comparator is 1.35 V . A $3 \mu \mathrm{~A}$ internal current source defaults the open pin condition to be operating (see Typical Performance Graphs). Current hysteresis is added above the SHDN threshold. This can be used to set voltage hysteresis of the UVLO using the following:

$$
\begin{aligned}
& \mathrm{R} 1=\frac{V_{H}-V_{\mathrm{L}}}{7 \mu \mathrm{~A}} \\
& \mathrm{R} 2=\frac{1.35 \mathrm{~V}}{\frac{\left(\mathrm{~V}_{\mathrm{H}}-1.35 \mathrm{~V}\right)}{\mathrm{R} 1}+3 \mu \mathrm{~A}}
\end{aligned}
$$

$\mathrm{V}_{\mathrm{H}}$ - Turn-on threshold
$\mathrm{V}_{\mathrm{L}}$ - Turn-off threshold
Example: switching should not start until the input is above 4.75 V and is to stop if the input falls below 3.75 V .

$$
\begin{aligned}
& \mathrm{V}_{\mathrm{H}}=4.75 \mathrm{~V} \\
& \mathrm{~V}_{\mathrm{L}}=3.75 \mathrm{~V} \\
& \mathrm{R} 1=\frac{4.75 \mathrm{~V}-3.75 \mathrm{~V}}{7 \mu \mathrm{~A}}=143 \mathrm{k} \\
& \mathrm{R} 2=\frac{1.35 \mathrm{~V}}{\frac{(4.75 \mathrm{~V}-1.35 \mathrm{~V})}{143 \mathrm{k}}+3 \mu \mathrm{~A}}=50.4 \mathrm{k}
\end{aligned}
$$

Keep the connections from the resistors to the SHDN pin short and make sure that the interplane or surface capacitance to the switching nodes are minimized. If high resistor values are used, the $\overline{\text { SHDN }}$ pin should be bypassed with a 1 nF capacitor to prevent coupling problems from the switch node.

## APPLICATIONS INFORMATION

## SYNCHRONIZATION

The SYNC pin, is used to synchronize the internal oscillator to an external signal. The SYNC input must pass from a logic level low, through the maximum synchronization threshold with a duty cycle between $20 \%$ and $80 \%$. The input can be driven directly from a logic level output. The synchronizing range is equal to initialoperating frequency up to 1.4 MHz . This means that minimum practical sync frequency is equal to the worst-case high self-oscillating frequency ( 960 kHz ), not the typical operating frequency of 800 kHz . Caution should be used when synchronizing above 1.1 MHz because at higher sync frequencies the amplitude of the internal slope compensation used to prevent subharmonic switching is reduced. Higher inductor values will tend to eliminate this problem. See Frequency Compensation section for a discussion of an entirely different cause of subharmonic switching before assuming that the cause is insufficient slope compensation. Application Note 19 has more details on the theory of slope compensation.

## LAYOUT CONSIDERATIONS

As with all high frequency switchers, when considering layout, care must be taken to achieve optimal electrical, thermal and noise performance. For maximum efficiency, switch rise and fall times are typically in the nanosecond range. To prevent noise both radiated and conducted, the
high speed switching current path, shown in Figure 5, must be kept as short as possible. This is implemented in the suggested layout of Figure 6. Shortening this path will also reduce the parasitic trace inductance of approximately $25 \mathrm{nH} /$ inch. At switch off, this parasitic inductance produces a flyback spike across the LT3436 switch. When operating at higher currents and output voltages, with poor layout, this spike can generate voltages across the LT3436 that may exceed its absolute maximum rating. A ground plane should always be used under the switcher circuitry to prevent interplane coupling and overall noise.
The $V_{C}$ and $F B$ components should be kept as far away as possible from the switch node. The LT3436 pinout has been designed to aid in this. The ground for these components should be separated from the switch current path. Failure to do so will result in poor stability or subharmonic like oscillation.

Board layout also has a significant effect on thermal resistance. The exposed pad is the copper plate that runs under the LT3436 die. This is the best thermal path for heat out of the package. Soldering the pad onto the board will reduce die temperature and increase the power capability of the LT3436. Provide as much copper area as possible around this pad. Adding multiple solder filled feedthroughs under and around the pad to the ground plane will also help. Similar treatment to the catch diode and inductor terminations will reduce any additional heating effects.


Figure 5. High Speed Switching Path

## APPLICATIONS IMFORMATION



Figure 6. Typical Application and Suggested Layout (Topside Only Shown)

## APPLLCATIONS INFORMATION

The inductor must have a rating greater than its peak operating current to prevent saturation resulting in efficiency loss. Peak inductor current is given by:

$$
\mathrm{I}_{\text {LPEAK }}=\frac{\left(\mathrm{V}_{\text {OUT }}\right)\left(\mathrm{I}_{\text {OUT }}\right)}{\mathrm{V}_{\text {IN }} \bullet \eta}+\frac{\mathrm{V}_{\text {IN }}\left(\mathrm{V}_{\text {OUT }}-\mathrm{V}_{\text {IN }}\right)}{2 \mathrm{~V}_{\text {OUT }}(\mathrm{L})(\mathrm{f})}
$$

Also, consideration should be given to the DC resistance of the inductor. Inductor resistance contributes directly to the efficiency losses in the overall converter.

## THERMAL CALCULATIONS

Power dissipation in the LT3436 chip comes from four sources: switch DC loss, switch AC loss, drive current, and input quiescent current. The following formulas show how to calculate each of these losses. These formulas assume continuous mode operation, so they should not be used for calculating efficiency at light load currents.

$$
\begin{aligned}
& \text { DC, duty cycle }=\frac{\left.V_{\text {OUT }}-V_{\text {IN }}\right)}{V_{\text {OUT }}} \\
& \mathrm{I}_{\text {SW }}=\frac{\left.V_{\text {OUT }}\right)(\text { OUUT }}{V_{\text {IN }}}
\end{aligned}
$$

Switch loss:

$$
\left.\mathrm{P}_{\mathrm{SW}}=(\mathrm{DC})\left(\mathrm{lsw}^{2}\right)^{2} \mathrm{R}_{\mathrm{SW}}\right)+17 \mathrm{n}(\mathrm{lsw})\left(\mathrm{V}_{\text {OUT }}\right)(\mathrm{f})
$$

$V_{\text {IN }}$ loss:

$$
P_{V I N}=\frac{\left(V_{\text {IN }}\right)\left(I_{\text {sw }}\right)(D C)}{50}+1 \mathrm{~mA}\left(\mathrm{~N}_{\mathrm{IN}}\right)
$$

$R_{\text {SW }}=$ Switch resistance ( $\approx 0.16 \Omega$ hot)
Example: $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=12 \mathrm{~V}$ and $\mathrm{I}_{\text {OUT }}=0.8 \mathrm{~A}$
Total power dissipation $=0.34+0.31+0.11+0.005=$ 0.77W

Thermal resistance for LT3436 package is influenced by the presence of internal or backside planes. With a full plane under the package, thermal resistance will be about $40^{\circ} \mathrm{C} / \mathrm{W}$. To calculate die temperature, use the appropriate
thermal resistance number and add in worst-case ambient temperature:

$$
\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\theta_{\mathrm{JA}}\left(\mathrm{P}_{\mathrm{TOT}}\right)
$$

If a true die temperature is required, a measurement of the SYNC to GND pin resistance can be used. The SYNC pin resistance across temperature must first be calibrated, with no device power, in an oven. The same measurement can then be used in operation to indicate the die temperature.

## FREQUENCY COMPENSATION

Loop frequency compensation is performed on the output of the error amplifier ( $V_{C}$ pin) with a series RC network. The main pole is formed by the series capacitor and the output impedance $(\approx 500 \mathrm{k} \Omega$ ) of the error amplifier. The pole falls in the range of 2 Hz to 20 Hz . The series resistor creates a "zero" at 1 kHz to 5 kHz , which improves loop stability and transient response. A second capacitor, typically one-tenth the size of the main compensation capacitor, is sometimes used to reduce the switching frequency ripple on the $V_{C}$ pin. $V_{C}$ pin ripple is caused by output voltage ripple attenuated by the output divider and multiplied by the error amplifier. Without the second capacitor, $V_{C}$ pin ripple is:

$$
\begin{aligned}
& \mathrm{V}_{\mathrm{C}} \text { Pin Ripple }=\frac{1.2\left(\mathrm{~V}_{\text {RIPPLE }}\right)\left(\mathrm{g}_{\mathrm{m}}\right)\left(\mathrm{R}_{\mathrm{C}}\right)}{\left(\mathrm{V}_{\mathrm{OUT}}\right)} \\
& \mathrm{V}_{\text {RIPPLE }}=\text { Output ripple }\left(\mathrm{V}_{\mathrm{P}-\mathrm{P})}\right. \\
& \mathrm{g}_{\mathrm{m}}=\text { Error amplifier transconductance } \\
& (\approx 850 \mu \mathrm{mho}) \\
& \mathrm{R}_{\mathrm{C}}=\text { Series resistor on } \mathrm{V}_{\mathrm{C}} \text { pin } \\
& \mathrm{V}_{\text {OUT }}=\mathrm{DC} \text { output voltage }
\end{aligned}
$$

To prevent irregular switching, $V_{C}$ pin ripple should be kept below $50 \mathrm{~m} \mathrm{~V}_{\text {P-p. }}$. Worst-case $\mathrm{V}_{\mathrm{C}}$ pin ripple occurs at maximum output load current and will also be increased if poor quality (high ESR) output capacitors are used. The addition of a 150 pF capacitor on the $\mathrm{V}_{\mathrm{C}}$ pin reduces switching frequency ripple to only a few millivolts. A low value for $R_{C}$ will also reduce $V_{C}$ pin ripple, but loop phase margin may be inadequate.

## TYPICAL APPLICATIONS

Load Disconnects in Shutdown



## TYPICAL APPLICATIONS

$4 \mathrm{~V}-9 \mathrm{~V}_{\text {IN }}$ to $5 \mathrm{~V}_{\text {OUT }}$ SEPIC Converter**


13

Single Li-lon Cell to 5V



## PACKAGE DESCRIPTION

FE Package
16-Lead Plastic TSSOP (4.4mm)
(Reference LTC DWG \# 05-08-1663)
Exposed Pad Variation BB


## TYPICAL APPLICATION

## High Voltage Laser Power Supply



## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LT1310 | 1.5A (Isw), 4.5 MHz, High Efficiency Step-Up DC/DC Converter with PLL | $\begin{aligned} & V_{\text {IN }}=2.75 \mathrm{~V} \text { to } 18 \mathrm{~V}, V_{\text {Out(MAX }}=35 \mathrm{~V}, I_{Q}=12 \mathrm{~mA}, \\ & I_{S D}=<1 \mu \mathrm{~A}, \text { MSE Package } \end{aligned}$ |
| LT1370/LT1370HV | 6 (ISW), 500kHz, High Efficiency Step-Up DC/DC Converter | $\mathrm{V}_{\text {IN }}=2.7 \mathrm{~V}$ to $30 \mathrm{~V}, \mathrm{~V}_{\text {OUt(max) }}=35 \mathrm{~V} / 42 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=4.5 \mathrm{~mA}$, $\mathrm{I}_{\mathrm{SD}}=<12 \mu \mathrm{~A}, \mathrm{DD}$, T0220-7 Packages |
| LT1371/LT1371HV | 3 (Isw), 500kHz, High Efficiency Step-Up DC/DC Converter | $\begin{aligned} & V_{I_{I N}}=2.7 \mathrm{~V} \text { to } 30 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}(\mathrm{MAX}) \\ & I_{S D}=\left\langle 35 \mathrm{~V} / 42 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=4 \mathrm{~mA},\right. \\ & \end{aligned}$ |
| LT1613 | 550 mA (Isw), 1.4MHz, High Efficiency Step-Up DC/DC Converter | $90 \%$ Efficiency, $\mathrm{V}_{\text {IN }}=0.9 \mathrm{~V}$ to $10 \mathrm{~V}, \mathrm{~V}_{\text {OUt(MAX }}=34 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=3 \mathrm{~mA}$, $I_{S D}=<1 \mu \mathrm{~A}$, ThinSOT Package |
| LT1618 | 1.5A (Isw), 1.25MHz, High Efficiency Step-Up DC/DC Converter | $90 \%$ Efficiency, $\mathrm{V}_{\text {IN }}=1.6 \mathrm{~V}$ to $18 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MAX) }}=35 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=1.8 \mathrm{~mA}$, $I_{S D}=<1 \mu \mathrm{~A}$, MS Package |
| LT1946/LT1946A | $1.5 \mathrm{~A}(\mathrm{Isw}), 1.2 \mathrm{MHz} / 2.7 \mathrm{MHz}$, High Efficiency Step-Up DC/DC Converter | $\begin{aligned} & V_{\text {IN }}=2.45 \mathrm{~V} \text { to } 16 \mathrm{~V}, V_{\text {Out(max }}=34 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=3.2 \mathrm{~mA}, \\ & I_{\mathrm{SD}}=<1 \mu \mathrm{~A}, \mathrm{MS} 8 \text { Package } \end{aligned}$ |
| LT1961 | 1.5A (Isw), 1.25MHz, High Efficiency Step-Up DC/DC Converter | $90 \%$ Efficiency, $\mathrm{V}_{\text {IN }}=3 \mathrm{~V}$ to 25 V , $\mathrm{V}_{\text {OUT(MAX) }}=35 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=0.9 \mathrm{~mA}$, $I_{S D}=6 \mu A$, MS8E Package |
| LTC3400/LTC3400B | 600 mA (Isw), 1.2MHz, Synchronous Step-Up DC/DC Converter | $92 \%$ Efficiency, $\mathrm{V}_{\text {IN }}=0.85 \mathrm{~V}$ to 5 V , $\mathrm{V}_{\text {OUT(MAX) }}=5 \mathrm{~V}$, <br> $I_{0}=19 \mu \mathrm{~A} / 300 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}=<1 \mu \mathrm{~A}$, ThinSOT Package |
| LTC3401 | 1A (Isw), 3MHz, Synchronous Step-Up DC/DC Converter | $97 \%$ Efficiency, $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$ to $5 \mathrm{~V}, \mathrm{~V}_{\text {OUt(MAX) }}=6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=38 \mu \mathrm{~A}$, $I_{\text {SD }}=<1 \mu \mathrm{~A}$, MS Package |
| LTC3402 | 2A (Isw), 3MHz, Synchronous Step-Up DC/DC Converter | $97 \%$ Efficiency, $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$ to 5 V , $\mathrm{V}_{\text {OUt(MAX) }}=6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=38 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}=<1 \mu \mathrm{~A}$, MS Package |
|  |  |  |
|  |  |  |

