# 262144-word $\times$ 16-bit CMOS One Time Programmable ROM

# HITACHI

ADE-203-240B (Z) Rev. 2.0 Jun. 22, 1995

# Description

The Hitachi HN27C4096ACP is a 4-Mbit one time programmable ROM, featuring high speed and low power dissipation. Fabricated on advanced fine process and high speed circuitry technique, the HN27C4096ACP makes high speed access time possible. Therefore, it is suitable for 16-bit microcomputer systems using high speed microcomputer such as the 80286 and 68020. The HN27C4096ACP offers high speed programming using page programming mode. This device is packaged in a 44-pin plastic leaded chip carrier (PLCC). Therefore, this device cannot be rewritten.

### Features

- High speed
  - Access time: 120 ns/150 ns (max)
- Low power dissipation
  - Standby mode: 5 µW (typ)
  - Active mode: 35 mW/MHz (typ)
- Fast high reliability page programming, fast high-reliability programming and option programming
  - Programming voltage: +12.5 V D.C.
  - Program time: 3.5 sec (min) (Theoretical in Page programming)
- Inputs and outputs TTL compatible during both read and program modes
- Pin arrangement: 44-pin PLCC JEDEC standard
- Device identifier mode: Manufacturer code and device code
- Fully compatible with the HN27C4096CP Series

# **Ordering Information**

| Туре No.                           | Access Time      | Package             |
|------------------------------------|------------------|---------------------|
| HN27C4096ACP-12<br>HN27C4096ACP-15 | 120 ns<br>150 ns | 44-pin PLCC (CP-44) |

### **Pin Arrangement**



# **Pin Description**

| Pin Name        | Function                 |
|-----------------|--------------------------|
| A0 – A17        | Address                  |
| I/O0 – I/O15    | Input/output             |
| CE              | Chip enable              |
| ŌĒ              | Output enable            |
| V <sub>cc</sub> | Power supply             |
| V <sub>PP</sub> | Programming power supply |
| V <sub>ss</sub> | Ground                   |

# **Block Diagram**



# **Mode Selection**

| Mode           | Pin                 | <b>CE</b> (3)   | <u>OE</u> (22)  | A9 (35)      | V <sub>PP</sub> (2)       | V <sub>cc</sub> (44) | I/O (4 – 11, 14 – 21) |
|----------------|---------------------|-----------------|-----------------|--------------|---------------------------|----------------------|-----------------------|
| Read           |                     | $V_{IL}$        | VIL             | Х            | $V_{\rm SS} - V_{\rm CC}$ | V <sub>cc</sub>      | Dout                  |
| Output disable |                     | V <sub>IL</sub> | V <sub>IH</sub> | Х            | $V_{\rm ss} - V_{\rm cc}$ | V <sub>cc</sub>      | High-Z                |
| Standby        |                     | V <sub>IH</sub> | Х               | Х            | $V_{ss} - V_{cc}$         | V <sub>cc</sub>      | High-Z                |
| Page program   | Page program set    | V <sub>IH</sub> | $V_{H}^{*2}$    | Х            | V <sub>PP</sub>           | V <sub>cc</sub>      | High-Z                |
|                | Page data latch     | V <sub>IL</sub> | $V_{H}^{*2}$    | Х            | V <sub>PP</sub>           | V <sub>cc</sub>      | Din                   |
|                | Page program        | V <sub>IL</sub> | V <sub>IH</sub> | Х            | V <sub>PP</sub>           | V <sub>cc</sub>      | High-Z                |
|                | Page program verify | V <sub>IH</sub> | V <sub>IL</sub> | Х            | V <sub>PP</sub>           | V <sub>cc</sub>      | Dout                  |
|                | Page program reset  | V <sub>IH</sub> | V <sub>IH</sub> | Х            | V <sub>cc</sub>           | $V_{cc}$             | High-Z                |
| Word program   | Program             | V <sub>IL</sub> | V <sub>IH</sub> | Х            | V <sub>PP</sub>           | V <sub>cc</sub>      | Din                   |
|                | Program verify      | V <sub>IH</sub> | V <sub>IL</sub> | Х            | $V_{PP}$                  | $V_{cc}$             | Dout                  |
|                | Optional verify     | V <sub>IL</sub> | V <sub>IL</sub> | Х            | V <sub>PP</sub>           | V <sub>cc</sub>      | Dout                  |
|                | Program inhibit     | V <sub>IH</sub> | V <sub>IH</sub> | Х            | V <sub>PP</sub>           | V <sub>cc</sub>      | High-Z                |
| Identifier     |                     | V <sub>IL</sub> | $V_{\rm IL}$    | $V_{H}^{*2}$ | $V_{\rm ss} - V_{\rm cc}$ | $V_{cc}$             | Code                  |

Notes: 1. X: Don't care.

2.  $V_{\rm H}$ : 12.0 V ± 0.5 V

# **Absolute Maximum Ratings**

| Parameter                             | Symbol          | Value                       | Unit | Notes |  |
|---------------------------------------|-----------------|-----------------------------|------|-------|--|
| All input and output voltages         | Vin, Vout       | -0.6 <sup>*2</sup> to +7.0  | V    | 1, 2  |  |
| Voltage on pin A9 and $\overline{OE}$ | V <sub>ID</sub> | -0.6 <sup>*2</sup> to +13.0 | V    | 2     |  |
| V <sub>PP</sub> voltage               | V <sub>PP</sub> | -0.6 to +13.5               | V    | 1     |  |
| V <sub>cc</sub> voltage               | V <sub>cc</sub> | -0.6 to +7.0                | V    | 1     |  |
| Operating temperature range           | Topr            | 0 to +70                    | °C   |       |  |
| Storage temperature range             | Tstg            | -55 to +125                 | °C   | 3     |  |
| Storage temperature under bias        | Tbias           | -20 to +80                  | °C   |       |  |

Notes: 1. Relative to  $V_{ss}$ .

2. Vin, Vout,  $V_{ID}$  min = -2.0 V for pulse width  $\leq$  20 ns.

3. Storage temperature range of device before programming.

# **Capacitance** (Ta = $25^{\circ}$ C, f = 1 MHz)

| Parameter          | Symbol | Min | Тур | Max | Unit | Test Conditions |
|--------------------|--------|-----|-----|-----|------|-----------------|
| Input capacitance  | Cin    | _   | _   | 12  | pF   | Vin = 0 V       |
| Output capacitance | Cout   | —   | —   | 20  | pF   | Vout = 0 V      |

### **Read Operation**

**DC Characteristics** ( $V_{CC} = 5 V \pm 10\%$ ,  $V_{PP} = V_{SS}$  to  $V_{CC}$ , Ta = 0 to  $+70^{\circ}C$ )

| Parameter                  | Symbol           | Min    | Тур | Max                               | Unit | Test Conditions                                 |
|----------------------------|------------------|--------|-----|-----------------------------------|------|-------------------------------------------------|
| Input leakage current      | l <sub>u</sub>   | _      | _   | 2                                 | μΑ   | Vin = 5.5 V                                     |
| Output leakage current     | I <sub>LO</sub>  | —      | —   | 2                                 | μΑ   | Vout = 5.5 V/0.45 V                             |
| V <sub>PP</sub> current    | I <sub>PP1</sub> | —      | 1   | 20                                | μΑ   | V <sub>PP</sub> = 5.5 V                         |
| Standby $V_{cc}$ current   | I <sub>SB1</sub> | _      | _   | 1                                 | mA   | $\overline{CE} = V_{IH}$                        |
|                            | I <sub>SB2</sub> | —      | 1   | 20                                | μΑ   | $\overline{\text{CE}}$ = V <sub>cc</sub> ±0.3 V |
| Operating $V_{cc}$ current | I <sub>CC1</sub> | —      | —   | 30                                | mA   | lout = 0 mA, f = 1 MHz                          |
|                            | I <sub>CC2</sub> | _      | _   | 90                                | mA   | lout = 0 mA, f = 8.4 MHz                        |
| Input voltage              | V <sub>IL</sub>  | -0.3*1 | —   | 0.8                               | V    |                                                 |
|                            | V <sub>IH</sub>  | 2.2    | —   | V <sub>cc</sub> + 1 <sup>*2</sup> | V    |                                                 |
| Output voltage             | V <sub>OL</sub>  | _      | _   | 0.45                              | V    | I <sub>oL</sub> = 2.1 mA                        |
|                            | V <sub>OH</sub>  | 2.4    | _   |                                   | V    | I <sub>OH</sub> = -400 μA                       |

Notes: 1.  $V_{IL}$  min = -1.0 V for pulse width  $\leq$  50 ns.

 $V_{IL}$  min = -2.0 V for pulse width  $\leq$  20 ns.

2.  $V_{IH}$  max = Vcc +1.5 V for pulse width  $\leq$  20 ns.

If  $V_{\mbox{\tiny IH}}$  is over the specified maximum value, read operation cannot be guaranteed.

# AC Characteristics ( $V_{CC} = 5 V \pm 10\%$ , $V_{PP} = V_{SS}$ to $V_{CC}$ , Ta = 0 to $+70^{\circ}C$ )

#### **Test Conditions**

- Input pulse levels: 0.45 to 2.4 V
- Input rise and fall time:  $\leq 10$  ns
- Output load: 1 TTL Gate + 100 pF
- Reference levels for measuring timing: 0.8 V, 2.0 V

|                                       |                  | HN27C | 4096ACP |     |     |      |                                          |
|---------------------------------------|------------------|-------|---------|-----|-----|------|------------------------------------------|
|                                       |                  | -12   |         | -15 |     | _    |                                          |
| Parameter                             | Symbol           | Min   | Max     | Min | Max | Unit | Test Conditions                          |
| Address to output delay               | t <sub>ACC</sub> | —     | 120     |     | 150 | ns   | $\overline{CE} = \overline{OE} = V_{IL}$ |
| CE to output delay                    | t <sub>CE</sub>  | —     | 120     |     | 150 | ns   | $\overline{OE} = V_{IL}$                 |
| OE to output delay                    | t <sub>oe</sub>  | —     | 60      |     | 70  | ns   | $\overline{CE} = V_{IL}$                 |
| OE high to output float <sup>*1</sup> | t <sub>DF</sub>  | 0     | 40      | 0   | 50  | ns   | $\overline{CE} = V_{IL}$                 |
| Address to output hold                | t <sub>oH</sub>  | 5     | —       | 5   | —   | ns   | $\overline{CE} = \overline{OE} = V_{IL}$ |

Note: 1.  $t_{DF}$  is defined as the time at which the output achieves the open circuit condition and data is no longer driven.

### **Read Timing Waveform**



#### Fast High-Reliability Page Programming

This device can be applied the high performance page programming algorithm shown in the following flowchart. This algorithm allows to obtain faster programming time without any voltage stress to the device nor deterioration in reliability of programmed data.

#### Page Program Set

Apply 12 V to  $\overline{\text{OE}}$  pin after applying 12.5 V to V<sub>PP</sub> to set a page program mode.

The device operates in a page program mode until reset.

#### Page Program Reset

Set  $V_{PP}$  to  $V_{CC}$  level or less to reset a page program mode.



| Parameter                         | Symbol          | Min                | Тур  | Max                   | Unit | Test Conditions           |
|-----------------------------------|-----------------|--------------------|------|-----------------------|------|---------------------------|
| Input leakage current             | l <sub>u</sub>  | _                  |      | 2                     | μΑ   | Vin = 6.5 V/0.45 V        |
| Output voltage during verify      | V <sub>ol</sub> | —                  | —    | 0.45                  | V    | I <sub>oL</sub> = 2.1 mA  |
|                                   | V <sub>OH</sub> | 2.4                | _    | _                     | V    | I <sub>OH</sub> = -400 μA |
| Operating V <sub>cc</sub> current | I <sub>cc</sub> | —                  |      | 50                    | mA   |                           |
| Input voltage                     | V <sub>IL</sub> | -0.1 <sup>*5</sup> |      | 0.8                   | V    |                           |
|                                   | V <sub>IH</sub> | 2.2                |      | V <sub>cc</sub> + 0.5 | *6 V |                           |
|                                   | V <sub>H</sub>  | 11.5               | 12.0 | 12.5                  | V    |                           |
| V <sub>PP</sub> supply current    | I <sub>PP</sub> | _                  | _    | 70                    | mA   | $\overline{CE} = V_{IL}$  |

**DC Characteristics** ( $V_{CC} = 6.25 \text{ V} \pm 0.25 \text{ V}$ ,  $V_{PP} = 12.5 \text{ V} \pm 0.3 \text{ V}$ ,  $Ta = 25^{\circ}C \pm 5^{\circ}C$ )

Notes: 1.  $V_{cc}$  must be applied simultaneously or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ .

2.  $V_{PP}$  must not exceed 13 V including overshoot.

3. An influence may be had upon device reliability if the device is installed or removed while  $V_{PP}$  = 12.5 V.

4. Do not alter  $V_{PP}$  either  $V_{IL}$  to 12.5 V or 12.5 V to  $V_{IL}$  when  $\overline{CE}$  = low.

5.  $V_{IL}$  min = -0.6 V for pulse width  $\leq$  20 ns.

6. If  $V_{\mu}$  is over the specified maximum value, programming operation cannot be guaranteed.

# AC Characteristics ( $V_{CC} = 6.25 \text{ V} \pm 0.25 \text{ V}$ , $V_{PP} = 12.5 \text{ V} \pm 0.3 \text{ V}$ , $Ta = 25^{\circ}C \pm 5^{\circ}C$ )

#### **Test Conditions**

- Input pulse levels: 0.45 to 2.4 V
- Input rise and fall time:  $\leq 20$  ns
- Reference levels for measuring timing: Inputs: 0.8 V, 2.0 V,

| Outputs: | 0.8 | V. | 2.0 | V |
|----------|-----|----|-----|---|
|          |     |    |     |   |

| Parameter                               | Symbol                        | Min  | Тур  | Max  | Unit | Test Conditions |
|-----------------------------------------|-------------------------------|------|------|------|------|-----------------|
| Address setup time                      | t <sub>AS</sub>               | 2    | _    | _    | μs   |                 |
| OE setup time                           | t <sub>OES</sub>              | 2    |      | _    | μs   |                 |
| Data setup time                         | t <sub>DS</sub>               | 2    | —    | —    | μs   |                 |
| Address hold time                       | t <sub>AH</sub>               | 0    |      | —    | μs   |                 |
| Data hold time                          | t <sub>DH</sub>               | 2    |      | _    | μs   |                 |
| OE high to output float delay           | t <sub>DF</sub> <sup>*1</sup> | 0    |      | 130  | ns   |                 |
| V <sub>PP</sub> setup time              | t <sub>vps</sub>              | 2    |      | —    | μs   |                 |
| V <sub>cc</sub> setup time              | t <sub>vcs</sub>              | 2    |      | —    | μs   |                 |
| CE programming pulse width              | t <sub>PW</sub>               | 47.5 | 50.0 | 52.5 | μs   |                 |
| CE setup time                           | t <sub>CES</sub>              | 2    |      | —    | μs   |                 |
| Data valid from $\overline{OE}$         | t <sub>oe</sub>               | 0    |      | 150  | ns   |                 |
| CE pulse width during data latch        | t <sub>LW</sub>               | 1    |      | —    | μs   |                 |
| $\overline{OE} = V_H$ setup time        | t <sub>OHS</sub>              | 2    |      | _    | μs   |                 |
| $\overline{OE} = V_H$ hold time         | t <sub>ohh</sub>              | 2    |      | —    | μs   |                 |
| V <sub>PP</sub> hold time <sup>*2</sup> | t <sub>vrs</sub>              | 1    |      | —    | μs   |                 |

Notes: 1. t<sub>DF</sub> is defined as the time at which the output achieves the open circuit condition and data is no longer driven.

2. Page program mode will be reset when V<sub>PP</sub> is set to V<sub>cc</sub> or less.



# Fast High-Reliability Page Programming Timing Waveform

# **Fast High-Reliability Progamming**

This device can be applied the fast high-reliability programming algorithm shown in the following flowchart. This algorithm allows to obtain faster programming time without any voltage stress to the device nor deterioration in reliability of programmed data.



| Parameter                         | Symbol          | Min    | Тур | Max                   | Unit  | Test Conditions           |
|-----------------------------------|-----------------|--------|-----|-----------------------|-------|---------------------------|
| Input leakage current             | I <sub>LI</sub> | _      | _   | 2                     | μΑ    | Vin = 6.5 V/0.45 V        |
| V <sub>PP</sub> supply current    | I <sub>PP</sub> |        | _   | 40                    | mA    | $\overline{CE} = V_{IL}$  |
| Operating V <sub>cc</sub> current | I <sub>cc</sub> |        | _   | 50                    | mA    |                           |
| Input voltage                     | V <sub>IL</sub> | -0.1*5 | _   | 0.8                   | V     |                           |
|                                   | V <sub>IH</sub> | 2.2    | _   | V <sub>cc</sub> + 0.5 | 5*6 V |                           |
| Output voltage                    | V <sub>ol</sub> |        | _   | 0.45                  | V     | I <sub>oL</sub> = 2.1 mA  |
|                                   | V <sub>OH</sub> | 2.4    | _   |                       | V     | I <sub>OH</sub> = -400 μA |

**DC Characteristics** ( $V_{CC} = 6.25 \text{ V} \pm 0.25 \text{ V}$ ,  $V_{PP} = 12.5 \text{ V} \pm 0.3 \text{ V}$ ,  $Ta = 25^{\circ}C \pm 5^{\circ}C$ )

Notes: 1.  $V_{cc}$  must be applied simultaneously or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ .

- 2.  $V_{PP}$  must not exceed 13 V including overshoot.
  - 3. An influence may be had upon device reliability if the device is installed or removed while  $V_{PP}$  = 12.5 V.
  - 4. Do not alter V<sub>PP</sub> either V<sub>IL</sub> to 12.5 V or 12.5 V to V<sub>IL</sub> when  $\overline{CE}$  = low.
  - 5.  $V_{IL}$  min = -0.6 V for pulse width  $\leq$  20 ns.
  - 6. If  $V_{H}$  is over the specified maximum value, programming operation cannot be guaranteed.

# AC Characteristics ( $V_{CC} = 6.25 \text{ V} \pm 0.25 \text{ V}$ , $V_{PP} = 12.5 \text{ V} \pm 0.3 \text{ V}$ , $Ta = 25^{\circ}C \pm 5^{\circ}C$ )

### **Test Conditions**

- Input pulse levels: 0.45 to 2.4 V
- Input rise and fall time:  $\leq 20$  ns
- Reference levels for measuring timing: Inputs: 0.8 V, 2.0 V,

Outputs: 0.8 V, 2.0 V

| Parameter                       | Symbol                        | Min  | Тур  | Max  | Unit | <b>Test Conditions</b> |
|---------------------------------|-------------------------------|------|------|------|------|------------------------|
| Address setup time              | t <sub>AS</sub>               | 2    | _    | _    | μs   |                        |
| OE setup time                   | t <sub>OES</sub>              | 2    |      | _    | μs   |                        |
| Data setup time                 | t <sub>DS</sub>               | 2    | _    | _    | μs   |                        |
| Address hold time               | t <sub>AH</sub>               | 0    |      | _    | μs   |                        |
| Data hold time                  | t <sub>DH</sub>               | 2    |      | _    | μs   |                        |
| OE to output float delay        | t <sub>DF</sub> <sup>*1</sup> | 0    | _    | 130  | ns   |                        |
| V <sub>PP</sub> setup time      | t <sub>VPS</sub>              | 2    | _    | _    | μs   |                        |
| V <sub>cc</sub> setup time      | t <sub>vcs</sub>              | 2    |      | _    | μs   |                        |
| CE programming pulse width      | t <sub>PW</sub>               | 47.5 | 50.0 | 52.5 | μs   |                        |
| Data valid from $\overline{OE}$ | t <sub>oe</sub>               | 0    | —    | 150  | ns   |                        |

Note: 1. t<sub>DF</sub> is defined as the time at which the output achieves the open circuit condition and data is no longer driven.

# Fast High-Reliability Programming Timing Waveform



# **Optional Page Programming**

This device can be applied the optional page programming algorithm shown in the following flowchart. This algorithm allows to obtain faster programming time without any voltage stress to the device nor deterioration in reliability of programmed data.

This programming algorithm is the combination of page programming and word verify. It can avoid the increase of programming verify time when a programmer with slow machine cycle is used, and shorten the total programming time.

Regarding the timing specifications for page programming and word verify, please refer to the specifications for fast high-relaibility page programming and fast high-reliability programming.



| Parameter                         | Symbol          | Min    | Тур  | Мах                  | Unit              | Test Conditions           |
|-----------------------------------|-----------------|--------|------|----------------------|-------------------|---------------------------|
| Input leakage current             | I <sub>LI</sub> | _      | _    | 2                    | μA                | Vin = 6.5 V/0.45 V        |
| Output voltage during verify      | V <sub>OL</sub> |        | _    | 0.45                 | V                 | I <sub>oL</sub> = 2.1 mA  |
|                                   | V <sub>OH</sub> | 2.4    |      |                      | V                 | I <sub>OH</sub> = -400 μA |
| Operating V <sub>cc</sub> current | I <sub>cc</sub> |        | _    | 50                   | mA                |                           |
| Inputt voltage                    | V <sub>IL</sub> | -0.1*5 |      | 0.8                  | V                 |                           |
|                                   | V <sub>IH</sub> | 2.2    | _    | V <sub>cc</sub> + 0. | 5 <sup>*6</sup> V |                           |
|                                   | V <sub>H</sub>  | 11.5   | 12.0 | 12.5                 | V                 |                           |
| V <sub>PP</sub> supply current    | I <sub>PP</sub> | _      |      | 70                   | mA                | $\overline{CE} = V_{IL}$  |

# **DC Characteristics** ( $V_{CC} = 6.25 \text{ V} \pm 0.25 \text{ V}$ , $V_{PP} = 12.5 \text{ V} \pm 0.3 \text{ V}$ , $Ta = 25^{\circ}C \pm 5^{\circ}C$ )

Notes: 1.  $V_{cc}$  must be applied simultaneously or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ .

2.  $V_{_{PP}}$  must not exceed 13 V including overshoot.

3. An influence may be had upon device reliability if the device is installed or removed while  $V_{PP}$  = 12.5 V.

4. Do not alter  $V_{PP}$  either  $V_{IL}$  to 12.5 V or 12.5 V to  $V_{IL}$  when  $\overline{CE}$  = low.

5.  $V_{IL}$  min = -0.6 V for pulse width  $\leq$  20 ns.

6. If  $V_{\mbox{\tiny IH}}$  is over the specified maximum value, programming opration cannot be guaranteed.

# AC Characteristics ( $V_{CC} = 6.25 \text{ V} \pm 0.25 \text{ V}$ , $V_{PP} = 12.5 \text{ V} \pm 0.3 \text{ V}$ , $Ta = 25^{\circ}C \pm 5^{\circ}C$ )

#### **Test Conditions**

- Input pulse levels: 0.45 to 2.4 V
- Input rise and fall time:  $\leq 20$  ns
- Reference levels for measuring timing: Inputs: 0.8 V, 2.0 V,

| Outputs: 0.8 V, 2 | 2.0 | V |
|-------------------|-----|---|
|-------------------|-----|---|

| Parameter                               | Symbol                        | Min  | Тур  | Max  | Unit | Test Conditions |
|-----------------------------------------|-------------------------------|------|------|------|------|-----------------|
| Address setup time                      | t <sub>AS</sub>               | 2    | -    | _    | μs   |                 |
| OE setup time                           | t <sub>OES</sub>              | 2    | -    | _    | μs   |                 |
| Data setup time                         | t <sub>DS</sub>               | 2    | -    | _    | μs   |                 |
| Addres hold time                        | t <sub>AH</sub>               | 0    | -    | _    | μs   |                 |
| Data hold time                          | t <sub>DH</sub>               | 2    | _    | _    | μs   |                 |
| OE high to output float delay           | t <sub>DF</sub> <sup>*1</sup> | 0    | -    | 130  | ns   |                 |
| V <sub>PP</sub> setup time              | t <sub>vps</sub>              | 2    | -    | _    | μs   |                 |
| V <sub>cc</sub> setup time              | t <sub>vcs</sub>              | 2    | -    | _    | μs   |                 |
| CE programming pulse width              | t <sub>PW</sub>               | 47.5 | 50.0 | 52.5 | μs   |                 |
| CE setup time                           | t <sub>CES</sub>              | 2    | -    | _    | μs   |                 |
| Data valid from $\overline{OE}$         | t <sub>oe</sub>               | 0    | _    | 150  | ns   |                 |
| CE pulse width during data latch        | t <sub>LW</sub>               | 1    | -    | _    | μs   |                 |
| $\overline{OE} = V_H$ setup time        | t <sub>ohs</sub>              | 2    | _    | _    | μs   |                 |
| $\overline{OE} = V_H$ hold time         | t <sub>ohh</sub>              | 2    | _    | _    | μs   |                 |
| Page programming reset time*2           | t <sub>vLW</sub>              | 1    | _    | _    | μs   |                 |
| V <sub>PP</sub> hold time <sup>*2</sup> | $t_{\rm VRS}$                 | 1    | _    | _    | μs   |                 |

Notes: 1.  $t_{DF}$  is defined as the time at which the output achieves the open circuit condition and data is no longer driven.

2. Page program mode will be reset when  $V_{\mbox{\tiny PP}}$  is set to  $V_{\mbox{\tiny CC}}$  or less.

#### Page program mode Word program mode Program data latch Page program Program Program verify A2 – A17 t AH t<sub>AS</sub> t<sub>AS</sub> t<sub>AH</sub> <sup>t</sup> AH A0, A1 t DH DS t DS <sup>t</sup> DH Data Data in Data out Data in stable stable t<sub>VPS</sub> t<sub>OE</sub> t<sub>DF</sub> t VPS $V_{PP}$ V<sub>PP</sub> <sup>t</sup>VRS Vcc <sup>t</sup> vcs t VLW V<sub>CC</sub>+ 1.25 V<sub>CC</sub> Vcc t<sub>OHH</sub> tCES <sup>t</sup>CES t OHS CE <sup>t</sup>OES tıw <sup>t</sup>PW <sup>t</sup>PW Vн ŌĒ VIH VIL

# **Optional Page Programming Timing Waveform**

# **Mode Description**

### **Device Identifier Mode**

The device identifier mode allows the reading out of binary codes that identify manufacturer and type of device, from outputs of OTPROM. By this mode, the device will be automatically matched its own corresponding programming algorithm, using programming equipment.

#### HN27C4096ACP Identifier Code

| •                 | -               | I/O8 – I/O15<br>(11) – (4) |   |   |   | 1/04<br>(17) |   |   |   | I/O0<br>(21) | Hex Data |
|-------------------|-----------------|----------------------------|---|---|---|--------------|---|---|---|--------------|----------|
| Manufacturer code | V <sub>IL</sub> | Х                          | 0 | 0 | 0 | 0            | 0 | 1 | 1 | 1            | 07       |
| Device code       | V <sub>IH</sub> | Х                          | 1 | 0 | 1 | 0            | 0 | 0 | 1 | 0            | A2       |

Notes: 1.  $V_{cc} = 5.0 \text{ V} \pm 10\%$ . 2, A9 = 12.0 V ± 0.5 V.

- 3. A1 A8, A10 A17,  $\overline{CE}$ ,  $\overline{OE} = V_{IL}$ .
- 4. X: Don't care.

### **Recommended Screening Conditions**

Before mounting, please make the screening (baking without bias) shown in the right.



# **Package Dimensions**

Unit: mm

