

# PIC16F688

# **PIC16F688 Memory Programming Specification**

This document includes the programming specifications for the following device:

PIC16F688

# 1.0 PROGRAMMING THE PIC16F688

The PIC16F688 is programmed using a serial method. The Serial mode will allow the PIC16F688 to be programmed while in the user's system. This allows for increased design flexibility. This programming specification applies to the PIC16F688 device in all packages.

### 1.1 Hardware Requirements

The PIC16F688 requires one power supply for VDD (5.0V) and one for VPP (12V).

## 1.2 Program/Verify Mode

The Program/Verify mode for the PIC16F688 allows programming of user program memory, data memory, user ID locations, calibration word and the configuration word.

FIGURE 1-1: 14-PIN DIAGRAM FOR PIC16F688



TABLE 1-1: PIN DESCRIPTIONS IN PROGRAM/VERIFY MODE: PIC16F688

| Pin Name | During Programming  |                  |                                           |  |  |  |
|----------|---------------------|------------------|-------------------------------------------|--|--|--|
|          | Function            | Pin Type         | Pin Description                           |  |  |  |
| RA1      | ICSPCLK             | I                | Clock input – Schmitt Trigger input       |  |  |  |
| RA0      | ICSPDAT             | I/O              | Data input/output – Schmitt Trigger input |  |  |  |
| MCLR     | Program/Verify mode | P <sup>(1)</sup> | Program Mode Select                       |  |  |  |
| VDD      | VDD                 | Р                | Power Supply                              |  |  |  |
| Vss      | Vss                 | Р                | Ground                                    |  |  |  |

**Legend:** I = Input, O = Output, P = Power

Note 1: In the PIC16F688, the programming high voltage is internally generated. To activate the Program/Verify mode, high voltage needs to be applied to MCLR input. Since the MCLR is used for a level source, MCLR does not draw any significant current.

### 2.0 MEMORY DESCRIPTION

# 2.1 Program Memory Map

The user memory space extends from 0x0000 to 0x1FFF. In Program/Verify mode, the program memory space extends from 0x0000 to 0x3FFF, with the first half (0x0000-0x1FFF) being user program memory and the second half (0x2000-0x3FFF) being configuration memory. The PC will increment from 0x0000 to 0x1FFF and wrap to 0x000, 0x2000 to 0x3FFF and wrap around to 0x2000 (not to 0x0000). Once in configuration memory, the highest bit of the PC stays a '1', thus always pointing to the configuration memory. The only way to point to user program memory is to reset the part and re-enter Program/Verify mode as described in Section 3.0 "Program/Verify Mode".

In the configuration memory space, 0x2000-0x2008 are physically implemented. However, only locations 0x2000 through 0x2003, 0x2007 and 0x2008 are available. Other locations are reserved.

### 2.2 User ID Locations

A user may store identification information (user ID) in four designated locations. The user ID locations are mapped in [0x2000: 0x2003]. It is recommended that the user use only the seven Least Significant bits (LSb) of each user ID location. The user ID locations read out normally, even after code protection is enabled. It is recommended that ID locations are written as "xx xxxx xbbb bbbb" where 'bbb bbbb' is user ID information.

The 14 bits may be programmed, but only the 7 LSb's are displayed by MPLAB $^{\otimes}$  IDE. The xxxx's are "don't care" bits and are not read by MPLAB $^{\otimes}$  IDE.

### 2.3 Calibration Word

The 8 MHz internal oscillator (INTOSC), the Power-on Reset (POR) and the Brown-out Detect (BOD) modules are factory calibrated. These values are stored in the calibration word (0x2008). See the PIC16F688 data sheet for more information.

The calibration word does not necessarily participate in erase operation unless a specific procedure is executed. Therefore, the device can be erased without affecting the calibration word. This simplifies the erase procedure, for these values do not need to be read and restored after the device is erased. See Section 3.1.5.12 "Row Erase Program Memory" for more information on the various erase sequences.



### 3.0 PROGRAM/VERIFY MODE

Two methods are available to enter Program/Verify mode. The "VPP-first" is entered by holding ICSPDAT and ICSPCLK low while raising MCLR pin from VIL to VIHH (high voltage), then applying VDD and data. This method can be used for any configuration word selection and **must** be used if the INTOSC and internal MCLR options are selected (Fosc<2:0> = 100 or 101 and MCLRE = 0). The VPP-first entry prevents the device from executing code prior to entering Program/ Verify mode. See the timing diagram in Figure 3-1.

The second entry method, "VDD-first", is entered by applying VDD, holding ICSPDAT and ICSPCLK low, then raising MCLR pin from VIL to VIHH (high voltage), followed by data. This method can be used for any configuration word selection except when INTOSC and internal MCLR options are selected (Fosc<2:0> = 100 or 101 and MCLRE = 0). This technique is useful when programming the device when VDD is already applied, for it is not necessary to disconnect VDD to enter Program/Verify mode. See the timing diagram in Figure 3-2.

Once in this mode, the program memory, data memory, and configuration memory can be accessed and programmed in serial fashion. ICSPDAT and ICSPCLK are Schmitt Trigger inputs in this mode. RA4 is tristate, regardless of fuse setting.

The sequence that enters the device into the Programming/Verify mode places all other logic into the Reset state (the MCLR pin was initially at VIL). Therefore, all I/O's are in the Reset state (hi-impedance inputs) and the Program Counter (PC) is cleared.

To prevent a device configured with INTOSC and internal MCLR from executing after exiting Program/ Verify mode; VDD needs to power-down before VPP. See Figure 3-3 for the timing.

FIGURE 3-1: VPP-FIRST PROGRAM/ VERIFY MODE ENTRY



FIGURE 3-2: VDD-FIRST PROGRAM/ VERIFY MODE ENTRY



FIGURE 3-3: PROGRAM/VERIFY MODE EXIT



## 3.1 Program/Erase Algorithms

The PIC16F688 program memory may be written in two ways. The fastest method writes four words at a time. However, one-word writes are also supported for backward compatibility with previous 8-pin and 14-pin FLASH devices. The four-word algorithm is used to program the program memory only. The one-word algorithm can write any available memory location (i.e., program memory, configuration memory and data memory).

After writing the array, the PC may be reset and read back to verify the write. It is not possible to verify immediately following the write because the PC can only increment, not decrement.

A device Reset will clear the PC and set the address to '0'. The Increment Address command will increment the PC. The Load Configuration command will set the PC to 0x2000. The available commands are shown in Table 3-1.

### 3.1.1 FOUR-WORD PROGRAMMING

Only the program memory can be written using this algorithm. Data and configuration memory (>0x2000) must use the One-word Programming Algorithm (Section 3.1.2 "One-Word Programming").

This algorithm writes four sequential addresses in program memory. The four addresses must point to a four-word block with addresses modulo 4 of 0, 1, 2 and 3. For example, programming address 4 though 7 can be programmed together. Programming addresses 2 through 5 will create an unexpected result.

The sequence for programming four words of program memory at a time is as follows:

- Load a word at the current program memory address using Load Data For Program Memory command.
- 2. Issue an Increment Address command.
- Load a word at the current program memory address using Load Data For Program Memory command.
- 4. Repeat Step 2 and Step 3 two times.
- 5. Issue a Begin Programming command either internally or externally timed.
- Wait TPROG1 (internally timed) or TPROG2 (externally timed).
- Issue End Programming if externally timed.
- 8. Issue an Increment Address command.
- Repeat this sequence as required to write program memory.

See Figure 3-17 for more information.

### 3.1.2 ONE-WORD PROGRAMMING

The program memory may also be written one word at a time to allow compatibility with other 8-pin and 14-pin FLASH PICmicro<sup>®</sup> devices. Configuration memory (>0x2000) and data memory must be written one word (or byte) at a time.

Note: The four write latches must be reset after programming the Device ID (0x2006), configuration word (0x2007) or calibration word (0x2008). See Section 3.1.3 "Resetting Write Latches"

The sequence for programming one word of program memory at a time is as follows:

- Load a word at the current program memory address using Load Data For Program Memory command.
- Issue a Begin Programming command either internally or externally timed.
- 3. Wait TPROG1 (internally timed) or TPROG2 (externally timed).
- 4. Issue End Programming if externally timed.
- 5. Issue an Increment Address command.
- 6. Repeat this sequence as required to write program, data or configuration memory.

See Figure 3-16 for more information.

### 3.1.3 RESETTING WRITE LATCHES

The device ID (0x2006), configuration word (0x2007) and calibration word (0x2008) are mapped into the configuration memory but do not physically reside in it. As a result, the write latches are not reset when programming these locations and must be reset by the programmer. This can be done in two ways, either loading all four latches with '1's or by exiting Program/ Verify mode.

The sequence for manually resetting the write latches is as follows:

- Load a word using Load Data For Program Memory or Load Data For Configuration Memory command with a data word of all '1's.
- 2. Issue an Increment Address command.
- Repeat this sequence three times to reset all four write latches.

### 3.1.4 ERASE ALGORITHMS

The PIC16F688 will erase different memory locations depending on the Program Counter (PC), CP and CPD values and which erase command executed. The following sequences can be used to erase noted memory locations. In each sequence, the data memory will be erased if the CPD bit in the configuration word is programmed (clear).

To erase the program memory and configuration word (0x2007), the following sequence must be performed. Note the calibration word (0x2008) and user ID (0x2000:0x2003) **will not** be erased.

- 1. Do a Bulk Erase Program Memory command.
- 2. Wait TERA to complete erase.

To erase the user ID (0x2000:0x2003), configuration word (0x2007) and program memory, use the following sequence. Note that the calibration word (0x2008) **will not** be erased.

- Perform Load Configuration with dummy data to point the Program Counter (PC) to 0x2000
- Perform a Bulk Erase Program Memory command.
- 3. Wait TERA to complete erase.

To erase the user ID (0x2000:0x2003), configuration word (0x2007), calibration word (0x2008) and program memory, use the following sequence. Note that the calibration word (0x2008) **will** be erased.

- Perform Load Configuration with dummy data to point the Program Counter (PC) to 0x2000
- Perform 8 Increment Address commands to point the PC to the calibration word at 0x2008.
- 3. Do a Bulk Erase Program Memory command.
- 4. Wait TERA to complete erase.

# 3.1.5 SERIAL PROGRAM/VERIFY OPERATION

The ICSPCLK pin is used as a clock input and the ICSPDAT pin is used for entering command bits and data input/output during serial operation. To input a command, ICSPCLK is cycled six times. Each command bit is latched on the falling edge of the clock with the LSb of the command being input first. The data input onto the ICSPDAT pin is required to have a minimum setup and hold time (see Table 6-1), with respect to the falling edge of the clock. Commands that have data associated with them (Read and Load) are specified to have a minimum delay of 1  $\mu s$  between the command and the data. After this delay, the clock pin is cycled 16 times with the first cycle being a Start bit and the last cycle being a Stop bit.

During a read operation, the LSb will be transmitted onto ICSPDAT pin on the rising edge of the second cycle. For a load operation, the LSb will be latched on the falling edge of the second cycle. A minimum 1  $\mu$ s delay is also specified between consecutive commands, except for the End Programming command, which requires a 100  $\mu$ s TDIS.

All commands and data words are transmitted LSb first. Data is transmitted on the rising edge and latched on the falling edge of the ICSPCLK. To allow for decoding of commands and reversal of data pin configuration, a time separation of at least 1  $\mu s$  is required between a command and a data word.

The commands that are available are described in Table 3-1.

| TABLE 3-1: | COMMAND | <b>MAPPING</b> | <b>FOR PIC16F688</b> |
|------------|---------|----------------|----------------------|
|------------|---------|----------------|----------------------|

| Command                       |   | Мар | ping (N | Data |   |   |                          |
|-------------------------------|---|-----|---------|------|---|---|--------------------------|
| Load Configuration            | х | х   | 0       | 0    | 0 | 0 | 0, data (14), 0          |
| Load Data For Program Memory  | x | x   | 0       | 0    | 1 | 0 | 0, data (14), 0          |
| Load Data For Data Memory     | x | х   | 0       | 0    | 1 | 1 | 0, data (8), zero (6), 0 |
| Read Data From Program Memory | x | x   | 0       | 1    | 0 | 0 | 0, data (14), 0          |
| Read Data From Data Memory    | x | x   | 0       | 1    | 0 | 1 | 0, data (8), zero (6), 0 |
| Increment Address             | x | x   | 0       | 1    | 1 | 0 |                          |
| Begin Programming             | x | 0   | 1       | 0    | 0 | 0 | Internally Timed         |
| Begin Programming             | x | 1   | 1       | 0    | 0 | 0 | Externally Timed         |
| End Programming               | x | 0   | 1       | 0    | 1 | 0 |                          |
| Bulk Erase Program Memory     | x | x   | 1       | 0    | 0 | 1 | Internally Timed         |
| Bulk Erase Data Memory        | x | х   | 1       | 0    | 1 | 1 | Internally Timed         |
| Row Erase Program Memory      | x | 1   | 0       | 0    | 0 | 1 | Internally Timed         |

### 3.1.5.1 LOAD CONFIGURATION

The Load Configuration command is used to access the configuration word (0x2007), user ID (0x2000:0x2003) and calibration word (0x2008). This command sets the Program Counter (PC) to address 0x2000 and loads the data latches with one word of data.

After receiving a Load Configuration command, the configuration word is accessed by performing an Increment Address command 7 times to point the PC to the configuration word. It can then be programmed with the loaded data using a Begin Programming command either internally or externally timed.

After the 6-bit command is input, ICSPCLK pin is cycled an additional 16 times for the Start bit, 14 bits of data and a Stop bit. See Figure 3-4.

After the configuration memory is entered, the only way to get back to the program memory is to exit the Program/Verify mode by taking MCLR low (VIL).

FIGURE 3-4: LOAD CONFIGURATION COMMAND



# 3.1.5.2 LOAD DATA FOR PROGRAM MEMORY

After receiving this command, the chip will load in a 14-bit "data word" when 16 cycles are applied, as described previously. A timing diagram for the Load Data For Program Memory command is shown in Figure 3-5.

FIGURE 3-5: LOAD DATA FOR PROGRAM MEMORY COMMAND



# 3.1.5.3 LOAD DATA FOR DATA MEMORY

After receiving this command, the chip will load in a 14-bit "data word" when 16 cycles are applied. However, the data memory is only 8-bits wide and thus, only the first 8 bits of data after the Start bit will be programmed into the data memory. It is still necessary to cycle the clock the full 16 cycles in order to allow the internal circuitry to reset properly. The data memory contains 256 bytes.

FIGURE 3-6: LOAD DATA FOR DATA MEMORY COMMAND



# 3.1.5.4 READ DATA FROM PROGRAM MEMORY

After receiving this command, the chip will transmit data bits out of the program memory (user or configuration) currently accessed, starting with the second rising edge of the clock input. The data pin will go into Output mode on the second rising clock edge, and it will revert to Input mode (hi-impedance) after the 16th rising edge.

If the program memory is code protected ( $\overline{CP} = 0$ ), the data is read as zeros.

FIGURE 3-7: READ DATA FROM PROGRAM MEMORY COMMAND



# 3.1.5.5 READ DATA FROM PROGRAM MEMORY

After receiving this command, the chip will transmit data bits out of the data memory starting with the second rising edge of the clock input. The ICSPDAT pin will go into Output mode on the second rising edge, and it will revert to Input mode (hi-impedance) after the 16th rising edge. As previously stated, the data memory is 8-bits wide, and therefore, only the first 8 bits that are output are actual data. If the data memory is code protected, the data is read as all zeros. A timing diagram of this command is shown in Figure 3-8.

FIGURE 3-8: READ DATA FROM PROGRAM MEMORY COMMAND



### 3.1.5.6 INCREMENT ADDRESS

The PC is incremented when this command is received. A timing diagram of this command is shown in Figure 3-9.

It is not possible to decrement the address counter. To reset this counter, the user should exit and re-enter Program/Verify mode.

FIGURE 3-9: INCREMENT ADDRESS COMMAND (PROGRAM/VERIFY)



#### 3.1.5.7 **BEGIN PROGRAMMING (Internally** Timed)

A load command must be given before every Begin Programming command. Programming of the appropriate memory (user program memory, configuration memory or data memory) will begin after this command is received and decoded. An internal timing mechanism executes a write. The user must allow for program cycle time for programming to complete. No End Programming command is required.

The addressed location is not erased before programming.

**FIGURE 3-10: BEGIN PROGRAMMING COMMAND (INTERNALLY TIMED)** 



#### 3.1.5.8 **BEGIN PROGRAMMING (Externally** Timed)

A load command must be given before every Begin Programming command. Programming of the appropriate memory (program memory, configuration or data memory) will begin after this command is received and decoded. Programming requires (TPROG2) time and is terminated using an End Programming command.

The addressed location is not erased before programming.

**FIGURE 3-11: BEGIN PROGRAMMING (EXTERNALLY TIMED)** 



### 3.1.5.9 END PROGRAMMING

# FIGURE 3-12: END PROGRAMMING (SERIAL PROGRAM/VERIFY)



# 3.1.5.10 BULK ERASE PROGRAM MEMORY

After this command is performed, the entire program memory and configuration word (0x2007) is erased. Data memory will also be erased if the  $\overline{\text{CPD}}$  bit in the configuration word is programmed (clear). See Section 3.1.4 "Erase Algorithms" for erase sequences.

FIGURE 3-13: BULK ERASE PROGRAM MEMORY COMMAND



### 3.1.5.11 BULK ERASE DATA MEMORY

To perform an erase of the data memory, the following sequence must be performed.

- 1. Perform a Bulk Erase Data Memory command.
- 2. Wait TERA to complete bulk erase.

Data memory won't erase if code protected ( $\overline{CPD} = 0$ ).

Note: All bulk erase operations must take place between 4.5V and 5.5V VDD for PIC16F688 and 2.0V to 5.5V VDD for PIC16F688-ICD.

## FIGURE 3-14: BULK ERASE DATA MEMORY COMMAND



# 3.1.5.12 ROW ERASE PROGRAM MEMORY

This command erases the 16-word row of program memory pointed to by PC < 11:4>. If the program memory array is protected ( $\overline{CP} = 0$ ) or the PC points to configuration memory (>0x2000), the command is ignored.

To perform a Row Erase Program Memory, the following sequence must be performed.

- Execute a Row Erase Program Memory command.
- 2. Wait TERA to complete a Row Erase.

### FIGURE 3-15: ROW ERASE PROGRAM MEMORY COMMAND





FIGURE 3-16: ONE-WORD PROGRAMMING FLOW CHART









### 4.0 CONFIGURATION WORD

The PIC16F688 has several configuration bits. These bits can be programmed (reads '0'), or left unchanged (reads '1'), to select various device configurations.

# REGISTER 4-1: CONFIG — CONFIGURATION WORD (ADDRESS: 2007h)

|           | - FCMEN IESO BODEN1 BODEN0 CPD CP MCLRE PWRTE WDTE FOSC2 F0SC1 F0SC0                                                                                      |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 13    | bit 0                                                                                                                                                     |
|           |                                                                                                                                                           |
| bit 13-12 | Unimplemented: Read as '1'                                                                                                                                |
| bit 11    | FCMEN: Fail Clock Monitor Enabled bit                                                                                                                     |
|           | 1 = Fail-Safe Clock Monitor is enabled                                                                                                                    |
|           | 0 = Fail-Safe Clock Monitor is disabled                                                                                                                   |
| bit 10    | IESO: Internal External Switch Over bit                                                                                                                   |
|           | 1 = Internal External Switch Over mode is enabled 0 = Internal External Switch Over mode is disabled                                                      |
| bit 9-8   | BODEN1:BODEN0: Brown-out Detect Selection bits <sup>(3)</sup>                                                                                             |
| טונ ט-ט   | 11 = BOD enabled                                                                                                                                          |
|           | 10 = BOD enabled during operation and disabled in SLEEP                                                                                                   |
|           | 01 = BOD controlled by SBODEN bit (PCON<4>)                                                                                                               |
|           | 00 = BOD disabled                                                                                                                                         |
| bit 7     | CPD: Data Code Protection bit <sup>(1)</sup>                                                                                                              |
|           | 1 = Data Memory code protection is disabled                                                                                                               |
| hit G     | <ul> <li>0 = Data Memory code protection is enabled</li> <li>CP: Code Protection bit<sup>(2)</sup></li> </ul>                                             |
| bit 6     | 1 = Program Memory code protection is disabled                                                                                                            |
|           | 0 = Program Memory code protection is enabled                                                                                                             |
| bit 5     | MCLRE: RA3/MCLR pin function select <sup>(4)</sup> bit                                                                                                    |
|           | 1 = RA3/MCLR pin function is MCLR                                                                                                                         |
|           | 0 = RA3/MCLR pin function is digital input, MCLR internally tied to VDD                                                                                   |
| bit 4     | PWRTE: Power-up Timer Enable bit                                                                                                                          |
|           | 1 = PWRT disabled<br>0 = PWRT enabled                                                                                                                     |
| bit 3     | WDTE: Watchdog Timer Enable bit                                                                                                                           |
| DIL 3     | 1 = WDT enabled                                                                                                                                           |
|           | 0 = WDT disabled and can be enabled by SWDTEN bit (WDTCON<0>)                                                                                             |
| bit 2-0   | FOSC2:FOSC0: Oscillator Selection bits                                                                                                                    |
|           | 111 = RC oscillator: CLKOUT function on RA4/OSC2/CLKOUT pin, RC on RA5/OSC1/CLKIN                                                                         |
|           | 110 = RC oscillator: I/O function on RA4/OSC2/CLKOUT pin, RC on RA5/OSC1/CLKIN                                                                            |
|           | 101 = INTOSC oscillator: CLKOUT function on RA4/OSC2/CLKOUT pin, I/O function on RA5/OSC1/CLKIN                                                           |
|           | 100 = INTOSC oscillator: I/O function on RA4/OSC2/CLKOUT pin, I/O function on RA5/OSC1/CLKIN                                                              |
|           | 011 = EC: I/O function on RA4/OSC2/CLKOUT pin, CLKIN on RA5/OSC1/CLKIN                                                                                    |
|           | 010 = HS oscillator: High speed crystal/resonator on RA4/OSC2/CLKOUT and RA5/OSC1/CLKIN                                                                   |
|           | 001 = XT oscillator: Crystal/resonator on RA4/OSC2/CLKOUT and RA5/OSC1/CLKIN 000 = LP oscillator: Low power crystal on RA4/OSC2/CLKOUT and RA5/OSC1/CLKIN |
|           | 000 - Li Osomator. Low power crystal on the 470002/octroor and the solo 1/octrin                                                                          |
|           | Note 1: The entire data memory will be erased when the code protection is turned off.                                                                     |

- Note 1: The entire data memory will be erased when the code protection is turned off.
  - 2: The entire program memory will be erased when the code protection is turned off.
  - 3: Enabling Brown-out Detect does not automatically enable Power-up Timer.
  - **4:** When MCLR is asserted in INTOSC or RC mode, the internal clock oscillator is disabled.

| Legend:            |                  |                           |                    |
|--------------------|------------------|---------------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

# REGISTER 4-2: CALIB — CALIBRATION WORD (ADDRESS: 2008h)

|        | FCAL6 | FCAL5 | FCAL4 | FCAL3 | FCAL2 | FCAL1 | FCAL0 | POR1 | POR0 | BOD2 | BOD1 | BOD0  | l |
|--------|-------|-------|-------|-------|-------|-------|-------|------|------|------|------|-------|---|
| bit 13 |       |       |       |       |       |       |       |      |      |      |      | bit 0 |   |

bit 13 Unimplemented

bit 12-6 FCAL<6:0>: Internal oscillator calibration bits

0111111 = Maximum frequency

•

0000001

0000000 = Center frequency

1111111

1000000 = Minimum frequency

bit 5 Unimplemented

bit 4-3 **POR<1:0>:** POR Calibration bits

00= Lowest POR voltage

11= Highest POR voltage

bit 2-0 BOD<2:0>: BOD Calibration bits

000= Reserved

001= Lowest BOD voltage

111= Highest BOD voltage

**Note 1:** This location does not participate in bulk erase operations if the procedure in Figure 3-20 is used.

2: Calibration bits are reserved for factory calibration. These values can and will change across the entire range, therefore, specific values and available adjustment range can not be specified.

### 4.1 Device ID Word

The device ID word for the PIC16F688 is located at 2006h. This location can not be erased.

TABLE 4-1: DEVICE ID VALUES

| Device    | Device ID Values |        |  |  |  |  |
|-----------|------------------|--------|--|--|--|--|
| Device    | Dev              | Rev    |  |  |  |  |
| PIC16F688 | 01 0001 100      | x xxxx |  |  |  |  |

#### 5.0 CODE PROTECTION

For PIC16F688, once the  $\overline{CP}$  bit is programmed to '0', all program memory locations read all '0's. The user ID locations and the configuration word read out in an unprotected fashion. Further programming is disabled for the entire program memory.

Data memory is protected with its own code protect bit (CPD). When enabled, the data memory can still be programmed and read using the EECON1 Register (See the PIC16F688 data sheet for more information).

The user ID locations and the configuration word can be programmed regardless of the state of the CP and CPD bits.

#### 5.1 **Disabling Code Protection**

It is recommended to use the procedure in Figure 3-20 to disable code protection of the device. This sequence will erase the program memory, data memory, configuration word (0x2007) and user ID locations (0x2000-0x2003). The calibration word (0x2008) will not be erased.

Note:

To ensure system security, if CPD bit = 0, Bulk Erase Program Memory command will also erase data memory.

### 5.2 **Embedding Configuration Word** and User ID Information in the **HEX File**

To allow portability of code, the programmer is required to read the configuration word and user ID locations from the hex file when loading the hex file. If configuration word information was not present in the hex file, a simple warning message may be issued. Similarly, while saving a hex file, configuration word and user ID information must be included. An option to not include this information may be provided.

Specifically for the PIC16F688, the data memory should also be embedded in the hex file (see Section 5.3.2 "Embedding Data Memory Contents in HEX File").

Microchip Technology Incorporated feels strongly that this feature is important for the benefit of the end customer.

#### 5.3 Checksum Computation

#### 5.3.1 CHECKSUM

Checksum is calculated by reading the contents of the PIC16F688 memory locations and adding up the op codes up to the maximum user addressable location, (e.g., 0x0FFF for the PIC16F688). Any carry bits exceeding 16 bits are neglected. Finally, the configuration word (appropriately masked) is added to the checksum. Checksum computation for the PIC16F688 devices is shown in Table 5-1.

The checksum is calculated by summing the following:

- · The contents of all program memory locations
- The configuration word, appropriately masked
- Masked user ID locations (when applicable)

The Least Significant 16 bits of this sum is the checksum.

The following table describes how to calculate the checksum for each device. Note that the checksum calculation differs depending on the code protect setting. Since the program memory locations read out zeroes when code protected, the table describes how to manipulate the actual program memory values to simulate values that would be read from a protected device. When calculating a checksum by reading a device, the entire program memory can simply be read and summed. The configuration word and user ID locations can always be read regardless of code protect setting.

Note:

Some older devices have an additional value added in the checksum. This is to maintain compatibility with older device programmer checksums.

### TABLE 5-1: CHECKSUM COMPUTATIONS

| Device    | Code<br>Protect | Checksum*                          |        | 0x25E6 at 0<br>and Max<br>Address |
|-----------|-----------------|------------------------------------|--------|-----------------------------------|
| PIC16F688 | OFF             | SUM[0x0000:0x0FFF] + (CFGW & 0FFF) | 0xFFFF | D3CD                              |
|           | ALL             | (CFGW & 0x0FFF) + SUM_ID           | 17BE   | E38C                              |

**Legend:** CFGW = Configuration Word. Example calculations assume configuration word is erased (all '1's). SUM[a:b] = [Sum of locations a to b inclusive]

SUM\_ID = User ID locations masked by 0xF then made into a 16-bit value with ID0 as the Most Significant nibble.

For example, ID0 = 0x1, ID1 = 0x2, ID3 = 0x3, ID4 = 0x4, then  $SUM_ID = 0x1234$ .

The 4 LSb's of the unprotection checksum is used for the example calculations.

- \*Checksum = [Sum of all the individual expressions] MODULO [0xFFFF]
- + = Addition
- & = Bitwise AND

# 5.3.2 EMBEDDING DATA MEMORY CONTENTS IN HEX FILE

The programmer should be able to read data memory information from a hex file and conversely (as an option), write data memory contents to a hex file along with program memory information and configuration word (0x2007) and user ID (0x2000-0x2003) information.

The 256 data memory locations are logically mapped starting at address 0x2100. The format for data memory storage is one data byte per address location, LSb aligned.

# 6.0 PROGRAM/VERIFY MODE ELECTRICAL CHARACTERISTICS

TABLE 6-1: AC/DC CHARACTERISTICS TIMING REQUIREMENTS FOR PROGRAM/VERIFY MODE

| AC/DC       | Characteristics                                                                                    | Standard Operating Conditions (unless otherwise stated) Operating Temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ Operating Voltage $4.5\text{V} \le \text{VDD} \le 5.5\text{V}$ |          |            |        |                                     |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|--------|-------------------------------------|--|--|--|
| Sym         | Characteristics                                                                                    | Min                                                                                                                                                                                                      | Тур      | Max        | Units  | Conditions/Comments                 |  |  |  |
| General     |                                                                                                    |                                                                                                                                                                                                          |          |            |        |                                     |  |  |  |
| VDD         | VDD level for read/write operations, program and data memory                                       | 2.0                                                                                                                                                                                                      | _        | 5.5        | V      |                                     |  |  |  |
| <b>V</b> DD | VDD level for bulk erase operations, program and data memory                                       | 2.0<br>4.5                                                                                                                                                                                               | _        | 5.5<br>5.5 | V<br>V | PIC16F688-ICD<br>PIC16F688          |  |  |  |
| Vінн        | High voltage on MCLR for Program/Verify mode entry                                                 | 10                                                                                                                                                                                                       | _        | 12         | V      |                                     |  |  |  |
| TVHHR       | MCLR rise time (Vss to Vhh) for Program/Verify mode entry                                          | _                                                                                                                                                                                                        | _        | 1.0        | μS     |                                     |  |  |  |
| TPPDP       | Hold time after VPP changes                                                                        | 5                                                                                                                                                                                                        | _        | _          | μS     |                                     |  |  |  |
| ViH1        | (ICSPCLK, ICSPDAT) input high level                                                                | 0.8 VDD                                                                                                                                                                                                  | _        | _          | V      |                                     |  |  |  |
| VIL1        | (ICSPCLK, ICSPDAT) input low level                                                                 | 0.2 Vdd                                                                                                                                                                                                  | _        | _          | V      |                                     |  |  |  |
| ТѕЕТО       | ICSPCLK, ICSPDAT setup time before MCLR↑ (Program/Verify mode selection pattern setup time)        | 100                                                                                                                                                                                                      | _        | _          | ns     |                                     |  |  |  |
| THLD0       | Hold time after VDD changes                                                                        | 5                                                                                                                                                                                                        | _        | _          | μS     |                                     |  |  |  |
|             | Se                                                                                                 | rial Progra                                                                                                                                                                                              | m/Verify |            |        |                                     |  |  |  |
| TSET1       | Data in setup time before clock↓                                                                   | 100                                                                                                                                                                                                      | _        |            | ns     |                                     |  |  |  |
| THLD1       | Data in hold time after clock↓                                                                     | 100                                                                                                                                                                                                      |          |            | ns     |                                     |  |  |  |
| TDLY1       | Data input not driven to next clock input (delay required between command/data or command/command) | 1.0                                                                                                                                                                                                      | _        | l          | μS     |                                     |  |  |  |
| TDLY2       | Delay between clock↓ to clock↑ of next command or data                                             | 1.0                                                                                                                                                                                                      | _        |            | μS     |                                     |  |  |  |
| TDLY3       | Clock↑ to data out valid (during a<br>Read Data command)                                           |                                                                                                                                                                                                          | _        | 80         | ns     |                                     |  |  |  |
| TERA        | Erase cycle time                                                                                   | _                                                                                                                                                                                                        | 5        | 6          | ms     |                                     |  |  |  |
| TPROG1      | Programming cycle time (internally timed)                                                          | 2<br>5                                                                                                                                                                                                   | _        | 2.5<br>6   | ms     | Program memory Data memory          |  |  |  |
| Tprog2      | Programming cycle time (externally timed)                                                          | 2                                                                                                                                                                                                        | _        | 2.5        | ms     | 10°C ≤ Ta ≤ +40°C<br>Program memory |  |  |  |
| TDIS        | Time delay from program to compare (HV discharge time)                                             | 100                                                                                                                                                                                                      | _        | _          | μS     |                                     |  |  |  |

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, MPLAB, PIC, PICmicro, PICSTART, PRO MATE and PowerSmart are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, microID, MXDEV, MXLAB, PICMASTER, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Accuron, Application Maestro, dsPICDEM, dsPICDEM.net, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, PICC, PICkit, PICDEM, PICDEM.net, PowerCal, PowerInfo, PowerMate, PowerTool, rfLAB, rfPIC, Select Mode, SmartSensor, SmartShunt, SmartTel and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

Serialized Quick Turn Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2003, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.





Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999 and Mountain View, California in March 2002. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro® 8-bit MCUs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, non-volatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified.



# WORLDWIDE SALES AND SERVICE

### **AMERICAS**

**Corporate Office** 

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: http://www.microchip.com

Atlanta

3780 Mansell Road, Suite 130 Alpharetta, GA 30022 Tel: 770-640-0034 Fax: 770-640-0307

**Boston** 

2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821

Chicago

333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075

4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334

Tel: 248-538-2250 Fax: 248-538-2260 Kokomo

2767 S. Albright Road Kokomo, IN 46902 Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles

18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 949-263-1888 Fax: 949-263-1338

**Phoenix** 

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7966 Fax: 480-792-4338

San Jose

2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950

Fax: 408-436-7955

Toronto

6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada

Tel: 905-673-0699 Fax: 905-673-6509

### ASIA/PACIFIC

Australia

Suite 22, 41 Rawson Street Epping 2121, NSW Australia Tel: 61-2-9868-6733

Fax: 61-2-9868-6755 China - Beijing

Unit 915

Bei Hai Wan Tai Bldg. No. 6 Chaoyangmen Beidajie Beijing, 100027, No. China Tel: 86-10-85282100 Fax: 86-10-85282104

China - Chengdu

Rm. 2401-2402, 24th Floor, Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China Tel: 86-28-86766200 Fax: 86-28-86766599

China - Fuzhou

Unit 28F. World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521

China - Hong Kong SAR

Unit 901-6, Tower 2, Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200

Fax: 852-2401-3431 China - Shanghai

Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051 Tel: 86-21-6275-5700 Fax: 86-21-6275-5060

China - Shenzhen

Rm. 1812, 18/F, Building A, United Plaza No. 5022 Binhe Road, Futian District

Shenzhen 518033, China Tel: 86-755-82901380 Fax: 86-755-8295-1393 China - Shunde

Room 401, Hongjian Building No. 2 Fengxiangnan Road, Ronggui Town Shunde City, Guangdong 528303, China

Tel: 86-765-8395507 Fax: 86-765-8395571 China - Qingdao

Rm. B505A, Fullhope Plaza, No. 12 Hong Kong Central Rd. Qingdao 266071, China

Tel: 86-532-5027355 Fax: 86-532-5027205

India

**Divyasree Chambers** 1 Floor, Wing A (A3/A4) No. 11, O'Shaugnessey Road Bangalore, 560 025, India Tel: 91-80-2290061 Fax: 91-80-2290062

Japan

Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea

168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5932 or

82-2-558-5934

Singapore 200 Middle Road #07-02 Prime Centre Singapore, 188980

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan

Kaohsiung Branch 30F - 1 No. 8 Min Chuan 2nd Road Kaohsiung 806, Taiwan Tel: 886-7-536-4818 Fax: 886-7-536-4803

Taiwan

Taiwan Branch 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan

Tel: 886-2-2717-7175 Fax: 886-2-2545-0139

#### FUROPE

Austria

Durisolstrasse 2 A-4600 Wels Austria

Tel: 43-7242-2244-399

Fax: 43-7242-2244-393

Denmark

Regus Business Centre Lautrup hoj 1-3

Ballerup DK-2750 Denmark

Tel: 45-4420-9895 Fax: 45-4420-9910

France

Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - ler Etage

91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany

Steinheilstrasse 10 D-85737 Ismaning, Germany Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy

Via Quasimodo, 12 20025 Legnano (MI) Milan, Italy Tel: 39-0331-742611

Fax: 39-0331-466781 Netherlands

P. A. De Biesbosch 14 NL-5152 SC Drunen, Netherlands

Tel: 31-416-690399 Fax: 31-416-690340

United Kingdom 505 Eskdale Road

Winnersh Triangle Wokingham Berkshire, England RG41 5TU

Tel: 44-118-921-5869 Fax: 44-118-921-5820

07/28/03