# DISCRETE SEMICONDUCTORS

# DATA SHEET



# **PEMD9** NPN/PNP resistor-equipped transistors; R1 = 10 kΩ, R2 = 47 kΩ

Product specification Supersedes data of 2001 Oct 22 2002 Sep 05





# NPN/PNP resistor-equipped transistors; R1 = 10 k $\Omega$ , R2 = 47 k $\Omega$

PEMD9

### **FEATURES**

- 300 mW total power dissipation
- Very small 1.6 × 1.2 mm ultra thin package
- Self alignment during soldering due to straight leads
- Replaces two SC-75/SC-89 packaged transistors on same PCB area
- Reduces required PCB area
- Reduced pick and place costs.

### **APPLICATIONS**

- · General purpose switching and amplification
- · Inverter and interface circuits
- Circuit driver.

### **DESCRIPTION**

NPN/PNP resistor-equipped transistors in a SOT666 plastic package.

### **MARKING**

| TYPE NUMBER | MARKING CODE |
|-------------|--------------|
| PEMD9       | D9           |

### **QUICK REFERENCE DATA**

| SYMBOL           | PARAMETER                 | MAX. | UNIT |
|------------------|---------------------------|------|------|
| V <sub>CEO</sub> | collector-emitter voltage | 50   | ٧    |
| I <sub>CM</sub>  | peak collector current    | 100  | mA   |
| TR1              | NPN                       | _    | _    |
| TR2              | PNP                       | _    | _    |
| R1               | bias resistor             | 10   | kΩ   |
| R2               | bias resistor             | 47   | kΩ   |

### **PINNING**

| PIN  | DESCRIPTION |          |  |
|------|-------------|----------|--|
| 1, 4 | emitter     | TR1; TR2 |  |
| 2, 5 | base        | TR1; TR2 |  |
| 6, 3 | collector   | TR1; TR2 |  |





# NPN/PNP resistor-equipped transistors; R1 = 10 k $\Omega$ , R2 = 47 k $\Omega$

PEMD9

### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL           | PARAMETER                                                     | CONDITIONS                       | MIN. | MAX. | UNIT |  |  |
|------------------|---------------------------------------------------------------|----------------------------------|------|------|------|--|--|
| Per transis      | Per transistor; for the PNP transistor with negative polarity |                                  |      |      |      |  |  |
| V <sub>CBO</sub> | collector-base voltage                                        | open emitter                     | _    | 50   | V    |  |  |
| V <sub>CEO</sub> | collector-emitter voltage                                     | open base                        | _    | 50   | V    |  |  |
| V <sub>EBO</sub> | emitter-base voltage                                          | open collector                   | _    | 10   | V    |  |  |
| Vi               | input voltage TR1                                             |                                  |      |      |      |  |  |
|                  | positive                                                      |                                  | _    | +40  | V    |  |  |
|                  | negative                                                      |                                  | _    | -6   | V    |  |  |
|                  | input voltage TR2                                             |                                  |      |      |      |  |  |
|                  | positive                                                      |                                  | _    | +6   | V    |  |  |
|                  | negative                                                      |                                  | _    | -40  | V    |  |  |
| I <sub>O</sub>   | output current (DC)                                           |                                  | _    | 100  | mA   |  |  |
| I <sub>CM</sub>  | peak collector current                                        |                                  | _    | 100  | mA   |  |  |
| P <sub>tot</sub> | total power dissipation                                       | T <sub>amb</sub> ≤ 25 °C; note 1 | _    | 200  | mW   |  |  |
| T <sub>stg</sub> | storage temperature                                           |                                  | -65  | +150 | °C   |  |  |
| Tj               | junction temperature                                          |                                  | _    | 150  | °C   |  |  |
| T <sub>amb</sub> | operating ambient temperature                                 |                                  | -65  | +150 | °C   |  |  |
| Per device       | <u> </u>                                                      |                                  |      |      |      |  |  |
| P <sub>tot</sub> | total power dissipation                                       | T <sub>amb</sub> ≤ 25 °C; note 1 | _    | 300  | mW   |  |  |

# Note

# THERMAL CHARACTERISTICS

| SYMBOL              | PARAMETER                                   | CONDITIONS    | VALUE | UNIT |
|---------------------|---------------------------------------------|---------------|-------|------|
| R <sub>th j-a</sub> | thermal resistance from junction to ambient | notes 1 and 2 | 416   | K/W  |

### **Notes**

- 1. Transistor mounted on an FR4 printed-circuit board.
- 2. The only recommended soldering method is reflow soldering.

<sup>1.</sup> Transistor mounted on an FR4 printed-circuit board.

# NPN/PNP resistor-equipped transistors; R1 = 10 k $\Omega$ , R2 = 47 k $\Omega$

PEMD9

# **CHARACTERISTICS**

 $T_{amb}$  = 25 °C; unless otherwise specified.

| SYMBOL              | PARAMETER                            | CONDITIONS                                                       | MIN. | TYP. | MAX. | UNIT |
|---------------------|--------------------------------------|------------------------------------------------------------------|------|------|------|------|
| Per transis         | stor; for the PNP transistor with ne | gative polarity                                                  |      |      |      |      |
| I <sub>CBO</sub>    | collector-base cut-off current       | V <sub>CB</sub> = 50 V; I <sub>E</sub> = 0                       | _    | _    | 100  | nA   |
| I <sub>CEO</sub>    | collector-emitter cut-off current    | V <sub>CE</sub> = 50 V; I <sub>B</sub> = 0                       | _    | _    | 1    | μΑ   |
|                     |                                      | $V_{CE} = 30 \text{ V}; I_{B} = 0; T_{j} = 150 ^{\circ}\text{C}$ | _    | _    | 50   | μΑ   |
| I <sub>EBO</sub>    | emitter-base cut-off current         | V <sub>EB</sub> = 5 V; I <sub>C</sub> = 0                        | _    | _    | 150  | μΑ   |
| h <sub>FE</sub>     | DC current gain                      | $V_{CE} = 5 \text{ V}; I_{C} = 5 \text{ mA}$                     | 100  | _    | _    |      |
| V <sub>CEsat</sub>  | collector-emitter saturation voltage | I <sub>C</sub> = 5 mA; I <sub>B</sub> = 0.25 mA                  | _    | _    | 100  | mV   |
| V <sub>i(off)</sub> | input off voltage                    | $V_{CE} = 5 \text{ V}; I_{C} = 100 \mu\text{A}$                  | _    | 0.7  | 0.5  | V    |
| V <sub>i(on)</sub>  | input on voltage                     | $V_{CE} = 0.3 \text{ V}; I_{C} = 1 \text{ mA}$                   | 1.4  | 0.8  | _    | ٧    |
| R1                  | input resistor                       |                                                                  | 7    | 10   | 13   | kΩ   |
| R2                  | resistor ratio                       |                                                                  | 3.7  | 4.7  | 5.7  |      |
| R1                  |                                      |                                                                  |      |      |      |      |
| C <sub>c</sub>      | collector capacitance                | $I_E = i_e = 0$ ; $V_{CB} = 10 \text{ V}$ ; $f = 1 \text{ MHz}$  |      |      |      |      |
|                     | TR1 (NPN)                            |                                                                  | _    | -    | 2.5  | pF   |
|                     | TR2 (PNP)                            |                                                                  | _    | _    | 3    | pF   |

# NPN/PNP resistor-equipped transistors; $R1 = 10 \text{ k}\Omega$ , $R2 = 47 \text{ k}\Omega$

PEMD9



TR1 (NPN); V<sub>CE</sub> = 5 V.

- (1)  $T_{amb} = 100 \, ^{\circ}C$ .
- (2)  $T_{amb} = 25 \, ^{\circ}C$ .
- (3)  $T_{amb} = -40 \, ^{\circ}C$ .

Fig.3 DC current gain as a function of collector current; typical values.



**TR1 (NPN);**  $I_C/I_B = 20$ .

- (1)  $T_{amb} = 100 \, ^{\circ}C$ .
- (2)  $T_{amb} = 25 \, ^{\circ}C$ .
- (3)  $T_{amb} = -40 \, ^{\circ}C$ .

Fig.4 Collector-emitter saturation voltage as a function of collector current; typical values.



TR1 (NPN);  $V_{CE} = 5 \text{ V}.$ 

- (1)  $T_{amb} = -40 \, ^{\circ}C$ .
- (2)  $T_{amb} = 25 \, ^{\circ}C$ .
- (3)  $T_{amb} = 100 \, ^{\circ}C$ .

Fig.5 Input-off voltage as a function of collector current; typical values.



TR1 (NPN);  $V_{CE} = 0.3 \text{ V}.$ 

- (1)  $T_{amb} = -40 \, ^{\circ}C$ .
- (2)  $T_{amb} = 25 \, ^{\circ}C$ .
- (3)  $T_{amb} = 100 \, ^{\circ}C$ .

Fig.6 Input-on voltage as a function of collector current; typical values.

# NPN/PNP resistor-equipped transistors; R1 = 10 k $\Omega$ , R2 = 47 k $\Omega$

PEMD9



TR2 (PNP);  $V_{CE} = -5 \text{ V}.$ 

- (1)  $T_{amb} = 100 \, ^{\circ}C$ .
- (2)  $T_{amb} = 25 \, ^{\circ}C$ .
- (3)  $T_{amb} = -40 \, ^{\circ}C$ .

Fig.7 DC current gain as a function of collector current; typical values.



**TR2 (PNP);**  $I_C/I_B = 20$ .

- (1)  $T_{amb} = 100 \, ^{\circ}C$ .
- (2)  $T_{amb} = 25 \, ^{\circ}C$ .
- (3)  $T_{amb} = -40 \, ^{\circ}C$ .

Fig.8 Collector-emitter saturation voltage as a function of collector current; typical values.



TR2 (PNP);  $V_{CE} = -5 \text{ V}.$ 

- (1)  $T_{amb} = -40 \, ^{\circ}C$ .
- (2)  $T_{amb} = 25 \, ^{\circ}C$ .
- (3)  $T_{amb} = 100 \, ^{\circ}C$ .

Fig.9 Input-off voltage as a function of collector current; typical values.



**TR2 (PNP);**  $V_{CE} = -0.3 \text{ V}.$ 

- (1)  $T_{amb} = -40 \, ^{\circ}C$ .
- (2)  $T_{amb} = 25 \, ^{\circ}C$ .
- (3)  $T_{amb} = 100 \, ^{\circ}C$ .

Fig.10 Input-on voltage as a function of collector current; typical values.

# NPN/PNP resistor-equipped transistors; R1 = 10 k $\Omega$ , R2 = 47 k $\Omega$

PEMD9

# **PACKAGE OUTLINE**

Plastic surface mounted package; 6 leads

SOT666



| OUTLINE | REFERENCES |       |      | EUROPEAN ISSUE DATE |            |                                  |
|---------|------------|-------|------|---------------------|------------|----------------------------------|
| VERSION | IEC        | JEDEC | EIAJ |                     | PROJECTION | ISSUE DATE                       |
| SOT666  |            |       |      |                     |            | <del>-01-01-04</del><br>01-08-27 |

# NPN/PNP resistor-equipped transistors; R1 = 10 k $\Omega$ , R2 = 47 k $\Omega$

PEMD9

#### **DATA SHEET STATUS**

| DATA SHEET STATUS(1) | PRODUCT<br>STATUS <sup>(2)</sup> | DEFINITIONS                                                                                                                                                                                                                                                                                                            |
|----------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data       | Development                      | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                            |
| Preliminary data     | Qualification                    | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.                                     |
| Product data         | Production                       | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. |

#### **Notes**

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

## **DEFINITIONS**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

# **DISCLAIMERS**

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

NPN/PNP resistor-equipped transistors; R1 = 10 k $\Omega$ , R2 = 47 k $\Omega$ 

PEMD9

**NOTES** 

NPN/PNP resistor-equipped transistors; R1 = 10 k $\Omega$ , R2 = 47 k $\Omega$ 

PEMD9

**NOTES** 

# NPN/PNP resistor-equipped transistors; R1 = 10 k $\Omega$ , R2 = 47 k $\Omega$

PEMD9

**NOTES** 

# Philips Semiconductors – a worldwide company

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2002

SCA74

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

613514/02/pp12

Date of release: 2002 Sep 05

Document order number: 9397 750 10301

Let's make things better.





