## AN8017SA

## 1.8-volt 2-channel step-up DC-DC converter control IC

## Overview

The AN8017SA is a two-channel PWM DC-DC converter control IC that features low-voltage operation.

This IC can obtain the step-up voltage with a small number of external components.

The minimum operating voltage is as low as 1.8 V so that it can operate with two dry batteries. In addition, since it uses the 16 -pin surface mounting type package with 0.65 mm pitch, it is suitable for a miniaturized highly efficient potable power supply.

## Features

- Wide operating supply voltage range (1.8 V to 14 V )
- Incorporating a high precision reference voltage circuit (allowance: $\pm 2 \%$ )
- Control in a wide output frequency range is possible
 ( 20 kHz to 1 MHz )
- Built-in wideband error amplifier
(single gain bandwidth: 10 MHz typical)
- A built-in timer latch short-circuit protection circuit (charge current: $1.1 \mu \mathrm{~A}$ typical)
- Incorporating an under-voltage lock-out circuit (U.V.L.O.) (circuit operation-starting voltage: 1.67 V typical)
- Dead-time is variable
- Flatness of switching current can be obtained by staggering the turn-on timing of each channel
- Built-in unlatch function

When DT1 pin is low level or DT2 pin is high level, independent turn-off is possible.

- Incorporating an on/off control function
(active-high control input, standby mode current: $1 \mu \mathrm{~A}$ maximum)
- Parallel operation is possible
- Totem pole output
- Output source-current: -50 mA maximum (Constant current output with a less supply voltage fluctuation is possible by connecting an external resistor to pin 6 and pin 11)
- Output sink-current: +80 mA maximum


## Applications

- LCD displays, digital still cameras, and PDAs


## - Block Diagram



Pin Descriptions

| Pin No. | Symbol | Description | Pin No. | Symbol | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | OSC | Pin for connecting a oscillation timing resistor and capacitor | 8 | GND | Grounding pin |
|  |  |  | 9 | $\mathrm{V}_{\text {CC }}$ | Power supply voltage application pin |
| 2 | S.C.P. | Pin for connecting the time constant setting capacitor for short-circuit protection | 10 | Out2 | Out2 block push-pull type output pin |
|  |  |  | 11 | RB2 | Out2 block output source current |
| 3 | IN -1 | Inverting input pin to error amplifier 1 block |  |  | setting resistor connection pin |
|  |  |  | 12 | DT2 | PWM2 block dead-time setting pin |
| 4 | FB1 | Output pin of error amplifier 1 block | 13 | FB2 | Output pin of error amplifier 2 block |
| 5 | DT1 | PWM1 block dead-time setting pin | 14 | IN+2 | Error amplifier 2 block noninverting |
| 6 | RB1 | Out1 block output source current setting resistor connection pin |  |  | input pin |
|  |  |  | 15 | Off | On/off control pin |
| 7 | Out1 | Out1 block push-pull type output pin | 16 | $\mathrm{V}_{\text {REF }}$ | Reference voltage output pin |

## - Absolute Maximum Ratings

| Parameter | Symbol | Rating | Unit |
| :--- | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\mathrm{CC}}$ | 15 | V |
| Off terminal allowable application voltage | $\mathrm{V}_{\mathrm{OFF}}$ | 15 | V |
| IN-1 terminal allowable application voltage $^{* 2}$ | $\mathrm{~V}_{\mathrm{IN}-1}$ | 6 | V |
| IN+2 terminal allowable application voltage ${ }^{* 2}$ | $\mathrm{~V}_{\mathrm{IN}+2}$ | 6 | V |
| Supply current | $\mathrm{I}_{\mathrm{CC}}$ | - | mA |
| Output source current | $\mathrm{I}_{\mathrm{SO}(\mathrm{OUT})}$ | -50 | mA |
| Output sink current | $\mathrm{I}_{\mathrm{SI}(\mathrm{OUT})}$ | +80 | mA |
| Power dissipation ${ }^{* 1}$ | $\mathrm{P}_{\mathrm{D}}$ | 135 | mW |
| Operating ambient temperature | $\mathrm{T}_{\text {opr }}$ | -30 to +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -55 to +150 | ${ }^{\circ} \mathrm{C}$ |

Note) 1. Do not apply external currents or voltages to any pins not specifically mentioned.
For the circuit currents, ' + ' denotes current flowing into the IC, and ' - ' denotes current flowing out of the IC.
2. Except for the power dissipation, operating ambient temperature and storage temperature, all ratings are for $\mathrm{T}_{\mathrm{a}}=25^{\circ} \mathrm{C}$.
3. *1: $\mathrm{T}_{\mathrm{a}}=85^{\circ} \mathrm{C}$. For the independent IC without a heat sink. Note that applications must observe the derating curve for the relationship between the IC power consumption and the ambient temperature.
*2: $\mathrm{V}_{\mathrm{IN}-1}, \mathrm{~V}_{\mathrm{IN}+2}=\mathrm{V}_{\mathrm{CC}}$ when $\mathrm{V}_{\mathrm{CC}}<6 \mathrm{~V}$.

Recommended Operating Range

| Parameter | Symbol | Range | Unit |
| :--- | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\mathrm{CC}}$ | 1.8 to 14 | V |
| Off control terminal application voltage | $\mathrm{V}_{\mathrm{OFF}}$ | 0 to 14 | V |
| Output source current | $\mathrm{I}_{\mathrm{SO}(\mathrm{OUT})}$ | -40 (minimum) | mA |
| Output sink current | $\mathrm{I}_{\mathrm{SI}(\mathrm{OUT})}$ | 70 (maximum) | mA |
| Timing resistance | $\mathrm{R}_{\mathrm{T}}$ | 1 to 51 | $\mathrm{k} \Omega$ |
| Timing capacitance | $\mathrm{C}_{\mathrm{T}}$ | 100 to 10000 | pF |
| Oscillation frequency | $\mathrm{f}_{\mathrm{OUT}}$ | 20 to 1000 | kHz |
| Short-circuit protection time constant <br> setting capacitance | $\mathrm{C}_{\mathrm{SCP}}$ | 1000 (minimum) | pF |
| Output current setting resistance | $\mathrm{R}_{\mathrm{B}}$ | 180 to 15000 | $\Omega$ |

Electrical Characteristics at $\mathrm{V}_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{C}_{\text {REF }}=0.1 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{a}}=25^{\circ} \mathrm{C}$

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference voltage block |  |  |  |  |  |  |
| Reference voltage | $\mathrm{V}_{\text {REF }}$ | $\mathrm{I}_{\text {REF }}=-0.1 \mathrm{~mA}$ | 1.166 | 1.19 | 1.214 | V |
| Input regulation with input fluctuation | Line | $\mathrm{V}_{\mathrm{CC}}=1.8 \mathrm{~V}$ to 14 V | - | 15 | 30 | mV |
| Load regulation | Load | $\mathrm{I}_{\mathrm{REF}}=-0.1 \mathrm{~mA}$ to -1 mA | -20 | -5 | - | mV |
| U.V.L.O. block |  |  |  |  |  |  |
| Circuit operation start voltage | $\mathrm{V}_{\text {UON }}$ |  | 1.59 | 1.67 | 1.75 | V |

Electrical Characteristics at $\mathrm{V}_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{C}_{\mathrm{REF}}=0.1 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{a}}=25^{\circ} \mathrm{C}$ (continued)

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Error amplifier 1 block |  |  |  |  |  |  |
| Input threshold voltage 1 | $\mathrm{V}_{\text {TH1 }}$ |  | 1.16 | 1.19 | 1.22 | V |
| Input bias current 1 | $\mathrm{I}_{\mathrm{B} 1}$ |  | - | 0.2 | 0.8 | $\mu \mathrm{A}$ |
| High-level output voltage 1 | $\mathrm{V}_{\text {EH1 }}$ |  | 0.83 | 0.93 | 1.03 | V |
| Low-level output voltage 1 | $\mathrm{V}_{\text {EL1 }}$ |  | - | - | 0.2 | V |
| Output source current 1 | $\mathrm{I}_{\text {SO(FB) } 1}$ |  | -61 | -47 | -33 | $\mu \mathrm{A}$ |
| Output sink current 1 | $\mathrm{I}_{\text {SI(FB) } 1}$ |  | 33 | 47 | 61 | $\mu \mathrm{A}$ |
| Error amplifier 2 block |  |  |  |  |  |  |
| Input threshold voltage 2 | $\mathrm{V}_{\text {TH2 }}$ |  | 1.16 | 1.19 | 1.22 | V |
| Input bias current 2 | $\mathrm{I}_{\mathrm{B} 2}$ |  | - | 0.2 | 0.8 | $\mu \mathrm{A}$ |
| High-level output voltage 2 | $\mathrm{V}_{\mathrm{EH} 2}$ |  | 0.83 | 0.93 | 1.03 | V |
| Low-level output voltage 2 | $\mathrm{V}_{\text {EL2 }}$ |  | - | - | 0.2 | V |
| Output source current 2 | $\mathrm{I}_{\mathrm{SO}(\mathrm{FB}) 2}$ |  | -61 | -47 | -33 | $\mu \mathrm{A}$ |
| Output sink current 2 | $\mathrm{I}_{\mathrm{SI}(\mathrm{FB}) 2}$ |  | 33 | 47 | 61 | $\mu \mathrm{A}$ |
| Oscillator block |  |  |  |  |  |  |
| Output off threshold voltage | $\mathrm{V}_{\text {TH(OSC) }}$ |  | 0.8 | 0.9 | 1.0 | V |
| Output 1 block |  |  |  |  |  |  |
| Oscillation frequency 1 | $\mathrm{f}_{\text {OUT1 }}$ | $\mathrm{R}_{\mathrm{T}}=12 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{T}}=330 \mathrm{pF}$ | 185 | 205 | 225 | kHz |
| Output duty ratio 1 | Du |  | 73 | 78 | 83 | \% |
| High-level output voltage 1 | $\mathrm{V}_{\mathrm{OH} 1}$ | $\mathrm{I}_{\mathrm{O}}=-10 \mathrm{~mA}, \mathrm{R}_{\mathrm{B}}=820 \Omega$ | 1.4 | - | - | V |
| Low-level output voltage 1 | $\mathrm{V}_{\text {OL1 }}$ | $\mathrm{I}_{\mathrm{O}}=10 \mathrm{~mA}, \mathrm{R}_{\mathrm{B}}=820 \Omega$ | - | - | 0.2 | V |
| Output source current 1 | $\mathrm{I}_{\text {SO(OUT) } 1}$ | $\mathrm{V}_{\mathrm{O}}=0.7 \mathrm{~V}, \mathrm{R}_{\mathrm{B}}=820 \Omega$ | -40 | -30 | -20 | mA |
| Output sink current 1 | $\mathrm{I}_{\text {SI(OUT) } 1}$ | $\mathrm{V}_{\mathrm{O}}=0.7 \mathrm{~V}, \mathrm{R}_{\mathrm{B}}=820 \Omega$ | 20 | - | - | mA |
| Pull-down resistance 1 | $\mathrm{R}_{\mathrm{O} 1}$ |  | 20 | 30 | 40 | $\mathrm{k} \Omega$ |
| Output 2 block |  |  |  |  |  |  |
| Oscillation frequency 2 | $\mathrm{f}_{\text {OUT2 }}$ | $\mathrm{R}_{\mathrm{T}}=12 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{T}}=330 \mathrm{pF}$ | 185 | 205 | 225 | kHz |
| Output duty ratio 2 | $\mathrm{Du}_{2}$ |  | 72 | 77 | 82 | \% |
| High-level output voltage 2 | $\mathrm{V}_{\mathrm{OH} 2}$ | $\mathrm{I}_{\mathrm{O}}=-10 \mathrm{~mA}, \mathrm{R}_{\mathrm{B}}=820 \Omega$ | 1.4 | - | - | V |
| Low-level output voltage 2 | $\mathrm{V}_{\mathrm{OL} 2}$ | $\mathrm{I}_{\mathrm{O}}=10 \mathrm{~mA}, \mathrm{R}_{\mathrm{B}}=820 \Omega$ | - | - | 0.2 | V |
| Output source current 2 | $\mathrm{I}_{\text {SO(OUT)2 }}$ | $\mathrm{V}_{\mathrm{O}}=0.7 \mathrm{~V}, \mathrm{R}_{\mathrm{B}}=820 \Omega$ | -40 | -30 | -20 | mA |
| Output sink current 2 | $\mathrm{I}_{\text {SI(OUT)2 }}$ | $\mathrm{V}_{\mathrm{O}}=0.7 \mathrm{~V}, \mathrm{R}_{\mathrm{B}}=820 \Omega$ | 20 | - | - | mA |
| Pull-down resistance 2 | $\mathrm{R}_{\mathrm{O} 2}$ |  | 20 | 30 | 40 | $\mathrm{k} \Omega$ |
| PWM1 block |  |  |  |  |  |  |
| Output full-off input threshold voltage 1 | $\mathrm{V}_{\text {T0-1 }}$ | Duty $=0 \%$ | - | 0.28 | 0.30 | V |
| Output full-on input threshold voltage 1 | $\mathrm{V}_{\mathrm{T} 100-1}$ | Duty $=100 \%$ | 0.65 | 0.72 | - | V |
| Input current 1 | $\mathrm{I}_{\text {DT1 }}$ | $\mathrm{V}_{\mathrm{DT} 1}=0.5 \mathrm{~V}$ | -1.1 | -0.5 | - | $\mu \mathrm{A}$ |

Electrical Characteristics at $\mathrm{V}_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{C}_{\mathrm{REF}}=0.1 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{a}}=25^{\circ} \mathrm{C}$ (continued)

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PWM2 block |  |  |  |  |  |  |
| Output full-off input threshold voltage 2 | $\mathrm{V}_{\text {T0, }}$ | Duty $=0 \%$ | 0.65 | 0.72 | - | V |
| Output full-on input threshold voltage 2 | $\mathrm{V}_{\text {T100-2 }}$ | Duty $=100 \%$ | - | 0.28 | 0.30 | V |
| Input current 2 | $\mathrm{I}_{\mathrm{DT} 2}$ | $\mathrm{V}_{\mathrm{DT} 2}=0.2 \mathrm{~V}$ | -1.1 | -0.5 | - | $\mu \mathrm{A}$ |
| Unlatch circuit 1 block |  |  |  |  |  |  |
| Input threshold voltage 1 | $\mathrm{V}_{\text {THUL }}$ |  | 0.15 | 0.20 | 0.25 | V |
| Unlatch circuit 2 block |  |  |  |  |  |  |
| Input threshold voltage 2 | $\mathrm{V}_{\text {THUL2 }}$ |  | 0.8 | 0.9 | 1.0 | V |
| Short-circuit protection circuit block |  |  |  |  |  |  |
| Input standby voltage | $\mathrm{V}_{\text {STBY }}$ |  | - | 60 | 120 | mV |
| Input threshold voltage 1 | $\mathrm{V}_{\text {THPC } 1}$ |  | 0.8 | 0.9 | 1.0 | V |
| Input threshold voltage 2 | $\mathrm{V}_{\text {THPC2 }}$ |  | 0.17 | 0.22 | 0.27 | V |
| Input latch voltage | $\mathrm{V}_{\text {IN }}$ |  | - | 60 | 120 | mV |
| Charge current | $\mathrm{I}_{\text {CHG }}$ | $\mathrm{V}_{\text {SCP }}=0 \mathrm{~V}$ | -1.43 | -1.1 | -0.77 | $\mu \mathrm{A}$ |
| On/off control block |  |  |  |  |  |  |
| Input threshold voltage | $\mathrm{V}_{\text {ON(TH) }}$ |  | 0.8 | 1.0 | 1.3 | V |
| Whole device |  |  |  |  |  |  |
| Output off consumption current | $\mathrm{I}_{\text {CC(OFF) }}$ | $\mathrm{R}_{\mathrm{B}}=820 \Omega$, duty $=0 \%$ | - | 7.0 | 9.8 | mA |
| Latch mode consumption current | $\mathrm{I}_{\text {CC(LA) }}$ | $\mathrm{R}_{\mathrm{B}}=820 \Omega$ | - | 5.6 | 7.8 | mA |
| Standby current | $\mathrm{I}_{\mathrm{CC}(\mathrm{SB})}$ |  | - | - | 1 | $\mu \mathrm{A}$ |

## - Design reference data

Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference voltage block |  |  |  |  |  |  |
| $\mathrm{V}_{\text {REF }}$ temperature characteristics | $\mathrm{V}_{\text {REFdT }}$ | $\mathrm{T}_{\mathrm{a}}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | -1 | - | +1 | \% |
| Over-current protection drive current | $\mathrm{I}_{\mathrm{OC}}$ |  | - | -11 | - | mA |
| U.V.L.O. block |  |  |  |  |  |  |
| Reset voltage | $\mathrm{V}_{\mathrm{R}}$ |  | - | 0.8 | - | V |
| Error amplifier 1/2 blocks |  |  |  |  |  |  |
| $\mathrm{V}_{\text {TH }}$ temperature characteristics | $\mathrm{V}_{\text {THdT }}$ | $\mathrm{T}_{\mathrm{a}}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | -0.3 | - | + 0.3 | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| Open-loop gain | $\mathrm{A}_{\mathrm{V}}$ |  | - | 57 | - | dB |
| Single gain bandwidth | $\mathrm{f}_{\text {BW }}$ |  | - | 10 | - | MHz |
| Output 1/2 blocks |  |  |  |  |  |  |
| RB terminal voltage | $\mathrm{V}_{\text {B }}$ |  | - | 0.36 | - | V |
| Frequency supply voltage characteristics | $\mathrm{f}_{\mathrm{dv}}$ |  | -1 | - | +1 | \% |
| Frequency temperature characteristics | $\mathrm{f}_{\text {dT }}$ |  | -3 | - | +3 | \% |

Electrical Characteristics at $\mathrm{V}_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{C}_{\text {REF }}=0.1 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{a}}=25^{\circ} \mathrm{C}$ (continued)

- Design reference data (continued)

Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Short-circuit protection block |  |  |  |  |  |  |
| Comparator threshold voltage | $\mathrm{V}_{\text {THL }}$ |  | - | 1.19 | - | V |
| On/off control block | $\mathrm{I}_{\mathrm{OFF}}$ |  | - | 23 | - | $\mu \mathrm{A}$ |
| Off terminal current |  |  |  |  |  |  |

## Terminal Equivalent Circuits

| Pin No. | Equivalent circuit | Description | 1/O |
| :---: | :---: | :---: | :---: |
| 1 |  | OSC: <br> The terminal used for connecting a timing capacitor/resistor to set oscillation frequency. <br> Use a capacitance value within the range of 100 pF to 10000 pF and a resistance value within the range of $1 \mathrm{k} \Omega$ to $51 \mathrm{k} \Omega$. Use an oscillation frequency in the range of 20 kHz to 1 MHz . In a parallel synchronous operation, the channel 2 output stops when this pin becomes 0.9 V or more. <br> (Refer to the "Application Notes, [7]" section.) | O |
| 2 |  | S.C.P.: <br> The terminal for connecting a capacitor to set the time constant of the timer latch short-circuit protection circuit. Use a capacitance value in the range of 1000 pF or more. The charge current $\mathrm{I}_{\mathrm{CHG}}$ is $1.1 \mu \mathrm{~A}$ typical. | O |
| 3 |  | IN-1: <br> The inverting input pin for error amplifier 1 block. | I |

Terminal Equivalent Circuits (continued)

| Pin No. | Equivalent circuit | Description | I/O |
| :---: | :---: | :---: | :---: |
| 4 |  | FB1: <br> The output pin for error amplifier 1 block. <br> The source current is $-47 \mu \mathrm{~A}$ and the sink current is $47 \mu \mathrm{~A}$. <br> Correct the frequency characteristics of the gain and the phase by connecting a resistor and a capacitor between this terminal and GND. | O |
| 5 |  | DT1: <br> The pin for setting channel 1 output maximum duty ratio. <br> If this terminal is set at a voltage of 0.20 V or less, FB1 terminal becomes low-level voltage and the protective function for channel 1 output short-circuit will stop (Unlatch function). | I |
| 6 |  | RB1: <br> The pin for connecting a resistor for setting channel 1 output current. <br> Use a resistance value in the range of $180 \Omega$ to $15 \mathrm{k} \Omega$. The terminal voltage is $0.36 \mathrm{~V}\left(\right.$ at $\left.\mathrm{R}_{\mathrm{B} 1}=820 \Omega\right)$. | I |
| 7 |  | Out1: <br> The pin is push-pull type output terminal. <br> The absolute maximum ratings of output current are -50 mA for the source current and +80 mA for the sink current. <br> A constant current output with less fluctuation with power supply voltage and dispersion can be obtained by the resistor externally attached to RB1 pin. $\mathrm{I}_{\mathrm{SO}(\mathrm{OUT}) 1}=68 \times \frac{\mathrm{V}_{\mathrm{RB} 1}}{\mathrm{R}_{\mathrm{B} 1}}[\mathrm{~A}]$ | O |
| 8 |  | GND: <br> Grounding terminal | - |
| 9 |  | $\mathrm{V}_{\mathrm{CC}}$ : <br> The supply voltage application terminal <br> Use the operating supply voltage in the range of 1.8 V to 14 V . | - |

Terminal Equivalent Circuits (continued)

| Pin No. | Equivalent circuit | Description | I/O |
| :---: | :---: | :---: | :---: |
| 10 |  | Out2: <br> The pin is push-pull type output terminal. <br> The absolute maximum ratings of output current are -50 mA for the source current and +80 mA for the sink current. <br> A constant current output with less fluctuation with power supply voltage and dispersion can be obtained by the resistor externally attached to RB2 pin. $\mathrm{I}_{\mathrm{SO}(\mathrm{OUT}) 2}=68 \times \frac{\mathrm{V}_{\mathrm{RB} 2}}{\mathrm{R}_{\mathrm{B} 2}}[\mathrm{~A}]$ | O |
| 11 |  | RB2: <br> The pin for connecting a resistor for setting channel 2 output current. <br> Use a resistance value in the range of $180 \Omega$ to 15 $\mathrm{k} \Omega$. <br> The terminal voltage is 0.36 V (at $\mathrm{R}_{\mathrm{B} 2}=820 \Omega$ ). | I |
| 12 |  | DT2: <br> The pin for setting channel 2 output maximum duty ratio. <br> If this terminal is set at a voltage of 0.9 V or more, FB2 terminal becomes high-level voltage and the protective function for channel 2 output short-circuit will stop (Unlatch function). | I |
| 13 |  | FB2: <br> The output pin for error amplifier. <br> The source current is $-47 \mu \mathrm{~A}$ and the sink current is $47 \mu \mathrm{~A}$. <br> Correct the frequency characteristics of the gain and the phase by connecting a resistor and a capacitor between this terminal and GND. | O |
| 14 |  | $\mathrm{IN}+2:$ <br> The noninverting input pin for error amplifier 2 block. | I |

Terminal Equivalent Circuits (continued)

| Pin No. | Equivalent circuit | Description | I/O |
| :---: | :---: | :---: | :---: |
| 15 |  | Off: <br> The terminal for on/off control. <br> High-level input: Normal operation $\left(\mathrm{V}_{\mathrm{OFF}}>1.3 \mathrm{~V}\right)$ <br> Low-level input: Standby state $\left(\mathrm{V}_{\mathrm{OFF}}<0.8 \mathrm{~V}\right)$ <br> The total current consumption in the standby state can be suppressed to a value of $1 \mu \mathrm{~A}$ or less. | I |
| 16 |  | $\mathrm{V}_{\text {REF: }}$ <br> The output terminal for the internal reference voltage. <br> The reference voltage is 1.19 V (allowance: $\pm 2 \%$ ) at $\mathrm{V}_{\mathrm{CC}}=2.4 \mathrm{~V}$ and $\mathrm{I}_{\mathrm{REF}}=-0.1 \mathrm{~mA}$. <br> Connect a capacitor of $0.01 \mu \mathrm{~F}$ or more between $\mathrm{V}_{\mathrm{REF}}$ and GND for phase compensation. | O |

## Usage Notes

[1] The loss, P of this IC increases in proportion to the supply voltage. Use the IC so as not to exceed the allowable power dissipation of package, $\mathrm{P}_{\mathrm{D}}$.
Reference formula:

$$
\begin{aligned}
& \mathrm{P}=\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{BEQ} 1}\right) \times \mathrm{I}_{\mathrm{SO}(\mathrm{OUT}) 1} \times \mathrm{Du}_{1}+\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{BEQ} 2}\right) \times \mathrm{I}_{\mathrm{SO}(\mathrm{OUT}) 2} \times \mathrm{Du}_{2}+\mathrm{V}_{\mathrm{CC}} \times \mathrm{I}_{\mathrm{CC}}<\mathrm{P}_{\mathrm{D}} \\
& \mathrm{~V}_{\mathrm{BEQ} 1}: \text { Base-emitter voltage of npn transistor } \mathrm{Q} 1 \\
& \mathrm{I}_{\mathrm{SO}(\mathrm{OUT}) 1}: \text { Out1 terminal output source current } \\
&\left(\text { set by RB1, } \mathrm{I}_{\mathrm{SO}(\mathrm{OUT}) 1}=40 \mathrm{~mA} \text { maximum at } \mathrm{RB} 1=820 \Omega\right) \\
& \mathrm{Du}_{1} \quad: \text { Output1 duty ratio } \\
& \mathrm{V}_{\mathrm{BEQ} 2}: \text { Base-emitter voltage of npn transistor } \mathrm{Q} 2 \\
& \mathrm{I}_{\mathrm{SO}(\mathrm{OUT}) 2}: \text { Out2 terminal output source current } \\
&\text { (set by RB2, } \left.\mathrm{I}_{\mathrm{SO}(\mathrm{OUT}) 2}=40 \mathrm{~mA} \text { maximum at } \mathrm{RB} 2=820 \Omega\right) \\
& \mathrm{Du}_{2} \quad: \text { Output2 duty ratio } \\
& \mathrm{I}_{\mathrm{CC}} \quad: \mathrm{V}_{\mathrm{CC}} \text { terminal current }\left(8.0 \mathrm{~mA} \text { maximum where } \mathrm{V}_{\mathrm{CC}}=2.4 \mathrm{~V}\right)
\end{aligned}
$$

[2] Since the output 2 of the AN8017SA is assuming the bipolar transistor driving, it is necessary to pay attention to the following points when an n-channel MOSFET is driven directly.

1. Select an n-channel MOSFET having a low input capacitance

The AN8017SA is of the constant current ( 50 mA maximum) output source current type circuit assuming the bipolar transistor driving. Also, its sink current capability is around 80 mA maximum. For those reason, it is necessary to pay attention to the increase of loss due to the extension of the output rise time and the output fall time.

If any problem arises, there is a method to solve it by amplifying with inverters as shown in figure 1.


Figure 1. Output bootstrap circuit example

## Usage Notes (continued)

2. Select an n-channel MOSFET having a low gate threshold value

The high-level output voltage of out pin of the AN8017SA is $\mathrm{V}_{\mathrm{CC}}-1.0 \mathrm{~V}$ minimum, so that it is necessary to select a low $\mathrm{V}_{\mathrm{T}}$ MOSFET having a sufficiently low on-state resistance in accordance with the using operating supply voltage.

If a larger $\mathrm{V}_{\mathrm{GS}}$ is desired, there is a method to apply the double-voltage of the input to the IC's $V_{\mathrm{CC}}$ pin by using the transformer as shown in figure 2.


Figure 2. Gate drive voltage increasing method
[3] In order to realize a low noise and high efficiency, care should be taken in the following points in designing the board layout.

1. The wiring for ground line should be taken as wide as possible and grounded separately from the power system.
2. The input filter capacitor should be arranged in a place as close to $\mathrm{V}_{\mathrm{CC}}$ and GND pin as possible so as not to allow switching noise to enter into the IC inside.
3. The wiring between the Out terminal and switching device (transistor or MOSFET) should be as short as possible to obtain a clean switching waveform.
4. In wiring the detection resistor of the output voltage, the wiring for the low impedance side should be longer.
[4] There is a case in which this IC does not start charging to the S.C.P. capacitor when the output is short-circuited due to the malfunction of U.V.L.O. circuit biased by $\mathrm{V}_{\mathrm{CC}}$ that has ripples generated by turning on and off of the switching transistor. The allowable range of the $\mathrm{V}_{\mathrm{CC}}$ ripple is as shown in the following figure. Reduce the $\mathrm{V}_{\mathrm{CC}}$ ripple by inserting a capacitor near the $\mathrm{V}_{\mathrm{CC}}$ terminal and GND terminal of this IC so that the $\mathrm{V}_{\mathrm{CC}}$ ripple is in this allowable range. However, this allowable range is design reference value and not the guaranteed value.


## Application Notes

[1] $P_{D}-T_{a}$ curves of SSOP016-P-0225A

[2] Main characteristics


Frequency characteristics


Application Notes (continued)
[2] Main characteristics (continued)

$\mathrm{Du}_{1}-\mathrm{V}_{\mathrm{DT} 1}$

$\mathrm{I}_{\mathrm{CC}(\mathrm{OFF})}-\mathrm{V}_{\mathrm{CC}}$



$\mathrm{I}_{\mathrm{CC}(\mathrm{OFF})}-\mathrm{R}_{\mathrm{B}}$


Application Notes (continued)
[3] Timing chart


## Application Notes (continued)

## [4] Function descriptions

1. Reference voltage block

This block is composed of the band gap circuit, and outputs the temperature compensated 1.19 V reference voltage. The reference voltage is stabilized when the supply voltage is 1.8 V or more. The reference voltage is also used as the reference voltage for the error amplifier 1 block and the error amplifier 2 block.
2. Triangular wave oscillation block

The sawtooth-waveform-like triangular wave having a peak of approximately 0.7 V and a trough of approximately 0.2 V can be generated by connecting the timing capacitor and resistor to the OSC terminal (pin 1). The oscillation frequency can be freely set by the value of $\mathrm{C}_{\mathrm{T}}$ and $\mathrm{R}_{\mathrm{T}}$ to be connected externally. The usable oscillation frequency is from 20 kHz to the maximum 1 MHz . The triangular wave is connected with the inverting input of PWM comparator for channel 1 side and the noninverting input of PWM comparator for channel 2 side within the IC inside. And refer to the experimentally determined graph of the frequency characteristics provided in the main characteristics section.
3. Error amplifier 1 block

The output voltage of DC-DC converter is detected by the npn-transistor-input type error amplifier and the amplified signal is input to the PWM comparator. The internal reference voltage 1.19 V is given to the noninverting input.

Also, it is possible to perform the gain setting and the phase compensation arbitrarily by connecting a resistor and a capacitor from the FB1 terminal (pin 4) to GND in series.

The output voltage $\mathrm{V}_{\text {OUT1 }}$ can be set by making connection as shown in figure 2.
4. Error amplifier 2 block

The output voltage of DC-DC converter is detected by the npn-transistor-input type error-amplifier and the amplified signal is input to the PWM comparator. The internal reference voltage 1.19 V is given to the noninverting input.

Also, it is possible to perform the gain setting and the phase compensation arbitrarily by connecting a resistor and a capacitor from the FB2 terminal (pin 13) to GND in series.

The output voltage $\mathrm{V}_{\text {OUT2 }}$ can be set by making connection as shown in figure 3.


Figure 1. Tiangular wave oscillation waveform


Figure 2. Connection method of error ampifier 1 block (Step-up output)


Figure 3. Connection method of error ampifier 2 block (Step-up output)

## Application Notes (continued)

## [4] Function descriptions (continued)

5. Timer latch short-circuit protection circuit

This circuit protects the external main switching devices, flywheel diodes, and choke coils, etc. from destruction or deterioration if overload or short-circuit condition of power supply output lasts for a certain time.

The timer latch short-circuit protection circuit detects the output level of the error amplifier. When the output voltage of DC-DC converter drops and the output level of error amplifier 1 block exceeds 0.9 V or the output level of error amplifier 2 block exceeds 0.22 V , the low-level output is given and the timer circuit is actuated to start the charge of the external protection-enable capacitor.

If the output of the error amplifier does not return to a normal voltage range by the time when the voltage of this capacitor reaches 1.22 V , it sets the latch circuit, and cuts off the output drive transistor, and sets the dead-time to $100 \%$.
6. Low input voltage malfunction prevention circuit (U.V.L.O.)

This circuit protects the system from destruction or deterioration due to control malfunction when the supply voltage is low in the transient state of power on/off.

The low input voltage malfunction prevention circuit detects the internal reference voltage which changes according to the supply voltage level. Until the supply voltage reaches 1.67 V during its rise time, it cuts off the output drive transistor, and sets the dead-time to $100 \%$. At the same time, it holds the S.C.P. terminal (pin 2) and DT1 terminal (pin 5) to low-level and the OSC terminal (pin 1) and DT2 terminal (pin 12) to high-level.
7. PWM comparator block

The PWM comparator controls the on-period of the output pulse according to the input voltage. The PWM1 and PWM2 block are reverse logic relation.

The PWM1 block turns on the output transistor during the period when the triangular wave of OSC terminal (pin 1) is lower than any lower one of the FB1 (pin 4) terminal voltage and the DT1 (pin 5) terminal voltage.

The PWM2 block turns on the output transistor during the period when the triangular wave of OSC terminal (pin 1) is higher than any higher one of the FB2 (pin 13) terminal voltage and the DT2 (pin 12) terminal voltage.

The maximum duty ratio is variable from the outside.
Also, the soft start which gradually extends on-period of the output pulse is activated by connecting a capacitor in parallel with the resistor-dividing for the maximum duty ratio setting.
8. Unlatch block

The unlatch circuit 1 block fixes the FB1 terminal (pin 4) at low-level at the DT1 terminal (pin 5) is 0.20 V or less. The unlatch circuit 2 block fixes the FB2 terminal (pin 13) at high-level at the DT2 terminal (pin 12) is 0.9 V or less. Consequently, by controlling the DT terminal voltage, it is possible to operate only one channel or to start and stop each channel in any required sequence.
9. Output 1 block

This block uses a totem pole type output circuit. By connecting the current setting resistor to the RB1 terminal, it is possible to arbitrarily set a constant-current source-output having a small fluctuation with the supply voltage.

The available constant-current source-output is up to 50 mA . The breakdown voltage of output terminal is 15 V .
10. Output 2 block

This block uses a totem pole type output circuit. By connecting the current setting resistor to the RB2 terminal, it is possible to arbitrarily set a constant-current source-output having a small fluctuation with the supply voltage. The available constant-current source-output is up to 50 mA . The breakdown voltage of output terminal is 15 V .

## Application Notes (continued)

## [5] About logic of PWM block

The logic for channel 1 and channel 2 of this IC is reversed. Thereby an input current flatness is realized. At the same time, noise can be suppressed to a lower level by staggering the turn on timing.

The PWM1 block turns on the output transistor during the period when the triangular wave of the OSC terminal (pin 1) is lower than both of the FB1 (pin 4) terminal voltage and the DT1 (pin 5) terminal voltage.

The PWM2 block turns on the output transistor during the period when the triangular wave of the OSC terminal (pin 1) is higher than both of the FB2 (pin 13) terminal voltage and the DT2 (pin 12) terminal voltage.
(Refer to figure 4.)


Figure 4. PWM logic explanation chart

## Application Notes (continued)

## [6] Time constant setting method for timer latch short-circuit protection circuit

The constructional block diagram of protection latch circuit is shown in figure 6 . The comparator for short-circuit protection compares the error amplifier 1 output FB1 with the reference voltage of 0.9 V for channel 1 side, and the error amplifier 2 output FB2 with the reference voltage of 0.18 V for channel 2 side at all the time.

When the load conditions of DC-DC converter output is stabilized, there is no fluctuation of error amplifier output and the short-circuit protection comparator also keeps the balance. At this moment, the output transistor Q1 is in the conductive state and the S.C.P. terminal is held to approximately 60 mV .

When the load conditions for channel 1 side suddenly change and high-level signal ( 0.9 V or more) is input from the error amplifier 1 block to the short-circuit protection comparator, the short-circuit protection comparator outputs the low-level signal to cut off the output transistor Q1. Also, when the load conditions for channel 2 side suddenly change and low-level signal ( 0.22 V or less) is inputted from the error amplifier 2 block to the short-circuit protection comparator, the short-circuit protection comparator outputs the low-level signal to cut off the output transistor Q1. The capacitor $\mathrm{C}_{\mathrm{SCP}}$ connected to the S.C.P. terminal starts charging. When the external capacitor $\mathrm{C}_{\mathrm{SCP}}$ has been charged to approximately 1.19 V with the constant current of approximately $1.1 \mu \mathrm{~A}$, the latch circuit is set, the output terminal is fixed to low-level, and the dead-time is set to $100 \%$. Once the latch circuit is set, the S.C.P. terminal is discharged to approximately 40 mV . However, the latch circuit is not reset unless the power for the latch circuit is turned off or restarted by the on/off control.
$1.19 \mathrm{~V}=\mathrm{I}_{\mathrm{CHG}} \times \frac{\mathrm{t}_{\mathrm{PE}}}{\mathrm{C}_{\mathrm{SCP}}}$

$$
\therefore \mathrm{t}_{\mathrm{PE}}[\mathrm{~s}]=1.08 \times \mathrm{C}_{\mathrm{SCP}}
$$

When the power supply is turned on, the output is considered to be short-circuited state so that the S.C.P. terminal voltage starts charging. It is necessary to set the external capacitor so as to start up the DC-DC converter output voltage before setting the latch circuit in the later stage. Especially, pay attention to the delay of the start-up time when applying the soft-start.


Figure 5. S.C.P. terminal charging waveform


Figure 6. Short-circuit protection circuit

## Application Notes (continued)

[7] Parallel synchronous operation of multiple ICs
Multiple instances of this IC can be operated in parallel. If the OSC terminals (pin 1) and Off terminals (pin 15) are connected to each other as shown in figure 7 , the ICs will operate at the same frequency.

It is possible to operate this IC (the AN8017SA) with the two-channel 1.8 -volt DC-DC converter control IC AN8018SA (open-collector output/each single-channel totem pole output) in parallel synchronous mode.

1. Usage notes
1) The parallel synchronous operation with the single-channel 1.8 -volt DC-DC converter control IC AN8016SH/ AN8016NSH is not possible.
2) The remote on/off with the single IC itself is not possible. Only the simultaneous remote on/off of all ICs is possible.


Figure 7. Slave operation circuit example

## Application Notes (continued)

[7] Parallel synchronous operation of multiple ICs (continued)
2. About the operation of short-circuit protection at parallel synchronous operation

In the case of the operation in parallel, if the single output (or multiple outputs) of them is short-circuited and the timer latch is applied to the IC which has that output, the output of other ICs will be also shut down.

In figure 8, if the timer latch is applied to IC-2, Q1 turns on and the OSC terminal (pin 1) is raised to approximately 1.1 V . Then channel 1 of IC-1 logically turns off, and then for channel 2 , the output of comparator whose reference voltage is 0.9 V becomes high-voltage and Out2 is forced to go off. The same goes with the case when the timer latch is applied to IC-1.


Since the OSC terminal voltage becomes higher than the DT1 terminal voltage, the Out1 becomes fully off state.

Forced to be in off state inside the IC

Figure 8. Operation of short-circuit protection at parallel synchronous operation

## Application Notes (continued)

[8] Setting of Off-terminal connection resistor
The start circuit starts its operation when Q1 is turned on. In an organization in which Q1 turns off/on when Q2 turns on/off in figure 9, the input voltage $\mathrm{V}_{\text {IN }}$ at which the start circuit operates is obtained by the equation:

$$
\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{BEQ} 1} \times\left(\mathrm{R}_{\mathrm{OFF}}+\mathrm{R} 1+\mathrm{R} 2\right) / \mathrm{R} 2
$$

Therefore, $\mathrm{R}_{\mathrm{OFF}}$ can be set by:

$$
\mathrm{R}_{\mathrm{OFF}}=\mathrm{R} 2 \cdot \mathrm{~V}_{\mathrm{IN}} / \mathrm{V}_{\mathrm{BEQ} 1}-\mathrm{R} 1-\mathrm{R} 2
$$

Also, in case of limiting the Off terminal current by $\mathrm{R}_{\mathrm{OFF}}$, set it by the above equation. However, take the values as:
$\mathrm{V}_{\mathrm{BEQ} 1}=0.7 \mathrm{~V}\left(\mathrm{~T}=25^{\circ} \mathrm{C}\right)$
$\mathrm{V}_{\text {BEQ1 }}$ fluctuation with temperature: $-2 \mathrm{mV} /{ }^{\circ} \mathrm{C}$
Temperature coefficient of R1 and R2: $+6000 \mathrm{PPM} /{ }^{\circ} \mathrm{C}$


Figure 9. Off terminal peripheral circuit

## [9] Sequential operation

It is possible to turn on/off the output of DC-DC converter individually by turning on/off Q1 and Q2 as shown in figure 10 . However, pay particular attention to the current flowing into the $\mathrm{V}_{\text {REF }}$ terminal when Q 2 is turned off since sink capability of $\mathrm{V}_{\text {REF }}$ terminal is approximately $100 \mu \mathrm{~A}$.


Figure 10

## Application Notes (continued)

[9] Sequence operation (continued)


Out1: Off at DT1 $<0.2 \mathrm{~V}$
Out2: Off at DT2 $>0.9 \mathrm{~V}$

Operation when each channel is turned on/off independently
[10] Error amplifier phase-compensation setting method
The equivalent circuit of error amplifier is shown in figure 11.
The transfer function is:
$\mathrm{H}=\frac{1 /\left\{\mathrm{S}\left(\mathrm{C}_{\mathrm{E} 1}+\mathrm{C}_{\mathrm{O} 1}\right)\right\}}{\mathrm{R}_{\mathrm{E} 1}+1 /\left\{\mathrm{S}\left(\mathrm{C}_{\mathrm{E} 1}+\mathrm{C}_{\mathrm{O} 1}\right)\right\}}=\frac{1}{\mathrm{SC}_{\mathrm{O} 1} \cdot \mathrm{R}_{\mathrm{E} 1}+1} \quad\left(\right.$ from $\left.\mathrm{C}_{\mathrm{E} 1} \ll \mathrm{C}_{\mathrm{O} 1}\right)$
The cut-off frequency is variable by changing the externally attached phase compensation capacitor $\mathrm{C}_{\mathrm{O1}}$.
Adjust by inserting a resistor $\mathrm{R}_{\mathrm{O} 1}$ between the FB 1 terminal and $\mathrm{C}_{\mathrm{O} 1}$ in series as shown in figure 12 when it is required to have a gain on the high frequency side or desired to lead a phase.

The transfer function is:
$\mathrm{H}=\frac{\mathrm{SC}_{\mathrm{O} 1} \cdot \mathrm{R}_{\mathrm{O} 1}+1}{\mathrm{SC}_{\mathrm{O} 1}\left(\mathrm{R}_{\mathrm{O} 1}+\mathrm{R}_{\mathrm{E} 1}\right)+1} \quad\left(\right.$ from $\left.\mathrm{C}_{\mathrm{E} 1} \ll \mathrm{C}_{\mathrm{O} 1}\right)$


Figure 11. Error amplifier equivalent circuit


Figure 12. Error amplifier equivalent circuit ( $\mathrm{R}_{\mathrm{O} 1}$ inserted)

## AC Analysis Result

## - Simulation circuit



f——Gain


f-Gain


- AC Analysis Result (continued)


f — Phase



Application Circuit Examples

- Application circuit example 1

- Evaluation board



## Application Circuit Examples (continued)

- Application circuit example 2 (Circuit using the AN8017SA/AN8018SA) Input 1.8 V to 3.2 V


Note) *: Former part number

