# PII/III™ System Clock Chip #### **Recommended Application:** ALI 1651 style chipset #### **Output Features:** - 2 CPU clocks @ 2.5V - 13 SDRAM @ 3.3V - 7 PCI @3.3V - 2 AGP @ 3.3V - 1 IOAPIC @ 2.5V - 1 48MHz, @3.3V - 1 REF @3.3V, (selectable strength) through I<sup>2</sup>C #### **Features:** - Up to 147MHz frequency support - Support power management: CPU stop, PCI stop and Power down. - Spread spectrum for EMI control (0 to -0.5% down spread, ± 0.25% center spread). - Uses external 14.318MHz crystal #### **Skew Specifications:** - CPU CPU: <250ps</li> - PCI PCI: <500ps - SDRAM SDRAM: <250ps - AGP AGP: <250ps</li> - PCI AGP: <750ps - CPU SDRAM:<350ps</li> - CPU PCI: <3ns #### **Pin Configuration** #### 48-Pin 300mil SSOP & 240mil TSSOP Notes: REF0 can be 1X or 2X strength controlled by I<sup>2</sup>C. - \* Internal Pull-up Resistor of 120K to VDD. - \*\* Internal Pull-down of 120K to GND. - 1. This input has 2X drive strength. #### **Block Diagram** #### **Functionality** | FS3 | FS2 | FS1 | FS0 | CPU | SDRAM | |-----|-----|-----|-----|--------|--------| | 0 | 0 | 0 | 0 | 66.66 | 66.66 | | 0 | 0 | 0 | 1 | 66.66 | 100.00 | | 0 | 0 | 1 | 0 | 100.00 | 66.66 | | 0 | 0 | 1 | 1 | 100.00 | 100.00 | | 0 | 1 | 0 | 0 | 100.00 | 133.33 | | 0 | 1 | 0 | 1 | 133.33 | 66.66 | | 0 | 1 | 1 | 0 | 133.33 | 100.00 | | 0 | 1 | 1 | 1 | 133.33 | 133.33 | | 1 | 0 | 0 | 0 | 66.66 | 66.66 | | 1 | 0 | 0 | 1 | 66.66 | 100.00 | | 1 | 0 | 1 | 0 | 100.00 | 66.66 | | 1 | 0 | 1 | 1 | 100.00 | 100.00 | | 1 | 1 | 0 | 0 | 100.00 | 133.33 | | 1 | 1 | 0 | 1 | 133.33 | 66.66 | | 1 | 1 | 1 | 0 | 133.33 | 100.00 | | 1 | 1 | 1 | 1 | 133.33 | 133.33 | Note: PCICLK=33.33MHz AGP=66.66MHz # ICS9248-172 ### **Advance Information** ### **Pin Descriptions** | PIN NUMBER | PIN NAME | TYPE | DESCRIPTION | | | | |-------------------------------------------|------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1,45 | VDDL | PWR | Power supply pins, nominal 2.5V | | | | | 2 | IOAPIC | OUT | 2.5V clock outputs | | | | | 4 | X1 | IN | Crystal input,nominally 14.318MHz. | | | | | 5 | X2 | OUT | Crystal output, nominally 14.318MHz. | | | | | 3, 11, 16, 23, 29,<br>34, 41, 48 | GND | PWR | Ground pins | | | | | 6, 8, 17, 21, 28,<br>35, 40 | VDD | PWR | Power supply pins, nominal 3.3V | | | | | 7 | FS0 <sup>2, 3</sup> | IN | Frequency select pin. | | | | | , | REF0 | OUT | 14.318 MHz reference clock. | | | | | 9 | FS1 <sup>2, 3</sup> | IN | Frequency select pin. | | | | | 9 | AGP0 | OUT | AGP outputs defined as 2X PCI. These may not be stopped. | | | | | 10 | AGP1 | OUT | AGP outputs defined as 2X PCI. These may not be stopped. | | | | | 12 | PCICLK_F | OUT | Free running PCICLK not stoped by PCI_STOP# | | | | | 12 | FS2 <sup>1, 3</sup> | IN | Frequency select pin. | | | | | 19, 15, 14, 13 | PCICLK (4, 2, 1, 0) | OUT | PCI clock outputs. | | | | | 1.0 | PCICLK3 | OUT | PCI clock output. | | | | | 18 | MODE <sup>1, 3</sup> | IN | Function select pin, 1=Desktop Mode, 0=Mobile Mode. | | | | | 20 | PD# <sup>1</sup> | IN | Asynchronous active low input pin used to power down the device into a low power state. The internal clocks are disabled and the VCO and the crystal are stopped. The latency of the power down will not be greater than 3ms. This pin will be activiated when | | | | | | PCICLK5 | OUT | PCI clock output. | | | | | 22 | FS3 <sup>2, 3</sup> | IN | Frequency select pin. | | | | | 22 | 48MHz | OUT | 48MHz output clock | | | | | 24 | SCLK | IN | Clock input of I <sup>2</sup> C input, 5V tolerant input | | | | | 25 | PD# <sup>1</sup> | IN | Asynchronous active low input pin used to power down the device into a low power state. The internal clocks are disabled and the VCO and the crystal are stopped. The latency of the power down will not be greater than 3ms. This pin will be activiated when | | | | | | SDRAM12 | OUT | SDRAM clock output. | | | | | 27 | CPU_STOP# <sup>1</sup> | IN | This asynchronous input halts CPU, SDRAM, and AGP clocks at logic "0" level when driven low, the stop selection can be programmed through I <sup>2</sup> C. | | | | | | SDRAM11 | OUT | SDRAM clock output. | | | | | 28 | PCI_STOP# <sup>1</sup> | IN | Stops all PCICLKsbesides the PCICLK_F clocks at logic 0 level, when input low | | | | | | SDRAM10 | OUT | SDRAM clock output. | | | | | 30, 31, 32, 33, 36,<br>37, 38, 39, 42, 43 | SDRAM (9:0) | OUT | SDRAM clock outputs. | | | | | 44 | SDATA | IN | Data input for I <sup>2</sup> C serial input, 5V tolerant input | | | | | 46, 47 | CPUCLK (1:0) | OUT | 2.5V CPU clocks | | | | - Internal Pull-up Resistor of 120K to 3.3V on indicated inputs Bidirectional input/output pins, input logic levels are latched at internal power-on-reset. Use 10Kohm resistor to program logic Hi to VDD or GND for logic low. - Internal Pull-down resistor of 120K to GND on indicated inputs. ### **General Description** The ICS9248-172 is a main clock synthesizer chip for PII/III based systems with ALI 1651 style chipset. This provides all clocks required for such a system. Spread spectrum may be enabled through $I^2C$ programming. Spread spectrum typically reduces system EMI by 8dB to 10dB. This simplifies EMI qualification without resorting to board design iterations or costly shielding. The ICS9248-172 employs a proprietary closed loop design, which tightly controls the percentage of spreading over process and temperature variations. Serial programming I<sup>2</sup>C interface allows changing functions, stop clock programming and frequency selection. #### **Mode Pin - Power Management Input Control** | MODE, Pin 18<br>(Latched Input) | Pin 20 | Pin 25 | Pin 26 | Pin 27 | |---------------------------------|----------|----------|-----------|-----------| | 0 | PCICLK5 | PD# | CPU_STOP# | PCI_STOP# | | | (Output) | (Input) | (Input) | (Input) | | 1 | PD# | SDRAM12 | SDRAM11 | SDRAM10 | | | (Input) | (Output) | (Output) | (Output) | # ICS9248-172 ### **Advance Information** # **Serial Configuration Command Bitmap** Byte0: Functionality and Frequency Select Register (default = 0) | Bit | | | | | | | Descriptio | n | | | PWD | |---------|------------------------------------------------------------------------------------------------------|-------------------------|-------------|-------------|-------------|--------------|----------------|-----------------|----------------------------------|-------------------------|-------| | | Bit2 | FS3<br>Bit7 | FS2<br>Bit6 | FS1<br>Bit5 | FS0<br>Bit4 | CPUCLK (MHz) | SDRAM<br>(MHz) | PCICLK<br>(MHz) | AGP<br>(MHz) | Spread Precentage | | | | 0 | 0 | 0 | 0 | 0 | 66.66 | 66.66 | 33.33 | 66.66 | +/- 0.25% Center Spread | | | | 0 | 0 | 0 | 0 | 1 | 66.66 | 100.00 | 33.33 | 66.66 | +/- 0.25% Center Spread | | | | 0 | 0 | 0 | 1 | 0 | 100.00 | 66.66 | 33.33 | 66.66 | +/- 0.25% Center Spread | | | | | +/- 0.25% Center Spread | | | | | | | | | | | | 0 | | 1 | | | | | | 33 66.66 +/- 0.25% Center Spread | | | | | 0 | 0 | 1 | 0 | 1 | 133.33 | 66.66 | 33.33 | 66.66 | +/- 0.25% Center Spread | | | | 0 | 0 | 1 | 1 | 0 | 133.33 | 100.00 | 33.33 | 66.66 | +/- 0.25% Center Spread | | | | 0 | 0 | 1 | 1 | 1 | 133.33 | 133.33 | 33.33 | 66.66 | +/- 0.25% Center Spread | | | | 0 | 1 | 0 | 0 | 0 | 66.66 | 66.66 | 33.33 | 66.66 | 0 to -0.5% Down Spread | | | | 0 | 1 | 0 | 0 | 1 | 66.66 | 100.00 | 33.33 | 66.66 | 0 to -0.5% Down Spread | | | | 0 | 1 | 0 | 1 | 0 | 100.00 | 66.66 | 33.33 | 66.66 | 0 to -0.5% Down Spread | | | | 0 | 1 | 0 | 1 | 1 | 100.00 | 100.00 | 33.33 | 66.66 | 0 to -0.5% Down Spread | | | | 0 | 1 | 1 | 0 | 0 | 100.00 | 133.33 | 33.33 | 66.66 | 0 to -0.5% Down Spread | | | | 0 | 1 | 1 | 0 | 1 | 133.33 | 66.66 | 33.33 | 66.66 | 0 to -0.5% Down Spread | | | Bit 2, | 0 | 1 | 1 | 1 | 0 | 133.33 | 100.00 | 33.33 | 66.66 | 0 to -0.5% Down Spread | 00000 | | Bit 7:4 | 0 | 1 | 1 | 1 | 1 | 133.33 | 133.33 | 33.33 | 66.66 | 0 to -0.5% Down Spread | Note1 | | | 1 | 0 | 0 | 0 | 0 | 69.99 | 69.99 | 35.00 | 69.99 | +/- 0.25% Center Spread | | | | 1 | 0 | 0 | 0 | 1 | 69.99 | 105.00 | 35.00 | 69.99 | +/- 0.25% Center Spread | | | | 1 | 0 | 0 | 1 | 0 | 105.00 | 69.99 | 35.00 | 69.99 | +/- 0.25% Center Spread | | | | 1 | 0 | 0 | 1 | 1 | 105.00 | 105.00 | 35.00 | 69.99 | +/- 0.25% Center Spread | | | | 1 | 0 | 1 | 0 | 0 | 105.00 | 140.00 | 35.00 | 69.99 | +/- 0.25% Center Spread | | | | 1 | 0 | 1 | 0 | 1 | 140.00 | 69.99 | 35.00 | 69.99 | +/- 0.25% Center Spread | | | | 1 | 0 | 1 | 1 | 0 | 140.00 | 105.00 | 35.00 | 69.99 | +/- 0.25% Center Spread | | | | 1 | 0 | 1 | 1 | 1 | 140.00 | 140.00 | 35.00 | 69.99 | +/- 0.25% Center Spread | | | | 1 | 1 | 0 | 0 | 0 | 73.33 | 73.33 | 36.66 | 73.33 | +/- 0.25% Center Spread | | | | 1 | 1 | 0 | 0 | 1 | 73.33 | 110.00 | 36.66 | 73.33 | +/- 0.25% Center Spread | | | | 1 | 1 | 0 | 1 | 0 | 110.00 | 73.33 | 36.66 | 73.33 | +/- 0.25% Center Spread | | | | 1 | 1 | 0 | 1 | 1 | 110.00 | 110.00 | 36.66 | 73.33 | +/- 0.25% Center Spread | | | | 1 | 1 | 1 | 0 | 0 | 110.00 | 146.66 | 36.66 | 73.33 | +/- 0.25% Center Spread | | | | 1 | 1 | 1 | 0 | 1 | 146.66 | 73.33 | 36.66 | 73.33 | +/- 0.25% Center Spread | | | | 1 | 1 | 1 | 1 | 0 | 146.66 | 110.00 | 36.66 | 73.33 | +/- 0.25% Center Spread | | | | 1 | 1 | 1 | 1 | 1 | 146.66 | 146.66 | 36.66 | 73.33 | +/- 0.25% Center Spread | | | Bit 3 | 0 - Frequency is selected by hardware select, Latched Inputs 1 - Frequency is selected by Bit 2, 7:4 | | | | | | | 0 | | | | | Bit 1 | 0 - No | | | | | | | | | | 0 | | Bit 0 | 0 - Ru<br>1- Tris | nning<br>tate all | outputs | | | | | | | | 0 | **Note1:** Default at power-up will be for latched logic inputs to define frequency, as displayed by Bit 3. The I<sup>2</sup>C readback of the power up default indicates the revision ID in bits 2, 7:4 as shown. Byte 1: CPU, Active/Inactive Register (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |-------|------|-----|-----------------------------------| | Bit 7 | - | X | FS3# | | Bit 6 | 10 | 1 | AGP1 | | Bit 5 | 9 | 1 | AGP0 | | Bit 4 | 22 | 1 | 48MHz | | Bit 3 | 2 | 1 | IOAPIC | | Bit 2 | 7 | 1 | REF0 - 1X or 2X<br>default = 1=1X | | Bit 1 | 46 | 1 | CPUCLK1 | | Bit 0 | 47 | 1 | CPUCLK0 | Byte 3: SDRAM, Active/Inactive Register (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |-------|------|-----|-------------| | Bit 7 | - | X | FS0# | | Bit 6 | - | X | FS1# | | Bit 5 | - | X | FS2# | | Bit 4 | 31 | 1 | SDRAM8 | | Bit 3 | 30 | 1 | SDRAM9 | | Bit 2 | 27 | 1 | SDRAM10 | | Bit 1 | 26 | 1 | SDRAM11 | | Bit 0 | 25 | 1 | SDRAM12 | Byte 5: Peripheral , Active/Inactive Register (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |-------|------|-----|----------------------------------------------------------------------------------------------------------------| | Bit 7 | - | 1 | (Reserved) | | Bit 6 | - | 1 | (Reserved) | | Bit 5 | - | 1 | (Reserved) | | Bit 4 | - | 1 | (Reserved) | | Bit 3 | - | 1 | (Reserved) | | Bit 2 | - | 1 | (Reserved) | | Bit 1 | - | 0 | Bit (1:0) = 00 CPU_STOP will<br>stop CPU clocks<br>Bit (1:0) = 01 CPU_STOP will<br>stop CPU, SDRAM, AGP clocks | | Bit 0 | - | 0 | Bit (1:0) = 10 CPU_STOP will<br>stop CPU, SDRAM clocks<br>Bit (1:0) = 11 CPU_STOP will<br>stop CPU, AGP clocks | Byte 2: PCI, Active/Inactive Register (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |-------|------|-----|-------------| | Bit 7 | - | X | MODE# | | Bit 6 | 20 | 1 | PCICLK5 | | Bit 5 | 19 | 1 | PCICLK4 | | Bit 4 | 18 | 1 | PCICLK3 | | Bit 3 | 15 | 1 | PCICLK2 | | Bit 2 | 14 | 1 | PCICLK1 | | Bit 1 | 13 | 1 | PCICLK0 | | Bit 0 | 12 | 1 | PCICLK_F | Byte 4: Reserved , Active/Inactive Register (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |-------|------|-----|-------------| | Bit 7 | 43 | 1 | SDRAM0 | | Bit 6 | 42 | 1 | SDRAM1 | | Bit 5 | 39 | 1 | SDRAM2 | | Bit 4 | 38 | 1 | SDRAM3 | | Bit 3 | 37 | 1 | SDRAM4 | | Bit 2 | 36 | 1 | SDRAM5 | | Bit 1 | 33 | 1 | SDRAM6 | | Bit 0 | 32 | 1 | SDRAM7 | Byte 6: Peripheral , Active/Inactive Register (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |------|------|-----|-----------------| | Bit7 | - | 0 | Reserved (Note) | | Bit6 | - | 0 | Reserved (Note) | | Bit5 | - | 0 | Reserved (Note) | | Bit4 | - | 0 | Reserved (Note) | | Bit3 | - | 0 | Reserved (Note) | | Bit2 | - | 1 | Reserved (Note) | | Bit1 | - | 1 | Reserved (Note) | | Bit0 | - | 1 | Reserved (Note) | Note: Don't write into this register, writing into this register can cause malfunction - 1. Inactive means outputs are held LOW and are disabled from switching. - 2. Latched Frequency Selects (FS#) will be inverted logic load of the input frequency select pin conditions. ### ICS9248-172 #### **Advance Information** ### **Absolute Maximum Ratings** Supply Voltage ...... 5.5 V Logic Inputs . . . . . . . . . . GND –0.5 V to $V_{DD}$ +0.5 V Ambient Operating Temperature . . . . . . 0°C to +70°C Stresses above those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only and functional operation of the device at these or any other conditions above those listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. ## Electrical Characteristics - Input/Supply/Common Output Parameters $T_A = 0 - 70^{\circ}$ C; Supply Voltage $V_{DD} = 3.3$ V, $V_{DDL} = 2.5$ V +/-5% (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|-------------------------|--------------------------------------------------|---------------|--------|---------------|-----------| | Input High Voltage | $V_{IH}$ | | 2 | | $V_{DD}$ +0.3 | V | | Input Low Voltage | $V_{\mathrm{IL}}$ | | $V_{SS}$ -0.3 | | 0.8 | V | | Input High Current | I <sub>IH</sub> | $V_{IN} = V_{DD}$ | | > | 5 | $\mu^{A}$ | | Input Low Current | I <sub>IL1</sub> | $V_{IN} = 0$ V; Inputs with no pull-up resistors | -5 | | | $\mu^{A}$ | | Input Low Current | $I_{IL2}$ | $V_{IN} = 0$ V; Inputs with pull-up resistors | -200 | | | $\mu^{A}$ | | Operating | I <sub>DD3.3OP66</sub> | C <sub>L</sub> = 0 pF; Select @ 66MHz | | | 77 | mA | | Supply Current | I <sub>DD3.3OP100</sub> | $C_L = 0 \text{ pF}$ ; Select @ 100MHz | | | 100 | 1112 \$ | | Input frequency | Fi | $V_{DD} = 3.3 \text{ V};$ | 12 | | 16 | MHz | | Input Capacitance <sup>1</sup> | C <sub>IN</sub> | Logic Inputs | | | 5 | pF | | | C <sub>INX</sub> | X1 & X2 pins | 27 | | 45 | pF | | Clk Stabilization <sup>1</sup> | T <sub>STAB</sub> | From $V_{DD} = 3.3 \text{ V}$ to 1% target Freq. | 2 | $\sim$ | 3 | ms | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ### **Electrical Characteristics - CPUCLK** $T_A = 0 - 70^{\circ} \text{ C}$ ; $V_{DD} = 3.3 \text{ V} + /-5\%$ , $V_{DDL} = 2.5 \text{ V} + /-5\%$ ; $C_L = 20 \text{ pF}$ (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------|-------------------------------|--------------------------------------------------|-----|-----|-----|-------| | Output High Voltage | $V_{OH2B}$ | $I_{OH} = -12.0 \text{ mA}$ | 2 | | | V | | Output Low Voltage | V <sub>OL2B</sub> | $I_{OL} = 12 \text{ mA}$ | | | 0.4 | V | | Output High Current | $I_{OH2B}$ | $V_{OH} = 1.7 \text{ V}$ | | | -19 | mA | | Output Low Current | $I_{OL2B}$ | $V_{OL} = 0.7 \text{ V}$ | 19 | | | mA | | Rise Time | t <sub>r2B</sub> <sup>1</sup> | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.0 \text{ V}$ | | | 1.6 | ns | | Fall Time | $t_{f2B}^{1}$ | $V_{OH} = 2.0 \text{ V}, V_{OL} = 0.4 \text{ V}$ | | | 1.6 | ns | | Duty Cycle | $d_{t2B}^{1}$ | $V_T = 1.25 \text{ V}$ | 45 | | 55 | % | | Skew | $t_{sk2B}^{1}$ | $V_T = 1.25 \text{ V}$ | | | 250 | ps | | Jitter, Cycle-to-cycle | t <sub>jcyc-cyc2B</sub> 1 | $V_T = 1.25 \text{ V}$ | | | 250 | ps | | Jitter, One Sigma | $t_{j1s2B}^{1}$ | $V_T = 1.25 \text{ V}$ | | | 150 | ps | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ### **Electrical Characteristics - PCICLK** $T_A = 0 - 70^{\circ} \text{ C}; V_{DD} = 3.3 \text{ V} + /-5\%, V_{DDL} = 2.5 \text{ V} + /-5\%; C_L = 30 \text{ pF (unless otherwise stated)}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|--------------------------------------|--------------------------------------------------|------|-----|-----|-------| | Output High Voltage | Voh1 | $I_{OH} = -11 \text{ mA}$ | 2.4 | | | V | | Output Low Voltage | Vol1 | $I_{OL} = 9.4 \text{ mA}$ | | | 0.4 | V | | Output High Current | Іон1 | $V_{OH} = 2.0 \text{ V}$ | | | -22 | mA | | Output Low Current | Iol1 | $V_{OL} = 0.8 \text{ V}$ | 25 | | | mA | | Rise Time <sup>1</sup> | $t_{r1}$ | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.4 \text{ V}$ | | | 2 | ns | | Fall Time | tn | $V_{OH} = 2.4 \text{ V}, V_{OL} = 0.4 \text{ V}$ | | | 2 | ns | | Duty Cycle <sup>1</sup> | d <sub>t1</sub> | $V_T = 1.5 \text{ V}$ | 45 | | 55 | % | | Skew <sup>1</sup> | tsk1 | $V_T = 1.5 \text{ V}$ | | | 500 | ps | | Jitter, Cycle-to-cycle | t <sub>jcyc-cyc2B</sub> <sup>1</sup> | $V_T = 1.5 \text{ V}$ | | | 250 | ps | | Jitter, One Sigma <sup>1</sup> | t <sub>j1s1</sub> | $V_T = 1.5 \text{ V}$ | | | 150 | ps | | Jitter, Absolute <sup>1</sup> | tjabs1 | $V_T = 1.5 \text{ V}$ | -500 | | 500 | ps | Guaranteed by design, not 100% tested in production. ### **Electrical Characteristics - SDRAM** $T_A = 0 - 70^{\circ} \text{ C}; V_{DD} = 3.3 \text{ V} + /-5\%, V_{DDL} = 2.5 \text{ V} + /-5\%; C_L = 30 \text{ pF (unless otherwise stated)}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------|---------------|--------------------------------------------------|-----|-----|-----|-------| | Output High Voltage | $V_{OH3}$ | $I_{OH} = -28 \text{ mA}$ | 2.4 | | / | V | | Output Low Voltage | $V_{OL3}$ | $I_{OL} = 23 \text{ mA}$ | | | 0.4 | V | | Output High Current | $I_{OH3}$ | $V_{OH} = 2.0 \text{ V}$ | . ( | | -54 | mA | | Output Low Current | $I_{OL3}$ | $V_{OL} = 0.8 \text{ V}$ | 41 | | | mA | | Rise Time | $T_{r3}^{-1}$ | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.4 \text{ V}$ | | | 2 | ns | | Fall Time | $T_{f3}^{-1}$ | $V_{OH} = 2.4 \text{ V}, V_{OL} = 0.4 \text{ V}$ | | | 2 | ns | | Duty Cycle | $D_{t3}^{1}$ | $V_T = 1.5 \text{ V}$ | 45 | | 55 | % | | Skew <sup>1</sup> | Tsk1 | $V_T = 1.5 \text{ V}$ | | | 250 | ps | | Propagation Delay | Tprop | VT = 1.5 V | | | 5 | ns | <sup>&</sup>lt;sup>1</sup>Guarenteed by design, not 100% tested in production. ## **Electrical Characteristics - IOAPIC** $T_A = 0 - 70^{\circ} \text{ C}; V_{DD} = 3.3 \text{ V} + /-5\%, V_{DDL} = 2.5 \text{ V} + /-5\%; C_L = 20 \text{ pF (unless otherwise stated)}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|--------------------|--------------------------------------------------|-----|-----|-----|-------| | Output High Voltage | V <sub>OH4B</sub> | $I_{OH} = -12 \text{ mA}$ | 2 | | | V | | Output Low Voltage | Vol4B | $I_{OL} = 12 \text{ mA}$ | > | | 0.4 | V | | Output High Current | Іон4в | Voн = 1.7 V | | | -19 | mA | | Output Low Current | I <sub>OL4B</sub> | $V_{OL} = 0.7 \text{ V}$ | 19 | | | mA | | Rise Time <sup>1</sup> | Tr4B | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.0 \text{ V}$ | | | 2 | ns | | Fall Time <sup>1</sup> | Тив | $V_{OH} = 2.0 \text{ V}, V_{OL} = 0.4 \text{ V}$ | | | 2 | ns | | Duty Cycle <sup>1</sup> | D <sub>t4B</sub> | $V_T = 1.25 \text{ V}$ | 45 | | 55 | % | | Jitter, One Sigma <sup>1</sup> | T <sub>j1s4B</sub> | $V_T = 1.25 \text{ V}$ | | | 0.5 | ns | | Jitter, Absolute <sup>1</sup> | Tjabs4B | $V_T = 1.25 \text{ V}$ | -1 | | 1 | ns | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. Electrical Characteristics - 24MHz, 48MHz, REF $T_A$ = 0 - 70° C; $V_{DD}$ = 3.3 V +/-5%, $V_{DDL}$ = 2.5 V +/-5%; $C_L$ = 20 pF (unless otherwise stated) | | | | | | . \ \ / | / | |--------------------------------|------------------|-----------------------------------------------------------|-----|-----|---------|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | Output High Voltage | V <sub>OH5</sub> | $I_{OH} = -16 \text{ mA}$ | 2.4 | | ファ | V | | Output Low Voltage | Vol5 | $I_{OL} = 9 \text{ mA}$ | | | 0.4 | V | | Output High Current | Іон5 | $V_{OH} = 2.0 \text{ V}$ | | | -22 | mA | | Output Low Current | I <sub>OL5</sub> | $V_{OL} = 0.8 \text{ V}$ | 16 | | | mA | | Rise Time <sup>1</sup> | t <sub>r5</sub> | $V_{\rm OL} = 0.4 \text{V}, V_{\rm OH} = 2.4 \text{V}$ | | | 2 | ns | | Fall Time <sup>1</sup> | t <sub>5</sub> | $V_{OH} = 2.4 \text{ V}, V_{OL} = 0.4 \text{ V}$ | | | 2 | ns | | Duty Cycle <sup>1</sup> | d <sub>t5</sub> | $V_T = 1.5 \text{ V}$ | 45 | | 55 | % | | Jitter, One Sigma <sup>1</sup> | tj1s5 | $V_T = 1.5 \text{ V}$ | | | 0.5 | ns | | Jitter, Absolute <sup>1</sup> | tjabs5 | $V_T = 1.5 \text{ V}$ | -1 | | _1 | ns | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. # General I<sup>2</sup>C serial interface information The information in this section assumes familiarity with I<sup>2</sup>C programming. For more information, contact ICS for an I<sup>2</sup>C programming application note. #### **How to Write:** - Controller (host) sends a start bit. - Controller (host) sends the write address D2 (H) - ICS clock will acknowledge - Controller (host) sends a dummy command code - ICS clock will acknowledge - Controller (host) sends a dummy byte count - ICS clock will acknowledge - Controller (host) starts sending first byte (Byte 0) through byte 6 - ICS clock will acknowledge each byte one at a time. - Controller (host) sends a Stop bit | How to Write: | | | | | | |--------------------|----------------------|--|--|--|--| | Controller (Host) | ICS (Slave/Receiver) | | | | | | Start Bit | , | | | | | | Address | | | | | | | D2 <sub>(H)</sub> | | | | | | | | ACK | | | | | | Dummy Command Code | | | | | | | | ACK | | | | | | Dummy Byte Count | | | | | | | | ACK | | | | | | Byte 0 | | | | | | | | ACK | | | | | | Byte 1 | | | | | | | | ACK | | | | | | Byte 2 | | | | | | | | ACK | | | | | | Byte 3 | | | | | | | | A CK | | | | | | Byte 4 | | | | | | | | A CK | | | | | | Byte 5 | | | | | | | | ACK | | | | | | Byte 6 | | | | | | | | ACK | | | | | | Byte 7 | | | | | | | | ACK | | | | | | Stop Bit | | | | | | #### How to Read: - Controller (host) will send start bit. - Controller (host) sends the read address D3 (H) - ICS clock will acknowledge - ICS clock will send the byte count - Controller (host) acknowledges - ICS clock sends first byte (Byte 0) through byte 7 - Controller (host) will need to acknowledge each byte - Controller (host) will send a stop bit How to Poad: | How to | Read: | |-------------------|----------------------| | Controller (Host) | ICS (Slave/Receiver) | | Start Bit | | | Address | | | D3 <sub>(H)</sub> | | | | ACK | | | Byte Count | | ACK | | | | Byte 0 | | ACK | | | | Byte 1 | | ACK | | | | Byte 2 | | ACK | | | | Byte 3 | | ACK | | | | Byte 4 | | ACK | | | | Byte 5 | | ACK | | | | Byte 6 | | ACK | | | | Byte 7 | | Stop Bit | | - 1. The ICS clock generator is a slave/receiver, I<sup>2</sup>C component. It can read back the data stored in the latches for verification. **Read-Back will support Intel PIIX4 "Block-Read" protocol**. - 2. The data transfer rate supported by this clock generator is 100K bits/sec or less (standard mode) - 3. The input is operating at 3.3V logic levels. - 4. The data byte format is 8 bit bytes. - 5. To simplify the clock generator I<sup>2</sup>C interface, the protocol is set to use only "Block-Writes" from the controller. The bytes must be accessed in sequential order from lowest to highest byte with the ability to stop after any complete byte has been transferred. The Command code and Byte count shown above must be sent, but the data is ignored for those two bytes. The data is loaded until a Stop sequence is issued. - 6. At power-on, all registers are set to a default condition, as shown. ### Shared Pin Operation - Input/Output Pins The I/O pins designated by (input/output) on the ICS9248-172 serve as dual signal functions to the device. During initial power-up, they act as input pins. The logic level (voltage) that is present on these pins at this time is read and stored into a 5-bit internal data latch. At the end of Power-On reset, (see AC characteristics for timing values), the device changes the mode of operations for these pins to an output function. In this mode the pins produce the specified buffered clocks to external loads. To program (load) the internal configuration register for these pins, a resistor is connected to either the VDD (logic 1) power supply or the GND (logic 0) voltage potential. A 10 Kilohm (10K) resistor is used to provide both the solid CMOS programming voltage needed during the power-up programming period and to provide an insignificant load on the output clock during the subsequent operating period. Figure 1 shows a means of implementing this function when a switch or 2 pin header is used. With no jumper is installed the pin will be pulled high. With the jumper in place the pin will be pulled low. If programmability is not necessary, than only a single resistor is necessary. The programming resistors should be located close to the series termination resistor to minimize the current loop area. It is more important to locate the series termination resistor close to the driver than the programming resistor. Fig. 1 ### PCI\_STOP# Timing Diagram PCI\_STOP# is an asynchronous input to the ICS9248-172. It is used to turn off the PCICLK clocks for low power operation. PCI\_STOP# is synchronized by the ICS9248-172 internally. The minimum that the PCICLK clocks are enabled (PCI\_STOP# high pulse) is at least 10 PCICLK clocks. PCICLK clocks are stopped in a low state and started with a full high pulse width guaranteed. PCICLK clock on latency cycles are only one rising PCICLK clock off latency is one PCICLK clock. - 1. All timing is referenced to the Internal CPUCLK (defined as inside the ICS9248-172 device.) - 2. PCI\_STOP# is an asynchronous input, and metastable conditions may exist. This signal is required to be synchronized inside the ICS9248-172. - 3. All other clocks continue to run undisturbed. - 4. CPU STOP# is shown in a high (true) state. ### **PD# Timing Diagram** The power down selection is used to put the part into a very low power state without turning off the power to the part. PD# is an asynchronous active low input. This signal needs to be synchronized internal to the device prior to powering down the clock synthesizer. Internal clocks are not running after the device is put in power down. When PD# is active low all clocks need to be driven to a low value and held prior to turning off the VCOs and crystal. The power up latency needs to be less than 3 mS. The power down latency should be as short as possible but conforming to the sequence requirements shown below. PCI\_STOP# and CPU\_STOP# are considered to be don't cares during the power down operations. The REF and 48MHz clocks are expected to be stopped in the LOW state as soon as possible. Due to the state of the internal logic, stopping and holding the REF clock outputs in the LOW state may require more than one clock cycle to complete. - 1. All timing is referenced to the Internal CPUCLK (defined as inside the ICS9248-172 device). - 2. As shown, the outputs Stop Low on the next falling edge after PD# goes low. - 3. PD# is an asynchronous input and metastable conditions may exist. This signal is synchronized inside this part. - 4. The shaded sections on the VCO and the Crystal signals indicate an active clock. - 5. Diagrams shown with respect to 133MHz. Similar operation when CPU is 100MHz. ### CPU\_STOP# Timing Diagram CPU\_STOP# is an asychronous input to the clock synthesizer. It is used to turn off the CPU clocks for low power operation. CPU\_STOP# is synchronized by the ICS9248-172. The minimum that the CPU clock is enabled (CPU\_STOP# high pulse) is 100 CPU clocks. All other clocks will continue to run while the CPU clocks are disabled. The CPU clocks will always be stopped in a low state and start in such a manner that guarantees the high pulse width is a full pulse. CPU clock on latency is less than 4 CPU clocks and CPU clock off latency is less than 4 CPU clocks. - 1. All timing is referenced to the internal CPU clock. - 2. CPU\_STOP# is an asynchronous input and metastable conditions may exist. This signal is synchronized to the CPU clocks inside the ICS9248-172. - 3. All other clocks continue to run undisturbed. 300 mil SSOP | SYMBOL | In Milli | meters | In In | ches | |--------|----------------|-------------|-------------------|-------| | | COMMON D | IMENSIONS | COMMON DIMENSIONS | | | | MIN | MAX | MIN | MAX | | Α | 2.413 | 2.794 | .095 | .110 | | A1 | 0.203 | 0.406 | .008 | .016 | | b | 0.203 | 0.343 | .008 | .0135 | | С | 0.127 | 0.254 | .005 | .010 | | D | SEE VARIATIONS | | SEE VARIATIONS | | | Е | 10.033 | 10.668 | .395 | .420 | | E1 | 7.391 | 7.595 | .291 | .299 | | е | 0.635 | 0.635 BASIC | | BASIC | | h | 0.381 | 0.635 | .015 | .025 | | L | 0.508 | 1.016 | .020 | .040 | | N | SEE VARIATIONS | | SEE VARIATIONS | | | α | 0° | 8° | 0° | 8° | #### **VARIATIONS** | N | D m | nm. | D (ii | nch) | |----|--------|--------|--------------|--------| | IN | MIN | MAX | MIN | MAX | | 48 | 15.748 | 16.002 | .620 | .630 | | | | | IEDEC MO-118 | 6/1/00 | JEDEC MO-118 6/1/00 DOC# 10-0034 REV B # **Ordering Information** ICS9248yF-172-T 6.10 mm. Body, 0.50 mm. pitch TSSOP (240 mil) (0.020 mil) | SYMBOL | In Milli | meters | In In | ches | |--------|----------------|-----------|------------------|----------| | | COMMON D | IMENSIONS | COMMON DIMENSION | | | | MIN | MAX | MIN | MAX | | Α | - | 1.20 | 1 | .047 | | A1 | 0.05 | 0.15 | .002 | .006 | | A2 | 0.80 | 1.05 | .032 | .041 | | b | 0.17 | 0.27 | .007 | .011 | | С | 0.09 | 0.20 | .0035 | .008 | | D | SEE VAR | RIATIONS | SEE VARIATIONS | | | Е | 8.10 E | BASIC | 0.319 | | | E1 | 6.00 | 6.20 | .236 | .244 | | е | 0.50 | BASIC | 0.020 BASIC | | | L | 0.45 | 0.75 | .018 | .30 | | N | SEE VARIATIONS | | SEE VAR | RIATIONS | | α | 0° | 8° | 0° | 8° | | aaa | - | 0.10 | - | .004 | #### **VARIATIONS** | MIN MAX MIN MAX 48 12.40 12.60 .488 .496 | NI | D m | nm. | D (ii | nch) | |------------------------------------------|----|-------|-------|-------|------| | 48 12.40 12.60 .488 .496 | IN | MIN | MAX | MIN | MAX | | 12 12 12 12 12 11 11 11 11 11 11 11 11 1 | 48 | 12.40 | 12.60 | .488 | .496 | MO-153 JEDEC Doc.# 10-0039 # **Ordering Information** ICS9248yG-172-T