**UNDER DEVELOPMENT** TOSHIBA BIPOLAR LINEAR INTEGRATED CIRCUIT SILICON MONOLITHIC # T A 2 1 2 2 A F N ## RF AMPLIFIER FOR DIGITAL SERVO CD SYSTEM TA2122AFN is a 3-beam type PUH and 1-beam type PUH compatible RF Amplifier for Digital Servo to be used in the CD system. In combination with a CMOS single chip processor TC9432AF, TC9462F and TC9495F, a CD system can be composed very simply. #### **FEATURES** - Built in amplifier for reference (VREF, 2VREF) supply. - Built in Auto Laser Power Control circuit. - Built in RF amplifier. - Built in focus error amp and tracking error amp. - Built in sub-beam adder signal amplifier. - Capable of tracking balance control with TC9432AF, TC9462F and TC9495F. - Capable of RF gain adjustment circuit with TC9432AF, TC9462F and TC9495F. - Built in signal amplifier for track counter. - Capable of 4 times speed operation. - 30 pin mini flat package. Weight: 0.17 g (Typ.) The information contained herein is subject to change without notice. TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. The products described in this document are subject to the foreign exchange and foreign trade laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained berein is subject to change without notice. ### **BLOCK DIAGRAM** # PIN FUNCTION | PIN<br>No. | SYMBOL | 1/0 | FUNCTIONAL DESCRIPTION | REMARK | |------------|------------------|-----|-------------------------------------------------------------------------------------------------------------|------------------------------------------------| | 1 | V <sub>CC1</sub> | | Power supply input terminal | _ | | 2 | FNI | 1 | Main beam I-V amp input terminal | Connected to pin diode A, C | | 3 | FPI | 1 | Main beam I-V amp input terminal | Connected to pin diode B, D | | 4 | TNI | 1 | Sub beam I-V amp input terminal | Connected to pin diode E | | 5 | TPI | 1 | Sub beam I-V amp input terminal | Connected to pin diode F | | 6 | MDI | ı | Monitor photo diode amp input terminal | Connected to monitor photo diode | | 7 | LDO | 0 | Laser diode amp output terminal | Connected to laser control circuit | | 8 | SEL | I | Laser diode control signal input terminal and APC circuit ON/OFF control signal input terminal | 3 signal input<br>(V <sub>CC</sub> , Hiz, GND) | | 9 | TEB | ı | Tracking error balance adjustment signal input terminal Controlled by 3 PWM signal (PWM carrier = 88.2 kHz) | 3 signal input<br>(2VR, VR, GND) | | 10 | 2VRO | 0 | Reference voltage (2VR) output terminal 2VR = 4.2 V when V <sub>CC</sub> = 5 V | - | | 11 | TEP | I | TE amp positive input terminal | _ | | 12 | TEN | ı | TE amp negative input terminal | Connected to TEO through feedback register | | 13 | TEO | 0 | TE error signal output terminal | _ | | 14 | SBAD | 0 | Sub beam adder signal output terminal | _ | | 15 | $V_{CC2}$ | _ | Power supply input terminal | _ | | 16 | GND2 | _ | Ground terminal | _ | | 17 | RFDC | 0 | RF signal peak detect output terminal | _ | | 18 | FEO | 0 | Focus error signal output terminal | _ | | 19 | FEN | ı | FE amp negative input terminal | Connected to FEO through feedback register | | 20 | VRIPPLE | 0 | Reference voltage (2VR) filter capacitor connecting terminal | _ | | 21 | VRO | 0 | Reference voltage (VR) output terminal $VR = 2.1 V$ when $V_{CC} = 5 V$ | _ | | 22 | RFRP | 0 | Track count signal output terminal | _ | | 23 | RFIS | I | RFRP detect circuit input terminal | Connected to RFO through condenser | | 24 | GVSW | ı | TE amp gain control signal input terminal | 3 signal input<br>(V <sub>CC</sub> , Hiz, GND) | | 25 | RFGO | 0 | RF gain signal output terminal | _ | | 26 | RFGC | I | RF amplitude adjustment control signal input terminal Controlled by 3 PWM signal (PWM carrier = 88.2 kHz) | Input range : VR ± 2.1 V | | 27 | AGCI | ı | RF signal amplitude adjustment amp input terminal | Connected to RFO through condenser | | 28 | RFO | 0 | RF signal output terminal | _ | | 29 | RFN | 1 | RF amp negative input terminal | _ | | 30 | GND1 | | Ground terminal | | Weight: 0.17 g (Typ.)