# 8097JF/8397JF/8797JF COMMERCIAL/EXPRESS **HMOS MICROCONTROLLER** 8797JF: an 8097JF with 16 Kbytes of On-Chip EPROM 8397JF: an 8097JF with 16 Kbytes of On-Chip ROM - 232 Byte Register File - 256 Bytes XRAM for Code - 10-Bit A/D Converter with S/H - Five 8-Bit I/O Ports - 20 Interrupt Sources - Pulse-Width Modulated Output - ROM/EPROM Lock - Run-Time Programmable EPROM (OTP) - **Extended Temperature Available** - High Speed I/O Subsystem - Full Duplex Serial Port - Dedicated Baud Rate Generator - 6.25 µs 16 x 16 Multiply - 6.25 µs 32/16 Divide - 16-Bit Watchdog Timer - Four 16-Bit Software Timers - Two 16-Bit Counter/Timers - **Extended Burn-In Available** The MCS 96 microcontroller family of 16-bit microcontrollers consists of many members, all of which are designed for high-speed control functions. The MCS-96 family members produced using Intel's HMOS-III process are described in this data sheet. The CPU supports bit, byte, and word operations. Thirty-two bit double-words are supported for a subset of the instruction set. With a 12 MHz input frequency the 8097JF can do a 16-bit addition in 1.0 µs and a 16 x 16-bit multiply or 32/16 divide in 6.25 µs. Instruction execution times average 1 to 2 µs in typical applications. Four high-speed trigger inputs are provided to record the times at which external events occur. Six high-speed pulse generator outputs are provided to trigger external events at preset times. The high-speed output unit can simultaneously perform software timer functions. Up to four 16-bit software timers can be in operation at once. The on-chip A/D converter includes a Sample and Hold, and converts up to 8 multiplexed analog input channels to 10-bit digital values. With a 12 MHz crystal, each conversion takes 22 $\mu s$ . Also provided on-chip are a serial port, a Watchdog Timer and a pulse-width modulated output signal. With the commercial (standard) temperature option, operational characteristics are guaranteed over the temperature range of 0°C to +70°C. With the extended temperature range option, operational characteristics are guaranteed over the temperature range of -40°C to +85°C. Unless otherwise noted, the specifications are the same for both options. With the extended burn-in option, the burn-in is dynamic for a minimum time of 160 hours at 125°C with V<sub>CC</sub> = $5.5V~\pm~0.5V$ , following the guidelines in MIL-STD-883, Method 1015. See the Packaging information for extended temperature and extended burn-in designators. November 1994 Order Number: 270795-006 **■■ 4826175 0144663 980 ■** Figure 1. 8X97JF Block Diagram Figure 2. 8X97JF Memory Map 4826175 O144664 817 **III** PRELIMINARY #### **PACKAGING** The 8097JF is available in 64-pin and 68-pin packages, with and without on-chip ROM or EPROM. The 8097JF numbering system is shown in Figure 3. Figures 5–6 show the pinouts for the 64- and 68-pin packages. The 64-pin version is offered in a Shrink-DIP package while the 68-pin versions come in a Plastic Leaded Chip Carrier (PLCC). #### **8X97JF PACKAGING** | | tory | C | PU | User Prog | rammable | |--------|------------|--------|--------|-----------|----------| | Maske | Masked ROM | | | | TP | | 68-Pin | 64-Pin | 68-Pin | 64-Pin | 68-Pin | 64-Pin | | 8397JF | 8397JF | 8097JF | 8097JF | 8797JF | 8797JF | Figure 3. The 8097JF Family Nomenclature Package Designators: **Prefix Designators:** N = PLCC U = Shrink DIP T = Extended Temperature L = Extended Temperature with 160 hrs Burn-in | Package Type | $\theta_{ja}$ | $\theta_{jc}$ | |----------------|---------------|---------------| | 68L PLCC | 37°C/W | 13°C/W | | 64L Shrink DIP | 56°C/W | | Figure 4. 8X97JF Thermal Characteristics All thermal impedance data is approximate for static air conditions a 1W of power dissipation. Values will change depending on operating conditions and application. See the Intel *Packaging Handbook* (Order Number 240800) for a description of Intel's thermal impedance test methodology. Figure 5. 68-Pin PLCC Package Figure 6. Shrink-DIP Package # PIN DESCRIPTIONS | Symbol | Name and Function | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CC</sub> | Main supply voltage (5V). | | V <sub>SS</sub> | Digital circuit ground (0V). There are two VSS pins, both of which must be connected. | | V <sub>PD</sub> | RAM standby supply voltage (5V). This voltage must be present during normal operation. In a Power Down condition (i.e., $V_{CC}$ drops to zero), if RESET is activated before $V_{CC}$ drops below spec and $V_{PD}$ continues to be held within spec., the top 16 bytes in the Register File will retain their contents. | | V <sub>REF</sub> | Reference voltage for the A/D converter (5V). $V_{REF}$ is also the supply voltage to the analog portion of the A/D converter and the logic used to read Port 0. Must be connected to use A/D or Port 0. | | ANGND | Reference ground for the A/D converter. Must be held at nominally the same potential as $V_{\rm SS}$ . | | V <sub>PP</sub> | Programming voltage for the EPROM devices. It should be $\pm$ 12.75V for programming and will float to 5V otherwise. It should not be above $V_{CC}$ for ROM or CPU devices. This pin must be left floating in the application circuit for EPROM devices. | | XTAL1 | Input of the oscillator inverter and of the internal clock generator. | | XTAL2 | Output of the oscillator inverter. | | CLKOUT* | Output of the internal clock generator. The frequency of CLKOUT is $1/3$ the oscillator frequency. It has a 33% duty cycle. | | RESET | Reset input to the chip. Input low for a minimum of 10 XTAL1 cycles to reset the chip. The subsequent low-to-high transition re-synchronizes CLKOUT and commences a 10-state-time RESET sequence. | | BUSWIDTH* | Input for bus width selection. If CCR bit 1 is a one, this pin selects the bus width for the bus cycle in progress. If BUSWIDTH is a 1, a 16-bit bus cycle occurs. If BUSWIDTH is a 0 an 8-bit cycle occurs. If CCR bit 1 is a 0, the bus is always an 8-bit bus. If this pin is left unconnected, it will rise to $V_{\rm CC}$ . | | NMI* | A positive transition causes a vector to external memory location 0000H. | | INST* | Output high during an external memory read indicates the read is an instruction fetch. INST is valid throughout the bus cycle. | | EA | Input for memory select (External Access). $\overline{\text{EA}}$ equal to a TTL-high causes memory accesses to locations 2000H through 5FFF to be directed to on-chip ROM/EPROM. $\overline{\text{EA}}$ equal to a TTL-low causes accesses to these locations to be directed to off-chip memory. $\overline{\text{EA}} = +12.75\text{V}$ causes the device to enter the Programming Mode. | | ALE/ADV | Address Latch Enable or Address Valid output, as selected by CCR. Both pin options provide a latch to demultiplex the address from the address/data bus. When the pin is ADV, it goes inactive high at the end of the bus cycle. ALE/ADV is activated only during external memory accesses. | | RD | Read signal output to external memory. $\overline{\text{RD}}$ is activated only during external memory reads. | | WR/WRL | Write and Write Low output to external memory, as selected by the CCR. WR will go low for every external write, while WRL will go low only for external writes where an even byte is being written. WR/WRL is activated only during external memory writes. | | BHE/WRH | Bus High Enable or Write High output to external memory, as selected by the CCR. BHE will go low for external writes to the high byte of the data bus. WRH will go low for external writes where an odd byte is being written. BHE/WRH is activated only during external memory writes. | <sup>\*</sup>Not available on Shrink-DIP Package 4-50 **4826175 0144668 462** Preliminary # PIN DESCRIPTIONS (Continued) | Symbol | Name and Function | |---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | READY | Ready input to lengthen external memory cycles. If the pin is low prior to the falling edge of CLKOUT, the memory controller goes into a wait mode until the next positive transition of CLKOUT occurs with READY high. When the external memory is not being used, READY has no effect. Internal control of the number of wait states inserted into a bus cycle held not ready is available in the CCR. | | HSI | Inputs to High Speed Input Unit. Four HSI pins are available: HSI.0, HSI.1, HSI.2 and HSI.3. Two of them (HSI.2 and HSI.3) are shared with the HSO Unit. | | HSO | Outputs from High Speed Output Unit. Six HSO pins are available: HSO.0, HSO.1, HSO.2, HSO.3, HSO.4 and HSO.5. Two of them (HSO.4 and HSO.5) are shared with the HSI Unit. | | Port 0 | 8-bit high impedance input-only port. These pins can be used as digital inputs and/or as analog inputs to the on-chip A/D converter. | | Port 1 | 8-bit quasi-bidirectional I/O port. | | Port 2 | 8-bit multi-functional port. Six of its pins are shared with other functions in the 8096JF, the remaining 2 are quasi-bidirectional. These pins are also used to input and output control signals on EPROM devices in Programming Mode. | | Ports 3 and 4 | 8-bit bidirectional I/O ports with open drain outputs. These pins are shared with the multiplexed address/data bus, which has strong internal pull-ups. Ports 3 and 4 are also used as a command, address and data path by EPROM devices operating in the Programming Mode. | | PMODE | Determines the EPROM programming mode. | | PACT | A low signal in Auto Programming Mode indicates that programming is in progress. A high signal indicates programming is complete. | | PVAL | A low signal in Auto Programming Mode indicates that the device programmed correctly. | | SALE | A falling edge in Auto Programming Mode indicates that Ports 3 and 4 contain valid programming address/command information (output from master). | | SPROG | A falling edge in Auto Programming Mode indicates that Ports 3 and 4 contain valid programming data (output from master). | | SID | Assigns a pin of Ports 3 and 4 to each slave to pass programming verification. | | PALE | A falling edge in Slave Programming Mode and Auto Configuration Byte Programming Mode indicates that Ports 3 and 4 contain valid programming address/command information (input to slave). | | PROG | A falling edge in Slave Programming Mode indicates that Ports 3 and 4 contain valid programming data (input to slave). | | PVER | A high signal in Slave Programming Mode and Auto Configuration Byte Programming Mode indicates the byte programmed correctly. | | PVAL | A high signal in Slave Programming Mode indicates the device programmed correctly. | | PDO | A low signal in Slave Programming Mode indicates that the PROG pulse was applied for longer than allowed. | # ELECTRICAL CHARACTERISTICS ABSOLUTE MAXIMUM RATINGS\* | Ambient Temperature Under Bias55°C to +125°C | |------------------------------------------------------------| | Storage Temperature60°C to +150°C | | Voltage from EA or Vpp<br>to Vss or ANGND0.3V to +13.0V | | Voltage from Any Other Pin to VSS or ANGND0.3V to +7.0V(1) | | Average Output Current from Any Pin10 mA | | Power Dissipation <sup>(2)</sup> 1.5W | NOTICE: This data sheet contains preliminary information on new products in production. It is valid for the devices indicated in the revision history. The specifications are subject to change without notice. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### NOTES: - 1. This includes $V_{\mbox{\footnotesize{PP}}}$ and $\overline{\mbox{\footnotesize{EA}}}$ on ROM and CPU only devices. - 2. Power dissipation is based on package heat transfer characteristics, not device power consumption. # **OPERATING CONDITIONS** (All characteristics specified in this data sheet apply to these operating conditions unless otherwise noted.) | Symbol | Parameter | Min | Max | Units | |------------------|-------------------------------------------------|------|------|-------| | TA | Ambient Temperature Under Bias Commercial Temp. | 0 | + 70 | °C | | TA | Ambient Temperature Under Bias Extended Temp. | -40 | + 85 | °C | | V <sub>CC</sub> | Digital Supply Voltage | 4.50 | 5.50 | ٧ | | V <sub>REF</sub> | Analog Supply Voltage | 4.50 | 5.50 | ٧ | | Fosc | Oscillator Frequency | 6.0 | 12 | MHz | | V <sub>PD</sub> | Power-Down Supply Voltage | 4.50 | 5.50 | V | #### NOTE: ANGND and VSS should be nominally at the same potential. # DC CHARACTERISTICS | Symbol | Parameter | Min | Max | Units | Test Conditions | |------------------|---------------------------------------------------------|------|-------|-------|------------------------------------| | Icc | V <sub>CC</sub> Supply Current <b>Commercial</b> Temp. | | 300 | mA | All Outputs | | Icc | V <sub>CC</sub> Supply Current <b>Extended</b> Temp. | | 330 | mA | Disconnected | | Icc | V <sub>CC</sub> Supply Current (T <sub>A</sub> ≥ 70°C) | | 245 | mA | | | I <sub>PD</sub> | V <sub>PD</sub> Supply Current | | 1 | mA | Normal operation<br>and Power-Down | | REF | V <sub>REF</sub> Supply Current <b>Commercial</b> Temp. | | 8 | mA | | | IREF | V <sub>REF</sub> Supply Current <b>Extended</b> Temp. | | 10 | mA | | | V <sub>IL</sub> | Input Low Voltage | -0.3 | + 0.8 | V | | | V <sub>IL1</sub> | Input Low Voltage, RESET Commercial Temp. | -0.3 | + 0.8 | V | | | V <sub>IL1</sub> | Input Low Voltage, RESET Extended Temp. | -0.3 | + 0.7 | V | | 4-52 **■ 4826175 0144670 010 <b>■** Preliminary # DC CHARACTERISTICS (Continued) | Symbol | Parameter | Min | Max | Units | <b>Test Conditions</b> | |------------------|-----------------------------------------------------------------------------------|-------|-----------------------|----------|---------------------------------------------| | V <sub>IH</sub> | Input High Voltage (Except RESET, NMI, XTAL1) | 2.0 | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>IH1</sub> | Input High Voltage, RESET Rising | 2.4 | V <sub>CC</sub> + 0.5 | V | | | V <sub>IH2</sub> | Input High Voltage, RESET Falling (Hysteresis) | 2.1 | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>IH3</sub> | Input High Voltage, NMI, XTAL1 Commercial Temp. | 2.2 | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>IH3</sub> | Input High Voltage, NMI, XTAL1 Extended Temp. | 2.3 | V <sub>CC</sub> + 0.5 | ٧ | | | l <sub>LI</sub> | Input Leakage Current to each pin of<br>HSI, P3, P4, and to P2.1 | | ±10 | μΑ | $V_{IN} = 0$ to $V_{CC}$ | | I <sub>LI1</sub> | DC Input Leakage Current to each pin of P0 | | +3 | μΑ | $V_{IN} = 0$ to $V_{CC}$ | | l <sub>iH</sub> | Input High Current to EA | | 100 | μΑ | V <sub>IH</sub> = 2.4V | | l <sub>IL</sub> | Input Low Current to each pin of P1, and to P2.6, P2.7 Commercial Temp. | | <b>- 125</b> | μΑ | $V_{IL} = 0.45V$ | | μī | Input Low Current to each pin of P1, and to P2.6, P2.7 Extended Temp. | | - 150 | μΑ | $V_{IL} = 0.45V$ | | l <sub>IL1</sub> | Input Low Current to RESET | -0.25 | -2 | mA | $V_{IL} = 0.45V$ | | I <sub>IL2</sub> | Input Low Current P2.2, P2.3, P2.4,<br>READY, BUSWIDTH | | 50 | μΑ | V <sub>IL</sub> = 0.45V | | V <sub>OL</sub> | Output Low Voltage on Quasi-Bidirectional port pins and P3, P4 when used as ports | | 0.45 | <b>V</b> | I <sub>OL</sub> = 0.8 mA<br>(Note 1) | | V <sub>OL1</sub> | Output Low Voltage on Quasi-Bidirectional port pins and P3, P4 when used as ports | | 0.75 | ٧ | I <sub>OL</sub> = 2.0 mA<br>(Notes 1, 2, 3) | | V <sub>OL2</sub> | Output Low Voltage on Standard Output pins, RESET and Bus/Control Pins | | 0.45 | ٧ | I <sub>OL</sub> = 2.0 mA<br>(Notes 1, 2, 3) | | Vон | Output High Voltage on Quasi-Bidirectional pins | 2.4 | | ٧ | I <sub>OH</sub> = -20 μA<br>(Note 1) | | V <sub>OH1</sub> | Output High Voltage on Standard Output pins and Bus/Control pins | 2.4 | | ٧ | $I_{OH} = -200 \mu\text{A}$ (Note 1) | | l <sub>ОНЗ</sub> | Output High Current on RESET | -50 | | μΑ | V <sub>OH</sub> = 2.4V | | Cs | Pin Capacitance (Any Pin to V <sub>SS</sub> ) | | 10 | рF | F <sub>TEST</sub> = 1.0 MHz | #### NOTES - 1. Quasi-bidirectional pins include those on P1, for P2.6 and P2.7. Standard Output Pins include TXD, RXD (Mode 0 only), PWM and HSO pins. Bus/Control pins include CLKOUT, ALE, BHE, RD, WR, INST and AD0-15. - Maximum current per pin must be externally limited to the following values if V<sub>OL</sub> is held above 0.45V. - IOL on quasi-bidirectional pins and Ports 3 and 4 when used as ports: 4.0 mA - IOL on standard output pins and RESET: 8.0 mA - IOL on Bus/Control pins: 2.0 mA - 3. During normal (non-transient) operation the following limits apply: Total IOL on Port 1 must not exceed 8.0 mA. Total IOL on P2.0, P2.6, RESET and all HSO pins must not exceed 15 mA. Total IOL on Port 3 must not exceed 10 mA. Total IOL on P2.5, P2.7, and Port 4 must not exceed 20 mA. PRELIMINARY # **AC CHARACTERISTICS** Test Conditions: Load Capacitance on Output Pins = 80 pF # TIMING REQUIREMENTS (The system must meet these specifications to work with the 8X97JF) | Symbol | Parameter | Min | Max | Units | |-------------------------|-----------------------------------|-------------------------|-----------------------------|-------| | T <sub>CLYX</sub> (3) | READY Hold after CLKOUT Edge | 0(1) | | ns | | TLLYV | End of ALE/ADV to READY Valid | | 2 T <sub>OSC</sub> - 70 | ns | | T <sub>LLYH</sub> | End of ALE/ADV to READY High | 2 T <sub>OSC</sub> + 40 | 4 T <sub>OSC</sub> - 80 | ns | | T <sub>YLYH</sub> | Non-Ready Time | | 1000 | ns | | T <sub>AVDV</sub> (2) | Address Valid to Input Data Valid | | 5 T <sub>OSC</sub> - 120(4) | ns | | T <sub>RLDV</sub> | RD Active to Input Data Valid | | 3 T <sub>OSC</sub> - 100(4) | ns | | T <sub>RHDX</sub> | Data Hold after RD Inactive | 0 | | ns | | TRHDZ | RD Inactive to Input Data Float | . 0 | T <sub>OSC</sub> - 25 | ns | | T <sub>AVGV</sub> (2,3) | Address Valid to BUSWIDTH Valid | | 2 T <sub>OSC</sub> - 125 | ns | | T <sub>LLGX</sub> (3) | BUSWIDTH Hold after ALE/ADV Low | T <sub>OSC</sub> + 40 | | ns | | T <sub>LLGV</sub> (3) | ALE/ADV Low to BUSWIDTH Valid | | T <sub>OSC</sub> - 100 | ns | | T <sub>RLPV</sub> | Reset Low to Ports Valid | | 10 T <sub>OSC</sub> | ns | #### NOTES: <sup>1.</sup> If the 64-pin device is being used then this timing can be generated by assuming that the CLKOUT falling edge has occurred at 2 ToSc + 55 (TLLCH(max) + TCHCL(max)) after the falling edge of ALE. 2. The term "Address Valid" applies to AD0-15, BHE and INST. <sup>3.</sup> Pins not bonded out on 64-pin devices. 4. If wait states are used, add 3 $T_{OSC}$ \* N where N = number of wait states. # **TIMING RESPONSES** (8X97JF devices meet these specs.) | Symbol | Parameter | Min | Max | Units | |-----------------------|------------------------------------------------|----------------------------|-------------------------|-------| | FXTAL | Oscillator Frequency | 6.0 | 12.0 | MHz | | Tosc | Oscillator Period | 83 | 166 | ns | | T <sub>OHCH</sub> (3) | XTAL1 Rising Edge to Clockout Rising Edge | 0 | 120 | ns | | T <sub>CHCH</sub> (3) | CLKOUT Period | 3 T <sub>OSC</sub> (2) | 3 T <sub>OSC</sub> (2) | ns | | T <sub>CHCL</sub> (3) | CLKOUT High Time | T <sub>OSC</sub> - 35 | T <sub>OSC</sub> + 10 | ns | | T <sub>CLLH</sub> (3) | CLKOUT Low to ALE High | - 30 | + 15 | ns | | T <sub>LLCH</sub> (3) | ALE/ADV Low to CLKOUT High | T <sub>OSC</sub> - 25 | T <sub>OSC</sub> + 45 | ns | | TLHLL | ALE/ADV High Time | T <sub>OSC</sub> - 30 | Tosc + 35(4) | ns | | T <sub>AVLL</sub> (5) | Address Setup to End of ALE/ADV | T <sub>OSC</sub> - 50 | | ns | | T <sub>RLAZ</sub> (6) | RD or WR Low to Address Float Commercial Temp. | Typ. = 0 | 10 | ns | | T <sub>RLAZ</sub> (6) | RD or WR Low to Address Float Extended Temp. | | 25 | ns | | T <sub>LLRL</sub> | End of ALE/ADV to RD or WR Active | T <sub>OSC</sub> 40 | | ns | | T <sub>LLAX</sub> (6) | Address Hold after End of ALE/ADV | T <sub>OSC</sub> - 40 | | ns | | TWLWH | WR Pulse Width | 3 T <sub>OSC</sub> - 35(1) | | пѕ | | TQVWH | Output Data Valid to End of WR/WRL/WRH | 3 T <sub>OSC</sub> - 60(1) | | ns | | T <sub>WHQX</sub> | Output Data Hold after WR/WRL/WRH | T <sub>OSC</sub> - 50 | | ns | | T <sub>WHLH</sub> | End of WR/WRL/WRH to ALE/ADV High | T <sub>OSC</sub> - 75 | | ns | | TRLAH | RD Pulse Width | 3 T <sub>OSC</sub> - 30(1) | | ns | | TRHLH | End of RD to ALE/ADV High | T <sub>OSC</sub> - 45 | | ns | | T <sub>CLLL</sub> (3) | CLOCKOUT Low to ALE/ADV Low | T <sub>OSC</sub> - 40 | T <sub>OSC</sub> + 35 | ns | | T <sub>RHBX</sub> (3) | RD High to INST, BHE, AD8-15 Inactive | T <sub>OSC</sub> - 25 | T <sub>OSC</sub> + 30 | ns | | T <sub>WHBX</sub> (3) | WR High to INST, BHE, AD8-15 Inactive | T <sub>OSC</sub> - 50 | T <sub>OSC</sub> + 100 | ns | | THLHH | WRL, WRH Low to WRL, WRH High | 2 T <sub>OSC</sub> - 35 | 2 T <sub>OSC</sub> + 40 | ns | | T <sub>LLHL</sub> | ALE/ADV Low to WRL, WRH Low | 2 T <sub>OSC</sub> - 30 | 2 T <sub>OSC</sub> + 55 | ns | | TQVHL | Output Data Valid to WRL, WRH Low | T <sub>OSC</sub> - 60 | | ns | #### NOTES: - If more than one wait state is desired, add 3 T<sub>OSC</sub> for each additional wait state. CLKOUT is directly generated as a divide by 3 of the oscillator. The period will be 3 T<sub>OSC</sub> ± 10 ns if T<sub>OSC</sub> is constant and the rise and fall times on XTAL1 are less than 10 ns. - 3. CLKOUT, INST and BHE pins not bonded out on 64-lead package. - Max spec applies only to ALE. Min spec applies to both ALE and ADV. The term "Address Valid" applies to AD0-15, BHE and INST. - 6. The term "Address" in this specification applies to AD0-7 for 8-bit cycles, and AD0-15 for 16-bit cycles. PRELIMINARY ■ 4826175 0144673 82T ■ # **WAVEFORM—SYSTEM BUS TIMINGS** # **WAVEFORM—BUSWIDTH\* TIMINGS** <sup>\*</sup>Not available on 64-lead package. 4-56 **■** 4826175 0144674 766 **■** Preliminary # WAVEFORM-TRLPV #### **EXTERNAL CLOCK DRIVE** | Symbol | Parameter | Min | Max | Units | |---------------------|----------------------|-----|-----|-------| | 1/T <sub>OLOL</sub> | Oscillator Frequency | 6 | 12 | MHz | | T <sub>OHOX</sub> | High Time | 25 | | ns | | T <sub>OLOX</sub> | Low Time | 30 | | ns | | Toloh | Rise Time | | 15 | ns | | TOHOL | Fall Time | | 15 | ns | #### **EXTERNAL CLOCK DRIVE WAVEFORMS** An external oscillator may encounter as much as a 100 pF load at XTAL1 when it starts-up. This is due to interaction between the amplifier and its feedback capacitance. Once the external signal meets the $V_{IL}$ and $V_{IH}$ specifications the capacitance will not exceed 20 pF. PRELIMINARY ■ 4826175 Ol44675 6T2 ■ #### **EXTERNAL CRYSTAL CONNECTIONS** ### **EXTERNAL CLOCK CONNECTIONS** # AC TESTING INPUT, OUTPUT WAVEFORMS manufacturer for recommended capacitor values. #### FLOAT WAVEFORMS For Timing Purposes a Port Pin is no Longer Floating when a 200 mV change from Load Voltage Occurs, and Begins to Float when a 200 mV change from the Loaded $V_{OH}/V_{OL}$ Level occurs $I_{OL}/I_{OH} \geq \pm 8$ mA. # MINIMUM HARDWARE CONFIGURATION CIRCUITS # AC CHARACTERISTICS—SERIAL PORT—SHIFT REGISTER MODE # SERIAL PORT TIMING-SHIFT REGISTER MODE Test Conditions: Load Capacitance = 80 pF | Symbol | Parameter | Min | Max | Units | |-------------------|------------------------------------------------|--------------------------|-------------------------|-------| | T <sub>XLXL</sub> | Serial Port Clock Period | 8 T <sub>OSC</sub> | | ns | | $T_{XLXH}$ | Serial Port Clock Falling Edge to Rising Edge | 4 T <sub>OSC</sub> - 50 | 4 T <sub>OSC</sub> + 50 | ns | | T <sub>QVXH</sub> | Output Data Setup to Clock Rising Edge | 3 T <sub>OSC</sub> | | ns | | T <sub>XHQX</sub> | Output Data Hold After Clock Rising Edge | 2 T <sub>OSC</sub> - 70 | | ns | | T <sub>XHQV</sub> | Next Output Data Valid After Clock Rising Edge | · | 2 T <sub>OSC</sub> +50 | ns | | T <sub>DVXH</sub> | Input Data Setup to Clock Rising Edge | 2 T <sub>OSC</sub> + 200 | | ns | | T <sub>XHDX</sub> | Input Data Hold After Clock Rising Edge | 0 | | ns | | T <sub>XHQZ</sub> | Last Clock Rising to Output Float | · | 5 T <sub>OSC</sub> | ns | # WAVEFORM—SERIAL PORT—SHIFT REGISTER MODE # SERIAL PORT WAVEFORM-SHIFT REGISTER MODE # A/D CONVERTER SPECIFICATIONS The absolute conversion accuracy is dependent on the accuracy and stability of V<sub>REF</sub>. See the MCS-96 A/D Converter Quick Reference for definitions of A/D Converter terms. | Parameter | Typical* | Minimum | Maximum | Units** | Notes | |---------------------------------------------------------------------------------|-------------------------|--------------------------|--------------------------|----------------------------|-------| | Resolution | | 1024<br>10 | 1024<br>10 | Levels<br>Bits | | | Absolute Error | | 0 | ±4 | LSBs | | | Full Scale Error | -0.5 ±0.5 | | | LSBs | | | Zero Offset Error | ±0.5 | | | LSBs | | | Non-Linearity | | 0 | ±4 | LSBs | | | Differential Non-Linearity | | >-1 | +2 | LSBs | | | Channel-to-Channel Matching | | 0 | ±1 | LSBs | | | Repeatability | ± 0.25 | | | LSBs | | | Temperature Coefficients:<br>Offset<br>Full Scale<br>Differential Non-Linearity | 0.009<br>0.009<br>0.009 | | | LSB/°C<br>LSB/°C<br>LSB/°C | | | Off Isolation | | -60 | | dB | 1, 3 | | Feedthrough | -60 | | | dB | 1 | | V <sub>CC</sub> Power Supply Rejection | -60 | | | dB | 1 | | Input Series Resistance | | 1K | 5K | Ω | 4 | | DC Input Leakage | | 0 | 3.0 | μА | | | Sample Delay | | 3 T <sub>OSC</sub> - 50 | 3 T <sub>OSC</sub> + 50 | ns | 2 | | Sample Time | | 12 T <sub>OSC</sub> - 50 | 12 T <sub>OSC</sub> + 50 | ns | | | Sampling Capacitor | | | 2 | pF | | # NOTES: <sup>\*</sup> These values are expected for most devices at 25°C. <sup>\*\*</sup> An "LSB", as used here, is defined in the MCS-96 A/D Converter Quick Reference and has a value of approximately 5 mV. <sup>1.</sup> DC to 100 KHz. <sup>2.</sup> For starting the A/D with an HSO Command. <sup>3.</sup> Multiplexer Break-Before-Make Guaranteed. <sup>4.</sup> Resistance from device pin, through internal MUX, to sample capacitor. # **OTP EPROM SPECIFICATIONS** # **EPROM PROGRAMMING OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Units | |------------------------------------------------------------------------|--------------------------------------------------------|-------|------|-------| | TA | Ambient Temperature during Programming | 20 | 30 | C | | V <sub>CC</sub> , V <sub>PD</sub> ,<br>V <sub>REF</sub> <sup>(1)</sup> | Supply Voltages during Programming | 4.5 | 5.5 | ٧ | | V <sub>EA</sub> | Programming Mode Supply Voltage | 9.0 | 13.0 | V(2) | | $V_{PP}$ | EPROM Programming Supply Voltage | 12.50 | 13.0 | V(2) | | V <sub>SS</sub> , ANGND(3) | Digital and Analog Ground | 0 | 0 | ٧ | | Fosc <sup>(1)</sup> | Oscillator Frequency during Auto and Slave Programming | 6.0 | 6.0 | MHz | | Fosc <sup>(2)</sup> | Oscillator Frequency during Run-Time<br>Programming | 6.0 | 12.0 | MHz | #### NOTES: - 1. $V_{CC}$ , $V_{PD}$ and $V_{REF}$ should nominally be at the same voltage during programming. - 2. VEA and Vpp must never exceed the maximum voltage for any amount of time or the device may be damaged. - 3. VSS and ANGND should nominally be at the same voltage (0V) during programming. # AC EPROM PROGRAMMING CHARACTERISTICS | Symbol | Parameter | Min | Max | Units | |-------------------|------------------------------------------|----------------------|----------------------------------|-------| | TAVLL | ADDRESS/COMMAND Valid to PALE Low | 0 | | Tosc | | T <sub>LLAX</sub> | ADDRESS/COMMAND Hold After PALE Low | 80 | | Tosc | | T <sub>DVPL</sub> | Output Data Setup Before PROG Low | 0 | | Tosc | | T <sub>PLDX</sub> | Data Hold After PROG Falling | 80 | | Tosc | | TLLLH | PALE Pulse Width | 180 | | Tosc | | T <sub>PLPH</sub> | PROG Pulse Width | 250 T <sub>OSC</sub> | 100 μs +<br>144 T <sub>OSC</sub> | | | T <sub>LHPL</sub> | PALE High to PROG Low | 250 | | Tosc | | T <sub>PHLL</sub> | PROG High to Next PALE Low | 600 | | Tosc | | T <sub>PHDX</sub> | Data Hold After PROG High | 30 | | Tosc | | T <sub>PHVV</sub> | PROG High to PVER/PDO Valid | 500 | | Tosc | | T <sub>LLVH</sub> | PALE Low to PVER/PDO High | 100 | | Tosc | | T <sub>PLDV</sub> | PROG Low to VERIFICATION/DUMP Data Valid | 100 | | Tosc | | T <sub>SHLL</sub> | RESET High to First PALE Low (not shown) | 2000 | | Tosc | # DC EPROM PROGRAMMING CHARACTERISTICS | Symbol | Parameter | Min | Max | Units | |--------|-------------------------------------------------------|-----|-----|-------| | lpp | V <sub>PP</sub> Supply Current (Whenever Programming) | | 100 | mA | PRELIMINARY **4826175 0144679 248** # WAVEFORM—EPROM PROGRAMMING (OTP) #### **REVISION HISTORY** This data sheet (270795-006) is valid for devices with a "B" at the end of the topside tracking number. Data sheets are changed as new device information becomes available. Verify with your local Intel sales office that you have the latest version before finalizing a design or ordering devices. The following difference exists between this -006 data sheet and the previous one -005. 1. The $I_{OL}/I_{OH}$ for float waveform testing changed from $\pm 15$ mA to $\pm 8$ mA (this data sheet). The following differences exist between -005 and -004. - The Express (extended temperature and burn-in options) were added to this data sheet. The 8X9XJF EXPRESS data sheet (270796-001) is now obsolete. - Changes were made to the format of the data sheet and the SFR descriptions were removed. No spec changes were made. - 3. Added Reserved Location 201CH errata. The following differences exist between the -004 data sheet and the -003 data sheet. The -003 data sheet was valid only for devices marked with an "A" at the end of the top side tracking number. 2. Added V<sub>II 1</sub> (Input Low Voltage, RESET) The following differences exist between the -003 data sheet and the -002 data sheet. - The reserved location section and the power supply sequencing section has been deleted. This information is in the Hardware Design Information. - The Software Reset Timing bug was removed from the Functional Deviations. The RESET pin will pull down for at least 2 states if a software reset or watchdog timer overflow occurs. Differences between the -002 and -001 data sheets. - 1. The TLLGV spec has been changed from Max = $T_{OSC}$ 75 ns to Max = $T_{OSC}$ = 100 ns. - The TCLLH spec has been changed from Min = -20 ns and Max = +25 ns to Min = -30 ns and Max = +15 ns. - The TXHQX spec has been changed from Min = 2 T<sub>OSC</sub> - 50 ns to 2T<sub>OSC</sub> - 70 ns. - The TOLOX spec has been changed from Min = 25 ns to Min = 30 ns. - Added "20" recommendation for reserved address 2019H to EPROM specification. - 6. Added errata. # intط۰ #### **8X97JF ERRATA** Devices covered by this data sheet (see Revision History) have the following errata. # 1. INDEXED, 3 OPERAND MULTIPLY The displacement portion of an indexed, three operand (byte or word) multiply may not be in the range of 200H thru 17FFH inclusive. If you must use these displacements, execute an indexed, two operand multiply and a move if necessary. # 2. 8X97JF HIGH SPEED INPUTS The High Speed Input (HSI) has three deviations from the specifications. Note that "events" are defined as one or more pin transitions. "Entries" are defined as the recording of one or more events. - A. The resolution is nine states instead of eight states. Events occurring on the same pin more frequently than once every nine state times may be lost. - B. A mismatch between the nine state HSI resolution and the eight state hardware timer causes one time-tag value to be skipped every nine timer counts. Events may receive a time tag one count later than expected. - C. If the FIFO and Holding Register are empty, the first event will transfer into the Holding Register, leaving the FIFO empty again. The next event that occurs will be the first event loaded into the empty FIFO. If the first two events into any empty FIFO (not counting the Holding Register) occur coincident with each other, both are recorded as one entry with one time-tag. If the second event occurs within 9 states after the first, the events will be entered separately with time-tags at least one count apart. If the second event enters the FIFO coincident with the "skipped" time-tag situation (see B above) the time-tags will be at least two counts apart. # 3. RESERVED LOCATION 2019H The 1990 Architectural Overview recommends that reserved location 2019H be filled with hex value FFH. The recommendation is now to fill 2019H with hex value 20H. #### 4. RESERVED LOCATION 201CH Reading reserved location 201CH, either internally or externally, will return "201C" as data. #### 5. SERIAL PORT SECTION Serial Port Flags—Reading SP\_STAT may not clear the TI or RI flag if that flag was set within two state times prior to the read. In addition, the parity error bit (RPE/RB8) may not be correct if it is read within two state times after RI is set. Use the following code to replace ORB sp\_image, SP\_STAT. SP\_READ: LDB TEMP, SP\_STAT ORB SP\_IMAGE, TEMP ORB SP\_IMAGE, TEMP ISS TEMP,5,SP\_READ; if TI IS set then read again JBS TEMP,6,SP\_READ; if RI IS set then read again ANDB SP\_IMAGE,#7FH; clear false RB8/RPE ORB SP\_IMAGE, TEMP; load correct RB8/RPE