# MOS INTEGRATED CIRCUIT $\mu$ PD16311 # 1/8- to 1/16-DUTY FIP™ (VFD) CONTROLLER/DRIVER The $\mu$ PD16311 is a FIP (Fluorescent Indicator Panel or Vacuum Fluorescent Display) controller/driver that is driven on a 1/8- to 1/16 duty factor. It consists of 12 segment output lines, 8 grid output lines, 8 segment/grid output drive lines, a display memory, a control circuit, and a key scan circuit. Serial data is input to the $\mu$ PD16311 through a three-line serial interface. This FIP controller/driver is ideal as a peripheral device of a single-chip microcomputer. ### **FEATURES** - Many display modes (12-segment & 16-digit to 20-segment & 8-digit) - Key scanning (12 × 4 matrices) - · Dimming circuit (eight steps) - High-voltage output (VDD 35 V max). - LED ports (5 chs., 20 mA max). - · General-purpose input port (4 bits) - No external resistor necessary for driver outputs (P-ch open-drain + pull-down resistor output) - Serial interface (CLK, STB, DIN, DOUT) # **ORDERING INFORMATION** | Part Number | Package | | | |----------------|--------------------------|--|--| | μPD16311GC-AB6 | 52-pin plastic QFP (∏14) | | | # **BLOCK DIAGRAM** # PIN CONFIGURATION (Top View) Use all the power pins. Leave the IC pin open. # Pin Function | Pin No. | Symbol | Pin Name | Description | |----------------------|----------------------------------------------------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | Din | Data input | Inputs serial data at rising edge of shift clock, starting from lower bit. | | 5 | Dоит | Data output | Outputs serial data at falling edge of shift clock, starting from lower bit. This is N-ch open-drain output pin. | | 9 | STB | Strobe | Initializes serial interface at rising or falling edge to make $\mu$ PD16311 waiting for reception of command. Data input after STB has fallen is processed as command. While command data is processed, current processing is stopped, and serial interface is initialized. While STB is high, CLK is ignored. | | 8 | CLK | Clock input | Reads serial data at rising edge, and outputs data at falling edge. | | 52 | osc | Oscillator pin | Connect resistor for determining oscillation frequency to this pin. | | 15 to 26 | Seg <sub>1</sub> /KS <sub>1</sub> to<br>Seg <sub>12</sub> /KS <sub>12</sub> | High-voltage output (segment) | Segment output pins (Dual function as key source) | | 44 to 37 | Grid₁ to Grid₅ | High-voltage output (grid) | Grid output pins | | 27 to 32<br>35 to 36 | Seg <sub>13</sub> /Grid <sub>16</sub> to<br>Seg <sub>20</sub> /Grid <sub>9</sub> | High-voltage output (segment/grid) | These pins are selectable for segment or grid output. | | 50 to 46 | LED₁ to LED₅ | LED output | CMOS output. +20 mA max. | | 10 to 13 | Key₁ to Key₄ | Key data input | Data input to these pins is latched at end of display cycle. | | 1 to 4 | SW <sub>1</sub> to SW <sub>4</sub> | Switch input | These pins constitute 4-bit general-purpose input port. | | 14, 33, 45 | V <sub>DD</sub> | Logic power | 5 V ± 10 % | | 51 | Vss | Logic ground | Connect this pin to GND of system. | | 34 | VEE | Pull-down level | V <sub>DD</sub> – 35 V max. | | 7 | IC | Internally connected | Be sure to leave this pin open (this pin is at V <sub>DD</sub> level). | # Display RAM Address and Display Mode The display RAM stores the data transmitted from an external device to the $\mu$ PD16311 through the serial interface, and is assigned addresses as follows, in units of 8 bits: | ı Seg₃ | Seg <sub>12</sub> | Seg <sub>16</sub> | Seg <sub>20</sub> | ) | |----------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I 00 H∪ | 01 H∟ | <b>01 H</b> ∪ | 02 H∟ | DIG₁ | | I 03 H∪ | 04 H∟ | <b>04 H</b> ∪ | 05 H∟ | DIG₂ | | I<br>06 H∪ | 07 H∟ | <b>0</b> 7 H∪ | 08 H∟ | DIG₃ | | I<br>I 09 H∪ | 0 AH∟ | <b>0 AH</b> ∪ | 0 BH∟ | DIG₄ | | I<br>O CH∪ | 0 DH∟ | 0 DH∪ | 0 EH∟ | DIG₅ | | I <b>0</b> FH∪ | 10 H∟ | 10 H∪ | 11 H∟ | DIG₅ | | I<br>I 12 H∪ | 13 H∟ | 13 H∪ | 14 H∟ | DIG <sub>7</sub> | | I<br>I 15 H∪ | 16 H∟ | 16 H∪ | 17 H∟ | DIG₃ | | I<br>I 18 H∪ | 19 H∟ | 19 H∪ | 1 AH∟ | DIG₃ | | I 1 BH∪ | 1 CH⊾ | 1 CH∪ | 1 DH⊾ | DIG10 | | I<br>I 1 EH∪ | 1 FH∟ | 1 FH∪ | 20 H∟ | DIG11 | | ! 21 H∪ | 22 H∟ | <b>22 H</b> ∪ | 23 H∟ | DIG12 | | I<br>I 24 H∪ | 25 H∟ | <b>25 H</b> ∪ | 26 H∟ | DIG13 | | I<br>I 27 H∪ | 28 H∟ | <b>28 H</b> ∪ | 29 H∟ | DIG <sub>14</sub> | | I 2 AH∪ | 2 BH∟ | <b>2</b> BH∪ | 2 CH∟ | DIG₁₅ | | l<br> 2 DH∪ | 2 EH∟ | 2 EH∪ | 2 FH∟ | DIG16 | | | 00 Hu 03 Hu 06 Hu 09 Hu 0 CHu 0 FHu 12 Hu 15 Hu 1 BHu 1 EHu 21 Hu 24 Hu 27 Hu 2 AHu | 00 Hu 01 HL 03 Hu 04 HL 06 Hu 07 HL 09 Hu 0 AHL 0 CHu 0 DHL 12 Hu 13 HL 15 Hu 16 HL 18 Hu 19 HL 1 EHu 1 FHL 21 Hu 22 HL 24 Hu 25 HL 27 Hu 28 HL | 00 Hu 01 HL 01 Hu 03 Hu 04 HL 04 Hu 06 Hu 07 HL 07 Hu 09 Hu 0 AHL 0 AHu 0 CHu 0 DHL 0 DHu 0 FHu 10 HL 10 Hu 12 Hu 13 HL 13 Hu 15 Hu 16 HL 16 Hu 18 Hu 19 HL 19 Hu 1 EHu 1 FHL 1 FHu 1 EHu 1 FHL 1 FHu 21 Hu 22 HL 22 Hu 24 Hu 25 HL 25 Hu 27 Hu 28 HL 28 Hu 2 AHu 2 BHL 2 BHu | 00 Hu 01 HL 01 Hu 02 HL 03 Hu 04 HL 04 Hu 05 HL 06 Hu 07 HL 07 Hu 08 HL 09 Hu 0 AHL 0 AHu 0 BHL 0 CHu 0 DHL 0 DHu 0 EHL 0 FHu 10 HL 10 Hu 11 HL 12 Hu 13 HL 13 Hu 14 HL 15 Hu 16 HL 16 Hu 17 HL 18 Hu 19 HL 19 Hu 1 AHL 1 BHu 1 CHL 1 CHu 1 DHL 1 EHu 1 FHL 1 FHu 20 HL 21 Hu 22 HL 22 Hu 23 HL 24 Hu 25 HL 25 Hu 26 HL 27 Hu 28 HL 28 Hu 29 HL 2 AHu 2 BHL 2 BHu 2 CHL | | bo | | b <sub>3</sub> b <sub>4</sub> | | b <sub>7</sub> | |----|-------|-------------------------------|-------|----------------| | | XX HL | <br> | XX Hu | | Lower 4 bits Higher 4 bits Only the lower 4 bits of the addresses assigned to Seg<sub>17</sub> through Seg<sub>20</sub> are valid, and the higher 4 bits are ignored. # Key Matrix and Key-Input Data Storage RAM The key matrix is of $12 \times 4$ configuration, as shown below. The data of each key is stored as illustrated below, and is read by a read command, starting from the least significant bit. | | KEY1KEY4 | KEY1KEY4 | _ | |---|-------------------------------------|-------------------------------------|------------------| | | Seg <sub>1</sub> /KS <sub>1</sub> | Seg <sub>2</sub> /KS <sub>2</sub> | 1 | | | Seg <sub>3</sub> /KS <sub>3</sub> | Seg <sub>4</sub> /KS <sub>4</sub> | | | | Seg₅/KS₅ | Segs/KSs | | | | Seg <sub>7</sub> /KS <sub>7</sub> | Segs/KSs | | | | Seg <sub>9</sub> /KS <sub>9</sub> | Seg10/KS10 | | | | Seg <sub>11</sub> /KS <sub>11</sub> | Seg <sub>12</sub> /KS <sub>12</sub> | Reading sequence | | • | b0 b3 | b4b7 | • | When the most significant bit of data (Seg<sub>12</sub> b<sub>7</sub>) has been read, the least significant bit of the next data (Seg<sub>1</sub> b<sub>0</sub>) is read. # **LED Port** Data is written to the LED port by a write command, starting from the least significant bit of the port. When a bit of this port is 0, the corresponding LED lights; when the bit is 1, the LED goes off. The data of bits 6 through 8 is ignored. On power application, all the LEDs remain dark. 6 ### **SW Data** The SW data is read by a read command, starting from the least significant bit. Bits 5 through 8 of the SW data are 0. ### Command A command sets the display mode and status of the FIP driver. The first 1 byte input to the $\mu$ PD16311 through the D<sub>IN</sub> pin after the STB pin has fallen is regarded as a command. If STB is made high while a command/data is transmitted, serial communication is initialized, and the command/data being transmitted is invalid (however, the command/data already transmitted remains valid). # (1) Display mode setting command This command initializes the $\mu$ PD16311 and selects the number of segments and number of grids (1/8 to 1/16 duty, 12 segments to 20 segments). When this command is executed, display is forcibly turned off, and key scanning is also stopped. To resume display, a display ON command must be executed. If the same mode is selected, however, nothing is performed. On power application, the 16-digit, 12-segment mode is selected. # (2) Data setting command This command sets data write and data read modes. On power application, the normal operation mode and address increment mode are set. # (3) Address setting command This command sets an address of the display memory. If address 30H or higher is set, the data is ignored, until a correct address is set. On power application, the address is set to 00H. # (4) Display control command On power application, the 1/16-pulse width is set and the display is turned off. <sup>\*:</sup> On power application, key scanning is stopped. # **Key Scanning and Display Timing** One cycle of key scanning consists of two frames, and data of $12 \times 4$ matrices is stored in RAM. # **Serial Communication Format** Reception (command/data write) Transmission (data read) Because the Dout pin is an N-ch, open-drain output pin, be sure to connect an external pull-up resistor to this pin (1 k $\Omega$ to 10 k $\Omega$ ). \*: When data is read, a wait time twart of 1 $\mu$ s is necessary since the rising of the eighth clock that has set the command, until the falling of the first clock that has read the data. # ABSOLUTE MAXIMUM RATINGS (Ta = 25 °C, Vss = 0 V) | PARAMETER | SYMBOL | RATINGS | UNIT | |-------------------------------|-----------------|------------------------------|-------------| | Logic Supply Voltage | V <sub>DD</sub> | −0.5 to +7.0 | <b>&gt;</b> | | Driver Supply Voltage | VEE | VDD +0.5 to VDD -40 | <b>V</b> | | Logic Input Voltage | Vıı | -0.5 to V <sub>DD</sub> +0.5 | > | | FIP Driver Output Voltage | V <sub>02</sub> | VEE -0.5 to VDD +0.5 | V | | LED Driver Output Current | l <sub>01</sub> | +25 | mA | | FIP Driver Output Current | 102 | -40 (grid)<br>-15 (segment) | mA | | Power Dissipation | P□ | 1200* | mW | | Operating Ambient Temperature | Topt | −40 to +85 | °C | | Storage Temperature | Tstg | −65 to +150 | °C | <sup>\*:</sup> Derate at -9.6 mW/°C at $T_a = 25$ °C or higher. # RECOMMENDED OPERATING CONDITIONS (Ta = -20 to +70 °C, Vss = 0 V) | PARAMETER | SYMBOL | MIN. | TYP. | MAX. | UNIT | TEST CONDITIONS | |--------------------------|-----------------|-----------------------|------|-----------------------|------|-----------------| | Logic Supply Voltage | V <sub>DD</sub> | 4.5 | 5 | 5.5 | ٧ | | | High-Level Input Voltage | ViH | 0.7 • V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | | | Low-Level Input Voltage | VIL | 0 | | 0.3 • V <sub>DD</sub> | ٧ | | | Driver Supply Votlage | VEE | 0 | | V <sub>DD</sub> – 35 | ٧ | | Maximum power consumption $P_{MAX}$ . = FIP driver dissipation + R<sub>L</sub> dissipation + LED driver dissipation + dynamic power consumption Where segment current = 3 mA, grid current = 15 mA, and LED current = 20 mA, FIP driver dissipation = number of segments $\times$ 6 + number of grids/(number of grids + 1) $\times$ 30 (mW) $R_L$ dissipation = $(V_{DD} - V_{EE})^2/50 \times (segment + 1) (mW)$ LED driver dissipation = number of LEDs $\times$ 20 (mW) Dynamic power consumption = $V_{DD} \times 5$ (mW) # Example Where $V_{EE} = -30 \text{ V}$ , $V_{DD} = 5 \text{ V}$ , and in 16-segment and 12-digit modes, FIP driver dissipation = $16 \times 6 + 12/13 \times 35 = 128$ R<sub>L</sub> dissipation = $35^2/50 \times 17 = 417$ LED driver dissipation = $5 \times 20 = 100$ Dynamic power consumption = $5 \times 5 = 25$ Total 670 mW 12