

# 1:1 AND 1:2 REGISTERED BUFFER WITH 1.8V SSTL I/O

#### IDT74SSTU32864/A PRELIMINARY

#### **FEATURES**:

- · 1:1 and 1:2 registered buffer
- 1.8V Operation
- SSTL\_18 style clock and data inputs
- · Differential CLK input
- · Control inputs compatible with LVCMOS levels
- · Flow-through architecture for optimum PCB design
- Latch-up performance exceeds 100mA
- ESD >2000V per MIL-STD-883, Method 3015; >200V using machine model (C = 200pF, R = 0)
- · Available in 96-pin LFBGA package

#### APPLICATIONS:

- · Ideally suited for DDR2 DIMM registered applications
- SSTU32864 is optimized for DDR2 Raw Cards B and C R-DIMMs
- SSTU32864A is optimized for DDR2 Raw Card A R-DIMMs
- Along with CSPU877, zero delay PLL clock buffer, provides complete solution for DDR2 DIMMs

#### **DESCRIPTION:**

The SSTU32864/A is a 25-bit 1:1 / 14-bit 1:2 configurable registered buffer designed for 1.7V to 1.9V VDD operation. All clock and data inputs are compatible with the JEDEC standard for SSTL\_18. The control inputs are LVCMOS. All outputs are 1.8V CMOS drivers that have been optimized to drive the DDR2 DIMM load.

The SSTU32864/A operates from a differential clock (CLK and  $\overline{\text{CLK}}$ ). Data are registered at the crossing of CLK going high and  $\overline{\text{CLK}}$  going low.

The C0 input controls the pinout configuration of the 1:2 pinout from the A configuration (when low) to B configuration (when high). The C1 input controls the configuration from the 25-bit 1:1 (when low) to 14-bit 1:2 (when high).

This device supports low-power standby operation. When the reset input  $(\overline{\text{RESET}})$  is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when  $\overline{\text{RESET}}$  is low all registers are reset, and all outputs are forced low. The LVCMOS  $\overline{\text{RESET}}$  and Cx inputs must always be held at a valid logic high or low level.

To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up.

In the DDR2 DIMM application,  $\overline{\text{RESET}}$  is specified to be completely asynchronous with respect to CLK and  $\overline{\text{CLK}}$ . Therefore, no timing relationship can be guaranteed between the two. When entering reset, the register will be cleared and the outputs will be driven low quickly, relative to the time to disable the differential input receivers. However, when coming out of a reset, the register will become active quickly, relative to the time to enable the differential input receivers. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of  $\overline{\text{RESET}}$  until the input receivers are fully enabled, the design of the SSTU32864/A must ensure that the outputs will remain low, thus ensuring no glitches on the outputs.

The device monitors both  $\overline{DCS}$  and  $\overline{CSR}$  inputs and will gate the outputs from changing states when both  $\overline{DCS}$  and  $\overline{CSR}$  inputs are high. If either  $\overline{DCS}$  or  $\overline{CSR}$  input is low, the device will function normally. The  $\overline{RESET}$  input has priority over the  $\overline{DCS}$  control and will force the inputs low. If the  $\overline{DCS}$  control functionality is not desired, then the  $\overline{CSR}$  input can be hardwired to ground, in which case the set-up time requirement for  $\overline{DCS}$  would be the same as for the other D data inputs.

The IDT logo is a registered trademark of Integrated Device Technology, Inc.

# FUNCTIONAL BLOCK DIAGRAM (1:2)



# PIN CONFIGURATION (TYPE A)

| 6 | QCKEB | Q2B | Q3B | QODTB | Q5B | Q6B | C0    | QCSB | Zol | Q8B | Q9B | Q10B | Q11B | Q12B | Q13B | Q14B |
|---|-------|-----|-----|-------|-----|-----|-------|------|-----|-----|-----|------|------|------|------|------|
| 5 | QCKEA | Q2A | Q3A | QODTA | Q5A | Q6A | C1    | QCSA | Zон | Q8A | Q9A | Q10A | Q11A | Q12A | Q13A | Q14A |
| 4 | VDD   | GND | VDD | GND   | VDD | GND | VDD   | GND  | VDD | GND | VDD | GND  | VDD  | GND  | VDD  | VDD  |
| 3 | VREF  | GND | VDD | GND   | VDD | GND | VDD   | GND  | VDD | GND | VDD | GND  | VDD  | GND  | VDD  | VREF |
| 2 | NC    | NC  | NC  | NC    | NC  | NC  | RESET | DCS  | CSR | NC  | NC  | NC   | NC   | NC   | NC   | NC   |
| 1 | DCKE  | D2  | D3  | DODT  | D5  | D6  | NC    | CLK  | CLK | D8  | D9  | D10  | D11  | D12  | D13  | D14  |
|   | Α     | В   | С   | D     | Е   | F   | G     | Н    | J   | K   | L   | М    | N    | Р    | R    | T    |

#### 96-PIN LFBGA 1:2 REGISTER (TYPE A, FRONTSIDE) TOP VIEW

# PIN CONFIGURATION (TYPE B)

| 6 | Q1B  | Q2B | Q3B | Q4B | Q5B | Q6B | C0    | QCSB | ZOL | Q8B | Q9B | Q10B | QODTB | Q12B | Q13B | QCKEB |
|---|------|-----|-----|-----|-----|-----|-------|------|-----|-----|-----|------|-------|------|------|-------|
| 5 | Q1A  | Q2A | Q3A | Q4A | Q5A | Q6A | C1    | QCSA | Zoh | Q8A | Q9A | Q10A | QODTA | Q12A | Q13A | QCKEA |
| 4 | VDD  | GND | VDD | GND | VDD | GND | VDD   | GND  | VDD | GND | VDD | GND  | VDD   | GND  | VDD  | VDD   |
| 3 | VREF | GND | VDD | GND | VDD | GND | VDD   | GND  | VDD | GND | VDD | GND  | VDD   | GND  | VDD  | VREF  |
| 2 | NC   | NC  | NC  | NC  | NC  | NC  | RESET | DCS  | CSR | NC  | NC  | NC   | NC    | NC   | NC   | NC    |
| 1 | D1   | D2  | D3  | D4  | D5  | D6  | NC    | CLK  | CLK | D8  | D9  | D10  | DODT  | D12  | D13  | DCKE  |
|   | Α    | В   | С   | D   | E   | F   | G     | Н    | J   | K   | L   | М    | N     | Р    | R    |       |

96-PIN LFBGA 1:2 REGISTER (TYPE B, BACKSIDE) TOP VIEW

# FUNCTIONAL BLOCK DIAGRAM (1:1)



#### **PIN CONFIGURATION**

| 6 | NC   | Q15 | Q16 | NC   | Q17 | Q18 | C0    | NC  | Zol | Q19 | Q20 | Q21 | Q22 | Q23 | Q24 | Q25  |
|---|------|-----|-----|------|-----|-----|-------|-----|-----|-----|-----|-----|-----|-----|-----|------|
| 5 | QCKE | Q2  | Q3  | QODT | Q5  | Q6  | C1    | QCS | Zон | Q8  | Q9  | Q10 | Q11 | Q12 | Q13 | Q14  |
| 4 | VDD  | GND | VDD | GND  | VDD | GND | VDD   | GND | VDD | GND | VDD | GND | VDD | GND | VDD | VDD  |
| 3 | VREF | GND | VDD | GND  | VDD | GND | VDD   | GND | VDD | GND | VDD | GND | VDD | GND | VDD | VREF |
| 2 | NC   | D15 | D16 | NC   | D17 | D18 | RESET | DCS | CSR | D19 | D20 | D21 | D22 | D23 | D24 | D25  |
| 1 | DCKE | D2  | D3  | DODT | D5  | D6  | NC    | CLK | CLK | D8  | D9  | D10 | D11 | D12 | D13 | D14  |
|   | A    | В   | С   | D    | E   | F   | G     | Н   | J   | K   | L   | М   | N   | Р   | R   | T    |

<sup>\*</sup>Rows 3 and 4 are reserved for VDD and GND.

96-PIN LFBGA 1:1 REGISTER TOP VIEW

## 96 BALL LFBGA PACKAGE ATTRIBUTES



# FUNCTION TABLE (EACHFLIP-FLOP) (1)

|       |               |               | Inputs        |               |                | Qx                            | QCSx                          | QODTx, QCKEx                  |
|-------|---------------|---------------|---------------|---------------|----------------|-------------------------------|-------------------------------|-------------------------------|
| RESET | DCS           | CSR           | CLK           | CLK           | Dx, DODT, DCKE | Outputs                       | Output                        | Outputs                       |
| Н     | L             | L             | <b>↑</b>      | <b>\</b>      | L              | L                             | L                             | L                             |
| Н     | L             | L             | <b>↑</b>      | <b>→</b>      | Н              | Н                             | L                             | Н                             |
| Н     | L             | L             | L or H        | L or H        | Х              | O <sub>0</sub> <sup>(2)</sup> | Q <sub>0</sub> <sup>(2)</sup> | Q <sub>0</sub> <sup>(2)</sup> |
| Н     | L             | Н             | <b>↑</b>      | <b>↓</b>      | L              | L                             | L                             | L                             |
| Н     | L             | Н             | <b>↑</b>      | <b>→</b>      | Н              | Н                             | L                             | Н                             |
| Н     | L             | Н             | L or H        | L or H        | Χ              | O <sub>0</sub> <sup>(2)</sup> | Q <sub>0</sub> <sup>(2)</sup> | Q <sub>0</sub> <sup>(2)</sup> |
| Н     | Н             | L             | <b>↑</b>      | <b>→</b>      | L              | L                             | Н                             | L                             |
| Н     | Н             | L             | <b>↑</b>      | <b>↓</b>      | Н              | Н                             | Н                             | Н                             |
| Н     | Н             | L             | L or H        | L or H        | Х              | O <sub>0</sub> <sup>(2)</sup> | Q <sub>0</sub> <sup>(2)</sup> | Q <sub>0</sub> <sup>(2)</sup> |
| Н     | Н             | Н             | <b>↑</b>      | $\downarrow$  | Ĺ              | O <sub>0</sub> <sup>(2)</sup> | Н                             | L                             |
| Н     | Н             | Н             | <b>↑</b>      | $\downarrow$  | Н              | O <sub>0</sub> <sup>(2)</sup> | Н                             | Н                             |
| Н     | Н             | Н             | L or H        | L or H        | Χ              | Q <sub>0</sub> <sup>(2)</sup> | Q <sub>0</sub> <sup>(2)</sup> | Q <sub>0</sub> <sup>(2)</sup> |
| L     | X or Floating  | L                             | L                             | L                             |

#### NOTES:

1. H = HIGH Voltage Level

L = LOW Voltage Level

X = Don't Care

↑ = LOW to HIGH

 $\downarrow$  = HIGH to LOW

2. Output level before the indicated steady-state conditions were established.

## **MODE SELECT**

| Co | C1 | Device Mode                        |
|----|----|------------------------------------|
| 0  | 0  | 1:125-bit to 25-bit                |
| 0  | 1  | 1:214-bitto 28-bit, Front (Type A) |
| 1  | 0  | Reserved                           |
| 1  | 1  | 1:214-bit to 28-bit, Back (Type B) |

## ABSOLUTE MAXIMUM RATINGS (1)

| Symbol              | Description             |          | Max.             | Unit |
|---------------------|-------------------------|----------|------------------|------|
| Vdd                 | Supply Voltage Range    |          | -0.5 to 2.5      | V    |
| VI <sup>(2,3)</sup> | Input Voltage Range     |          | -0.5 to 2.5      | V    |
| Vo <sup>(2,3)</sup> | Output Voltage Range    |          | -0.5 to VDD +0.5 | V    |
| lık                 | Input Clamp Current     | VI < 0   | ±50              | mA   |
|                     |                         | VI > VDD |                  |      |
| Іок                 | Output Clamp Current    | Vo < 0   | ±50              | mA   |
|                     |                         | Vo > Vdd |                  |      |
| lo                  | Continuous Output Cur   | rent,    | ±50              | mA   |
|                     | Vo = 0 to VDD           |          |                  |      |
| Vdd                 | Continuous Current thro | ougheach | ±100             | mA   |
|                     | VDD or GND              |          |                  |      |
| Tstg                | Storage Temperature R   | ange     | -65 to +150      | °C   |

#### NOTES:

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause
  permanent damage to the device. This is a stress rating only and functional operation
  of the device at these or any other conditions above those indicated in the operational
  sections of this specification is not implied. Exposure to absolute maximum rating
  conditions for extended periods may affect reliability.
- 2. The input and output negative voltage ratings may be exceeded if the ratings of the I/P and O/P clamp current are observed.
- 3. This value is limited to 2.5V maximum.

## TERMINAL FUNCTIONS (ALL PINS)

| Terminal           | Electrical         |                                                                                                           |
|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------|
| Name               | Characteristics    | Description                                                                                               |
| GND                | Ground Input       | Ground                                                                                                    |
| Vdd                | 1.8V nominal       | Power Supply Voltage                                                                                      |
| Vref               | 0.9V nominal       | Input Reference Voltage                                                                                   |
| Zон <sup>(1)</sup> | Input              | Reserved for future use                                                                                   |
| ZoL <sup>(1)</sup> | Input              | Reserved for future use                                                                                   |
| CLK                | Differential Input | Positive Master Clock Input                                                                               |
| CLK                | Differential Input | Negative Master Clock Input                                                                               |
| Сх                 | LVCMOS Input       | Configuration Control Inputs                                                                              |
| RESET              | LVCMOS Input       | Asynchronous Reset Input. Resets registers and disables VREF data and clock differential-input receivers. |
| CSR, DCS           | SSTL_18Input       | Chip Select Inputs. Disables outputs Dx switching when both inputs are HIGH.                              |
| Dx                 | SSTL_18Input       | Data Input. Clocked in on the crossing of the rising edge of CLK and the falling edge of CLK.             |
| DODT               | SSTL_18Input       | The outputs of this register bit will not be suspended by the DCS and CSR controls                        |
| DCKE               | SSTL_18Input       | The outputs of this register bit will not be suspended by the DCS and CSR controls                        |
| Qx                 | 1.8V CMOS          | Data Outputs that are suspended by the DCS and CSR controls                                               |
| QCSx               | 1.8V CMOS          | Data Output that will not be suspended by the DCS and CSR controls                                        |
| QODTx              | 1.8V CMOS          | Data Output that will not be suspended by the DCS and CSR controls                                        |
| QCKEx              | 1.8V CMOS          | Data Output that will not be suspended by the DCS and CSR controls                                        |

#### NOTE

1. The signals will be left unconnected.

## OPERATING CHARACTERISTICS, TA = 25°C (1,2)

| Symbol | Parameter                      |             | Min.        | Тур.      | Max.               | Unit |
|--------|--------------------------------|-------------|-------------|-----------|--------------------|------|
| VDD    | Supply Voltage                 |             | 1.7         | _         | 1.9                | V    |
| Vref   | Reference Voltage              |             | 0.49 * VDD  | 0.5 * Vdd | 0.51 * VDD         | V    |
| VTT    | Termination Voltage            |             | VREF- 40mV  | Vref      | VREF+ 40mV         | V    |
| Vı     | Input Voltage                  |             | 0           | _         | VDD                | V    |
| VIH    | AC High-Level Input Voltage    | Data Inputs | VREF+ 250mV | _         | _                  | V    |
| VIL    | AC Low-Level Input Voltage     | Data Inputs | _           | _         | VREF-250mV         | V    |
| VIH    | DC High-Level Input Voltage    | Data Inputs | VREF+ 125mV | _         |                    | V    |
| VIL    | DC Low-Level Input Voltage     | Data Inputs | _           | _         | VREF-125mV         | V    |
| VIH    | High-Level Input Voltage       | RESET, Cx   | 0.65 * VDD  | _         |                    | V    |
| VIL    | Low-Level Input Voltage        | RESET, Cx   | _           | _         | 0.35 * <b>V</b> DD | V    |
| Vicr   | Common Mode Input Voltage      | CLK, CLK    | 0.675       | _         | 1.125              | V    |
| VID    | Differential Input Voltage     | CLK, CLK    | 600         | _         | _                  | mV   |
| Іон    | High-Level Output Current      |             | _           | _         | TBD                | mA   |
| lol    | Low-Level Output Current       |             | _           | _         | TBD                |      |
| TA     | Operating Free-Air Temperature |             | 0           | _         | 70                 | °C   |

#### NOTES:

- 1. The RESET and Cx inputs of the device must be held at valid levels (not floating) to ensure proper device operation.
- 2. The differential inputs must not be floating unless  $\overline{\text{RESET}}$  is LOW.

#### DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:

Operating Condition:  $TA = 0^{\circ}C$  to  $+70^{\circ}C$ ,  $VDD = 1.8V \pm 0.1V$ 

| Symbol | Parameter             | Test Conditions                                                                            |                                                                                     | Min. | Тур. | Max. | Unit     |
|--------|-----------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------|------|------|----------|
| Vон    |                       | V <sub>DD</sub> = 1.7V to 1.9V, IOH = – TBD mA                                             |                                                                                     | TBD  | _    | _    | V        |
| Vol    |                       | V <sub>DD</sub> = 1.7V to 1.9V, I <sub>DL</sub> = TBD mA                                   |                                                                                     | _    | _    | TBD  | V        |
| lı     | All Inputs            | VI = VDD or GND                                                                            |                                                                                     | _    | _    | ±5   | μΑ       |
| Idd    | Static Standby        | Io = 0, VDD = 1.9V, RESET = GND                                                            |                                                                                     | _    | _    | 100  | μА       |
|        | Static Operating      | $IO = 0$ , $VDD = 1.9V$ , $\overline{RESET} = VDD$ , $VI = VIH$ (AC) or $V$                | IO = 0, VDD = 1.9V, RESET = VDD, VI = VIH (AC) OF VIL (AC)                          |      |      | TBD  | mA       |
| Iddd   | Dynamic Operating     | Io = 0, VDD = 1.8V, RESET = VDD, VI = VIH (AC) or \                                        | $IO = 0$ , $VDD = 1.8V$ , $\overline{RESET} = VDD$ , $VI = VIH$ (AC) or $VIL$ (AC), |      |      | _    | μΑ/Clock |
|        | (Clock Only)          | CLK and CLK Switching 50% Duty Cycle.                                                      |                                                                                     |      |      |      | MHz      |
|        |                       | $IO = 0$ , $VDD = 1.8V$ , $\overline{RESET} = VDD$ ,                                       | 1:1 Mode                                                                            | _    | _    | _    |          |
|        | Dynamic Operating     | $VI = VIH (AC) \text{ or } VIL (AC), CLK \text{ and } \overline{CLK} \text{ Switching at}$ |                                                                                     |      |      |      | μΑ/Clock |
|        | (Per Each Data Input) | 50% Duty Cycle. One Data Input Switching at                                                | 1:2 Mode                                                                            | _    | –    | _    | MHz/Data |
|        |                       | Half Clock Frequency, 50% Duty Cycle.                                                      |                                                                                     |      |      |      | Input    |
|        | Data Inputs           | VI = VREF ± 250mV                                                                          | VI = VREF ± 250mV                                                                   |      |      | 3.5  |          |
| Сі     | CLK and CLK           | VICR = 0.9V, VID = 600mV                                                                   |                                                                                     | 2    | _    | 3    | pF       |
|        | RESET                 | VI = VDD or GND                                                                            |                                                                                     |      | _    | _    |          |

# TIMING REQUIREMENTS OVER RECOMMENDED OPERATING FREE-AIR TEMPERATURE RANGE

|                         |                   |                                                 | VDD = 1.8 | V ± 0.1V |      |
|-------------------------|-------------------|-------------------------------------------------|-----------|----------|------|
| Symbol                  | Parameter         |                                                 | Min.      | Max.     | Unit |
| fclock                  | Clock Frequence   | су                                              | 1         | 270      | MHz  |
| tw                      | Pulse Duration    | , CLK, CLK HIGH or LOW                          | 1         | 1        | ns   |
| tact <sup>(1,2)</sup>   | Differential Inpu | ts Active Time                                  |           | TBD      | ns   |
| tinact <sup>(1,3)</sup> | Differential Inpu | ts Inactive Time                                |           | TBD      | ns   |
|                         |                   | DCS before CLK↑, CLK↓, CSR HIGH                 | 0.7       |          |      |
| tsu                     | SetupTime         | DCS before CLK↑, CLK↓, CSR LOW                  | 0.5       | _        | ns   |
|                         |                   | DODT, CSR, Data, and DCKE before CLK↑, CLK↓     | 0.5       | _        |      |
| tH                      | Hold Time         | Data, DCS, CSR, DCKE, and DODT after CLK↑, CLK↓ | 0.5       | _        | ns   |

#### NOTES:

- 1. This parameter is not production tested.
- 2. Data and VREF inputs must be low a minimum time of tact max, after RESET is taken HIGH.
- 3. Data, VREF, and clock inputs must be held at valid levels (not floating) a minimum time of tinact max, after RESET is taken LOW.

# SWITCHING CHARACTERISTICS OVER RECOMMENDED FREE-AIR OPERATING RANGE (UNLESS OTHERWISE NOTED) (1)

|                         |                                           | VDD = 1             | .8V ± 0.1V          |      |
|-------------------------|-------------------------------------------|---------------------|---------------------|------|
| Symbol                  | Parameter                                 | Min                 | Max.                | Unit |
| fMAX                    |                                           | 270                 | _                   | MHz  |
| tPDM <sup>(2)</sup>     | CLK and CLK to Q                          | 1.41 <sup>(3)</sup> | 2.15 <sup>(3)</sup> | ns   |
| tPDMSS <sup>(2,4)</sup> | CLK and CLK to Q (simultaneous switching) | _                   | 2.35 <sup>(3)</sup> | ns   |
| trphl                   | RESET to Q                                |                     | 3                   | ns   |
| dV/dt_r                 | Output slew rate from 20% to 80%          | 1                   | 4                   | V/ns |
| dV/dt_f                 | Output slew rate from 20% to 80%          | 1                   | 4                   | V/ns |
| dV/dt_∆ <sup>(5)</sup>  | Output slew rate from 20% to 80%          | _                   | 1                   | V/ns |

#### NOTES:

- 1. See TEST CIRCUITS AND WAVEFORMS.
- 2. Includes 350ps of test load transmission line delay.
- 3. For reference only. Final values to be determined.
- 4. This parameter is not production tested.
- 5. Difference between dV/dt\_r (rising edge rate) and dV/dt\_f (falling edge rate).

## TEST CIRCUITS AND WAVEFORMS (VDD = 1.8V ± 0.1V)





Voltage and Current Waveforms Inputs Active and Inactive Times



Voltage Waveforms - Pulse Duration



Voltage Waveforms - Setup and Hold Times



Voltage Waveforms - Propagation Delay Times



Voltage Waveforms - Propagation Delay Times

#### NOTES:

- 1. CL includes probe and jig capacitance.
- 2. IDD tested with clock and data inputs held at VDD or GND, and Io = 0mA
- 3. All input pulses are supplied by generators having the following characteristics: PRR ≤10MHz, Zo = 50Ω, input slew rate = 1 V/ns ±20% (unless otherwise specified).
- 4. The outputs are measured one at a time with one transition per measurement.
- 5. VTT = VREF = VDD/2
- 6. VIH = VREF + 250mV (AC voltage levels) for differential inputs. VIH = VDD for LVCMOS input.
- 7. VIL = VREF 250mV (AC voltage levels) for differential inputs. VIL = GND for LVCMOS input.
- 8. VID = 600mV.
- 9. tplh and tphL are the same as tppm.

## TEST CIRCUITS AND WAVEFORMS (VDD = 1.8V ± 0.1V)



Load Circuit: High-to-Low Slew-Rate Adjustment



Voltage Waveforms: High-to-Low Slew-Rate Adjustment



Load Circuit: Low-to-High Slew-Rate Adjustment



Voltage Waveforms: Low-to-High Slew-Rate Adjustment

#### NOTES:

- 1. CL includes probe and jig capacitance.
- 2. All input pulses are supplied by generators having the following characteristics: PRR ≤10MHz, Zo = 50Ω, input slew rate = 1 V/ns ±20% (unless otherwise specified).

## ORDERING INFORMATION





2975 Stender Way Santa Clara, CA 95054 for SALES:

800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com

for Tech Support: logichelp@idt.com (408) 654-6459