Silicon N-Channel Dual Gate MOS FET

# HITACHI

#### Application

UHF TV tuner RF amplifier

#### Outline





### **Absolute Maximum Ratings** (Ta = $25^{\circ}$ C)

| Item                      | Symbol           | Ratings     | Unit |  |
|---------------------------|------------------|-------------|------|--|
| Drain to source voltage   | V <sub>DS</sub>  | 12          | V    |  |
| Gate 1 to source voltage  | V <sub>G1S</sub> | ±10         | V    |  |
| Gate 2 to source voltage  | V <sub>G2S</sub> | ±10         | V    |  |
| Drain current             | I <sub>D</sub>   | 35          | mA   |  |
| Channel power dissipation | Pch              | 150         | mW   |  |
| Channel temperature       | Tch              | 125         | °C   |  |
| Storage temperature       | Tstg             | -55 to +125 | °C   |  |

## **Electrical Characteristics** (Ta = $25^{\circ}$ C)

| Item                               | Symbol                       | Min  | Тур   | Max  | Unit | Test conditions                                               |
|------------------------------------|------------------------------|------|-------|------|------|---------------------------------------------------------------|
| Drain to source breakdown voltage  | $V_{\rm (BR)DSX}$            | 12   | _     | _    | V    | $V_{G1S} = V_{G2S} = -5 V,$<br>$I_{D} = 200 \ \mu A$          |
| Gate 1 to source breakdown voltage | $V_{(\text{BR})\text{G1SS}}$ | ±10  | _     | _    | V    | $I_{G1} = \pm 10 \ \mu A, \ V_{G2S} = V_{DS} = 0$             |
| Gate 2 to source breakdown voltage | $V_{(BR)G2SS}$               | ±10  | _     | _    | V    | $I_{g_2} = \pm 10 \ \mu A, \ V_{g_{1S}} = V_{DS} = 0$         |
| Gate 1 cutoff current              | $I_{G1SS}$                   | _    | _     | ±100 | nA   | $V_{G1S} = \pm 8 V, V_{G2S} = V_{DS} = 0$                     |
| Gate 2 cutoff current              | I <sub>G2SS</sub>            | _    | _     | ±100 | nA   | $V_{G2S} = \pm 8 V, V_{G1S} = V_{DS} = 0$                     |
| Gate 1 to source cutoff voltage    | $V_{\text{G1S(off)}}$        | +0.5 | _     | -0.8 | V    | $V_{DS} = 6 V, V_{G2S} = 3V,$<br>$I_{D} = 100 \mu A$          |
| Gate 2 to source cutoff voltage    | $V_{\text{G2S(off)}}$        | +0.5 | _     | -0.8 | V    | $V_{DS} = 6 V, V_{G1S} = 3V,$<br>$I_{D} = 100 \ \mu A$        |
| Drain current                      | I <sub>DSS</sub>             | 0    | _     | 4    | mA   | $V_{\rm DS}$ = 6 V, $V_{\rm G2S}$ = 3V, $V_{\rm G1S}$ = 0     |
| Forward transfer admittance        | y <sub>fs</sub>              | 15   | _     | _    | mS   | $V_{DS} = 6 V, V_{G2S} = 3V,$<br>$I_{D} = 10 mA, f = 1 kHz$   |
| Input capacitance                  | Ciss                         | _    | 1.7   | 2.2  | pF   | $V_{DS} = 6 V, V_{G2S} = 3V,$<br>$I_{D} = 10 mA, f = 1 MHz$   |
| Output capacitance                 | Coss                         | _    | 1.0   | 1.4  | pF   | -                                                             |
| Reverse transfer capacitance       | Crss                         | _    | 0.017 | 0.03 | pF   | -                                                             |
| Power gain                         | PG                           | 16   | 19    |      | dB   | $V_{DS} = 4 V, V_{G2S} = 3V,$<br>$I_{D} = 10 mA, f = 900 MHz$ |
| Noise figure                       | NF                           | _    | 3.0   | 4.5  | dB   | -                                                             |
| Noto: Marking is "EL"              |                              |      |       |      |      |                                                               |

Note: Marking is "FI-".

#### HITACHI





When using this document, keep the following in mind:

- 1. This document may, wholly or partially, be subject to change without notice.
- 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission.
- 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document.
- 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein.
- 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd.
- 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS.

# HITACHI

Hitachi, Ltd.

Semiconductor & IC DV. Neppon Bidg, 2-5-2, Ohte-mach, Chiyoda-ku, Tokyo 100, Japan Tet Tokyo (03, 3270-2111 Fax (03, 3270-5109

For Author in forms ion write to : Hischi America, Ud Semiconductor & IC DV. 2000 Sierre Point Perlavey Briebene, CA. 94005-4835 U S.A. Tet 415-589-8300 Fax 415-583-4207

Hitschi Burope GmbH Bectronic Components Group Cartisnentsi Burope Danscher Straße 3 D-85522 Feldkirchen Mänchen Tet 089-9 94 80-0 Fex: 089-9 29 30 00 Hitschi Burope Ltd. Bectronic Components Div. Northern Burope Headquerters Whitsbrock Ferk Lower Cock hem Roed hitidenheed Berkshire SLGSYÅ United Kingdom Tet 0525-585000 Fet: 0525-778322 Hitschi Ásia Pte. Ltd 45 Collyer Quey \$20:00 Hitschi Tower Singspore 0404 Tet 535-2400 Fex: 535-4533

Hitschi Asia (Hong Kong) Ltd. Unit 705, North Towar, World Finance Cantre, Herbour City, Carton Road Taim She Teut, Kowloon Hong Kong Tet 27350218 Fax: 27350218

#### HITACHI