# Oki, Network Solutions for a Global Society # **OKI Semiconductor** **FEDL675001-01** Issue Date: Dec. 15, 2003 # ML675001/Q5002/Q5003 32-bit ARM-Based General-Purpose Microcontroller #### GENERAL DESCRIPTION The ML675001, ML67Q5002, and ML67Q5003 microcontrollers (MCUs) are the members of an extensive and growing family of 32-bit ARM®-based standard products for general-purpose applications that require 32-bit CPU performance and low cost afforded by MCU integrated features. ML675001/67Q5002/67Q5003 provide 8KB unified cache memory, built-in 32Kbyte SRAM, built-in 4Kbyte boot ROM, and a host of other useful peripherals such as auto-reload timers, watchdog timer (WDT), pulse-width modulators (PWM), A-to-D converter, expanded UARTs, synchronous serial port, I2C serial interface, GPIOs, DMA controller, external memory controller, and boundary scan capability. In addition, the ML67Q5002 and ML67Q5003 offer 256 Kbytes and 512 Kbytes of built-in Flash memory respectively. The ML675001, ML67Q5002 and ML67Q5003 are pin-to-pin compatible with each other, and are pin-to-pin compatible with ML674001 Series for easy performance updates. Oki's ML675K Family MCUs are capable of executing both the 32-bit ARM instruction set for high-performance applications as well as the 16-bit Thumb<sup>®</sup> instruction set for high code-density, power-efficient applications. With an ARM7TDMI<sup>®</sup> core operating at 60 MHz maximum frequency, ARM Thumb<sup>TM</sup> capabilities, and robust feature sets, the ML675001 Series MCUs are suitable for an array of applications including high performance industrial controllers and instrumentation, telecom, PC peripherals, security/surveillance, test equipment, and a variety of consumer electronics devices. ## The ARM7TDMI® Advantage Oki's ML675K Family of low-cost ARM-based MCUs offers system designers a bridge from 8- and 16-bit proprietary MCU architectures to ARM's higher-performance, affordable, widely-accepted industry standard architecture and its industry-wide support infrastructure. The ARM industry infrastructure offers the system developers many advantages including software compatibility, many ready-to-use software applications, large choices among hardware and software development tools. These ARM-based advantages allow Oki's customers to better leverage engineering resources, lower development costs, minimize project risks, and reduce their product time to market. In addition, migration of a design with an Oki standard MCU to an Oki custom solution is easily facilitated with its award-winning uPLAT<sup>TM</sup> product development architecture. ## **FEATURES** •CPU 32-bit RISC CPU (ARM7TDMI) 32-bit instructions (ARM Instructions) and 16-bit instructions (Thumb Instructions) mixed General purpose registers : 31 x 32 bits Built-in Barrel shifter and multiplier (32 bit x 8 bit, Modified Booth's Algorithm) Little endian Built-in debug function Cache memory 8KB unified memory 4 way set-associative •Internal memory RAM 32KB (32-bit access) FLASH (16-bit access) ML675001 : ROM-less version ML67Q5002 : 256Kbytes ML67Q5003 : 512Kbytes •External memory controller ROM (FLASH): 16 Mbytes SRAM: 16 Mbytes DRAM: 64 Mbytes (SDRAM and EDO-DRAM support) External IO devices: 16 Mbytes x 2 banks, 4 Chip select pins Wait control input signal for each bank Independent programmable wait settings for each bank •Interrupt controller 28 sources: 23 internals and 5 externals (IRQ: 4, FIQ: 1) •DMA controller 2 channels: Dual address mode, cycle steal and burst tranfer mode Timer 1 channel: 16-bit auto reload for operating system 6 channels: 16-bit auto reload for application 1 channel: 16 bit watchdog timer Serial interface 1 channel: UART 1 channel: UART with 16-byte FIFO 1 channel: synchronous 1 channel: I2C (single master) •Parallel I/O Port 4 ports x 8 bits (bitwise input/output settings) 1 port x 10 bit (bitwise input/output settings) •PWM 2 channels x 16 bits •Analog-to-Digital Converter 4 channels x 10 bits •Power down mechanism Standby (all clock stop) and Halt (clock stop by each function block) Clock gear (selectable 1/1, 1/2, 1/4, 1/8, 1/16, 1/32 base clock frequency) •JTAG interface Connectable to JTAG ICE •Power supply voltage Core section: 2.25 V to 2.75 V IO section: 3.0 V to 3.6 V PLL section: 2.25 V to 2.75 V Analog section: 3.0 V to 3.6 V Operating frequency 1-60 MHz •Operating temperature (ambient temperature) -40°C to +85°C Package 144-pin plastic LQFP (LQFP144-P-2020-0.50) 144-pin plastic LFBGA (P-LFBGA144-1111-0.80) # PIN CONFIGURATION (TOP VIEW) # 144-Pin Plastic LFBGA | | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | |---|----------------------------|--------------------------|--------------------------|-------------------------|---------------------------------|--------------------|--------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------| | N | PIOD[6]/<br>XDQM[1<br>] | XIOCS_<br>N[3] | XIOCS_<br>N[1] | XRAMC<br>S_N | XBWE_<br>N[0] | XOE_N | PIOC[4]/<br>XA[21] | XA[16] | XA[14] | XA[11] | XA[9] | XA[7] | XA[6] | | M | PIOD[7]/<br>XDQM[0<br>] | XIOCS_<br>N[2] | XIOCS_<br>N[0] | XWE_N | PIOC[7]/<br>XWR | PIOC[6]/<br>XA[23] | PIOC[2]/<br>XA[19] | XA[17] | XA[15] | XA[13] | XA[10] | XA[4] | XA[5] | | L | PIOB[1]/<br>DREQC<br>LR[0] | PIOB[2]/<br>DREQ[1] | PIOB[0]/<br>DREQ[0] | | XBWE_<br>N[1] | PIOC[5]/<br>XA[22] | PIOC[3]/<br>XA[20] | XA[18] | XA[12] | VDD_IO | XA[8] | XA[2] | GND | | κ | PIOB[3]/<br>DREQC<br>LR[1] | PIOB[5]/<br>TCOUT[<br>1] | VDD_IO | GND | VDD_IO VDD_C ORE VDD_IO GND GND | | | | | XA[3] | XA[0] | XD[13] | XA[1] | | J | PIOC[0]/<br>PWMOU<br>T[0] | GND | PIOB[4]/<br>TCOUT[<br>0] | | | | | | | VDD_IO | XD[15] | XD[11] | XD[14] | | н | XBS_N[<br>0] | XBS_N[<br>1] | PIOD[0]/<br>XWAIT | VDD_C<br>ORE | | | | | | VDD_C<br>ORE | XD[10] | NC | XD[12] | | G | PIOD[2]/<br>XRAS_N | PIOD[1]/<br>XCAS_N | VDD_IO | GND | | • | oin LF<br>OP VIE | | | VDD_IO | XD[8] | CLKMD1 | XD[9] | | F | BSEL[1] | PIOD[5]/<br>XSDCK<br>E | PIOD[3]/<br>XSDCLK | PIOD[4]/<br>XSDCS_<br>N | | | | | | GND | XD[7] | XD[6] | XD[5] | | E | PIOE[7]/<br>EXINT[2] | BSEL[0] | | PIOE[5]/<br>EXINT[0] | | | | | | GND | XD[2] | CLKMD0 | XD[4] | | D | PIOE[0]/<br>SCLK | PIOE[6]/<br>EXINT[1] | PIOE[9]/<br>EFIQ_N | PIOE[2]/<br>SDO | OSC1_N | PIOA[1]/<br>SOUT | AIN[0] | VREFN | VDD_IO | GND | VDD_IO | XD[3] | XD[1] | | С | TDI | PIOE[1]/<br>SDI | ско | TMS | CKOE_<br>N | AVDD | AIN[1] | AIN[3] | VDD_C<br>ORE | PIOA[5]/<br>DTR | FWR | XD[0] | RESET_<br>N | | В | nTRST | TDO | TCK | GND | VDD_IO | PIOA[0]/<br>SIN | VREFP | AGND | GND | PIOA[3]/<br>DSR | PIOA[7]/<br>RI | PIOE[4]/<br>SCL | PIOB[7]/<br>SRXD | | A | PLLVDD | PLLGND | JSEL | DRAME<br>_N | OSC0 | TEST | AIN[2] | PIOA[2]/<br>CTS | PIOA[4]/<br>DCD | PIOA[6]/<br>RTS | PIOE[3]/<br>SDA | PIOB[6]/<br>STXD | TEST1 | | | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | NC pins are electrically unconnected in the package. NC pins can be connected to Vdd or GND. Notes: #### 144-Pin Plastic LQFP Notes: NC pins are electrically unconnected in the package. NC pins can be connected to Vdd or GND. # LIST OF PINS | Pi | n | | Pr | imary Function | Se | condar | ry Function | |------|-----|----------|-----|----------------------------------------|--------|--------|--------------------| | LQFP | BGA | Symbol | I/O | Description | Symbol | I/O | Description | | 1 | A1 | TEST1 | _ | Test mode input | | _ | · | | 2 | B1 | PIOB[7] | I/O | General port (with interrupt function) | SRXD | I | SIO receive signal | | 3 | C3 | FWR | 1 | Test mode inout | _ | _ | | | 4 | C1 | RESET_N | 1 | Reset input | _ | _ | | | 5 | D3 | VDD_IO | VDD | IO power supply | _ | _ | | | 6 | C2 | XD[0] | I/O | External data bus | _ | _ | | | 7 | D1 | XD[1] | I/O | External data bus | _ | _ | | | 8 | E3 | XD[2] | I/O | External data bus | _ | _ | | | 9 | D2 | XD[3] | I/O | External data bus | _ | _ | | | 10 | E1 | XD[4] | I/O | External data bus | _ | _ | | | 11 | E4 | GND | GND | GND | _ | _ | | | 12 | E2 | CLKMD0 | 1 | Clock mode input | _ | _ | | | 13 | F1 | XD[5] | I/O | External data bus | _ | _ | | | 14 | F2 | XD[6] | I/O | External data bus | _ | _ | | | 15 | F4 | GND | GND | GND | _ | _ | | | 16 | F3 | XD[7] | I/O | External data bus | _ | _ | | | 17 | G2 | CLKMD1 | 1 | Clock mode input | _ | _ | | | 18 | G4 | VDD_IO | VDD | I/O power supply | _ | _ | | | 19 | G3 | XD[8] | I/O | External data bus | _ | _ | | | 20 | G1 | XD[9] | I/O | External data bus | _ | _ | | | 21 | НЗ | XD[10] | I/O | External data bus | _ | _ | | | 22 | H4 | VDD_CORE | VDD | CORE power supply | _ | _ | | | 23 | H2 | NC | _ | NC | _ | _ | | | 24 | J2 | XD[11] | I/O | External data bus | _ | _ | | | 25 | H1 | XD[12] | I/O | External data bus | _ | _ | | | 26 | J4 | VDD_IO | VDD | I/O power supply | _ | _ | | | 27 | K2 | XD[13] | I/O | External data bus | _ | _ | | | 28 | J1 | XD[14] | I/O | External data bus | _ | _ | | | 29 | J3 | XD[15] | I/O | External data bus | _ | _ | | | 30 | K3 | XA[0] | 0 | External address output | _ | _ | | | 31 | K1 | XA[1] | 0 | External address output | _ | _ | | | 32 | L2 | XA[2] | 0 | External address output | _ | _ | | | 33 | K4 | XA[3] | 0 | External address output | _ | | | | 34 | L1 | GND | GND | GND | _ | _ | | | 35 | M2 | XA[4] | 0 | External address output | _ | _ | | | 36 | M1 | XA[5] | 0 | External address output | _ | _ | | | 37 | N1 | XA[6] | 0 | External address output | _ | _ | | | 38 | N2 | XA[7] | 0 | External address output | _ | _ | | | 39 | L3 | XA[8] | 0 | External address output | _ | _ | | | 40 | N3 | XA[9] | 0 | External address output | _ | _ | | | Pi | Pin Primary Function | | | imary Function | Secondary Function | | | | |------|----------------------|------------|-----|----------------------------------------|-----------------------|-----|--------------------------------|--| | LQFP | BGA | Symbol | I/O | Description | Symbol | I/O | Description | | | 41 | L4 | VDD_IO | VDD | I/O power supply | _ | | · | | | 42 | М3 | XA[10] | 0 | External address output | _ | | | | | 43 | N4 | XA[11] | 0 | External address output | _ | | | | | 44 | L5 | XA[12] | 0 | External address output | _ | - | | | | 45 | M4 | XA[13] | 0 | External address output | _ | - | | | | 46 | N5 | XA[14] | 0 | External address output | _ | - | | | | 47 | K5 | GND | GND | GND | _ | - | | | | 48 | M5 | XA[15] | 0 | External address output | _ | - | | | | 49 | N6 | XA[16] | 0 | External address output | _ | | | | | 50 | M6 | XA[17] | 0 | External address output | _ | _ | | | | 51 | K6 | GND | GND | GND | _ | _ | | | | 52 | L6 | XA[18] | 0 | External address output | _ | _ | | | | 53 | M7 | PIOC[2] | I/O | General port (with interrupt function) | XA[19] | 0 | External address output | | | 54 | K7 | VDD_IO | VDD | I/O power supply | _ | _ | | | | 55 | L7 | PIOC[3] | I/O | General port (with interrupt function) | XA[20] | 0 | External address output | | | 56 | N7 | PIOC[4] | I/O | General port (with interrupt function) | XA[21] | 0 | External address output | | | 57 | L8 | PIOC[5] | I/O | General port (with interrupt function) | XA[22] | 0 | External address output | | | 58 | K8 | VDD_CORE | VDD | CORE power supply | _ | I | | | | 59 | M8 | PIOC[6] | I/O | General port (with interrupt function) | XA[23] | 0 | External address output | | | 60 | М9 | PIOC[7] | I/O | General port (with interrupt function) | XWR | 0 | Transfer direction of | | | | | | | | | | external bus | | | 61 | N8 | XOE_N | 0 | Output enable (excluding SDRAM) | _ | _ | | | | 62 | K9 | VDD_IO | VDD | I/O power supply | _ | _ | | | | 63 | M10 | XWE_N | 0 | Write enable | _ | - | | | | 64 | N9 | XBWE_N[0] | 0 | Byte write enable (LSB) | _ | _ | | | | 65 | L9 | XBWE_N[1] | 0 | Byte write enable (MSB) | _ | _ | | | | 66 | L10 | XROMCS_N | 0 | External ROM chip select | _ | _ | | | | 67 | N10 | XRAMCS_N | 0 | External RAM chip select | _ | _ | | | | 68 | M11 | XIOCS_N[0] | 0 | IO chip select 0 | _ | _ | | | | 69 | K10 | GND | GND | GND | _ | _ | | | | 70 | N11 | XIOCS_N[1] | 0 | IO chip select 1 | _ | _ | | | | 71 | M12 | XIOCS_N[2] | 0 | IO chip select 2 | _ | _ | | | | 72 | N12 | XIOCS_N[3] | 0 | IO chip select 3 | _ | _ | | | | 73 | N13 | PIOD[6] | I/O | General port (with interrupt function) | XDQM[1]/XCAS<br>_N[1] | 0 | INPUT/OUTPUT<br>mask/CAS (MSB) | | | 74 | M13 | PIOD[7] | I/O | General port (with interrupt function) | XDQM[0]/XCAS<br>_N[0] | 0 | INPUT/OUTPUT<br>mask/CAS (LSB) | | | 75 | L11 | PIOB[0] | I/O | General port (with interrupt function) | DREQ[0] | ı | DMA request signal (CH0) | | | 76 | L13 | PIOB[1] | I/O | General port (with interrupt function) | DREQCLR[0] | 0 | DREQ Clear Signal<br>(CH0) | | | 77 | K11 | VDD_IO | VDD | I/O power supply | _ | _ | | | | 78 | L12 | PIOB[2] | I/O | General port (with interrupt function) | DREQ[1] | I | DMA request signal (CH1) | | | Pi | in | | Pr | imary Function | Se | condar | ry Function | |------|-----|----------|-----|----------------------------------------|------------|--------|----------------------------------------| | LQFP | BGA | Symbol | I/O | Description | Symbol | I/O | Description | | 79 | K13 | PIOB[3] | I/O | General port (with interrupt function) | DREQCLR[1] | 0 | DREQ Clear Signal<br>(CH1) | | 80 | J11 | PIOB[4] | I/O | General port (with interrupt function) | TCOUT[0] | 0 | DMAC Terminal Count (CH0) | | 81 | K12 | PIOB[5] | I/O | General port (with interrupt function) | TCOUT[1] | 0 | DMAC Terminal Count (CH1) | | 82 | J13 | PIOC[0] | I/O | General port (with interrupt function) | PWMOUT[0] | 0 | PWM output (CH0) | | 83 | J10 | PIOC[1] | I/O | General port (with interrupt function) | PWMOUT[1] | 0 | PWM output (CH1) | | 84 | J12 | GND | GND | GND | _ | _ | | | 85 | H13 | XBS_N[0] | 0 | External bus byte select (LSB) | _ | _ | | | 86 | H12 | XBS_N[1] | 0 | External bus byte select (MSB) | _ | _ | | | 87 | H10 | VDD_CORE | VDD | CORE power supply | _ | _ | | | 88 | H11 | PIOD[0] | I/O | General port (with interrupt function) | XWAIT | I | Wait input signal for I/O<br>Banks | | 89 | G12 | PIOD[1] | I/O | General port (with interrupt function) | XCAS_N | 0 | Column address strobe (SDRAM) | | 90 | G10 | GND | GND | GND | _ | _ | | | 91 | G11 | VDD_IO | VDD | I/O power supply | _ | _ | | | 92 | G13 | PIOD[2] | I/O | General port (with interrupt function) | XRAS_N | 0 | Row address strobe<br>(SDRAM/EDO-DRAM) | | 93 | F11 | PIOD[3] | I/O | General port (with interrupt function) | XSDCLK | 0 | Clock for SDRAM | | 94 | F10 | PIOD[4] | I/O | General port (with interrupt function) | XSDCS_N | 0 | Chip select for SDRAM | | 95 | F12 | PIOD[5] | I/O | General port (with interrupt function) | XSDCKE | 0 | Clock enable (SDRAM) | | 96 | E12 | BSEL[0] | ı | Select boot device | _ | _ | | | 97 | F13 | BSEL[1] | ı | Select boot device | _ | _ | | | 98 | E10 | PIOE[5] | I/O | General port (with interrupt function) | EXINT[0] | I | Interrupt input | | 99 | D12 | PIOE[6] | I/O | General port (with interrupt function) | EXINT[1] | I | Interrupt input | | 100 | E13 | PIOE[7] | I/O | General port (with interrupt function) | EXINT[2] | ı | Interrupt input | | 101 | E11 | PIOE[8] | I/O | General port (with interrupt function) | EXINT[3] | ı | Interrupt input | | 102 | D11 | PIOE[9] | I/O | General port (with interrupt function) | EFIQ_N | I | FIQ input | | 103 | D13 | PIOE[0] | I/O | General port (with interrupt function) | SCLK | I/O | SSIO clock | | 104 | C12 | PIOE[1] | I/O | General port (with interrupt function) | SDI | I | SSIO Serial Data In | | 105 | D10 | PIOE[2] | I/O | General port (with interrupt function) | SDO | 0 | SSIO Serial Data Out | | 106 | C13 | TDI | I | JTAG Data Input | _ | _ | | | 107 | B12 | TDO | 0 | JTAG data out | _ | _ | | | 108 | B13 | nTRST | 1 | JTAG reset | _ | _ | | | 109 | A13 | PLLVDD | VDD | Power supply for PLL | _ | _ | | | 110 | A12 | PLLGND | GND | GND for PLL | _ | _ | | | 111 | C11 | СКО | 0 | Clock output | _ | | | | 112 | A11 | JSEL | I | JTAG select | _ | | | | 113 | C10 | TMS | I | JTAG mode select | _ | _ | | | 114 | B11 | TCK | I | JTAG clock | _ | _ | | | 115 | A10 | DRAME_N | I | DRAM enable | _ | | | | Pi | n | | Pr | imary Function | Se | econda | ry Function | |------|-----|----------|-----|----------------------------------------|--------|--------|-----------------------------| | LQFP | BGA | Symbol | I/O | Description | Symbol | I/O | Description | | 116 | C9 | CKOE_N | 1 | Clock out enable | _ | _ | | | 117 | B10 | GND | GND | GND | _ | _ | | | 118 | A9 | OSC0 | I | Oscillation input pin | _ | _ | | | 119 | D9 | OSC1_N | 0 | Oscillation output pin | _ | _ | | | 120 | В9 | VDD_IO | VDD | IO power supply | _ | _ | | | 121 | A8 | TEST | ı | Test mode input | _ | _ | | | 122 | B8 | PIOA[0] | I/O | General port (with interrupt function) | SIN | I | UART Serial Data In | | 123 | D8 | PIOA[1] | I/O | General port (with interrupt function) | SOUT | 0 | UART Serial Data Out | | 124 | C8 | AVDD | VDD | A/D CONVERTER power supply | _ | _ | | | 125 | В7 | VREFP | I | A/D CONVERTER Reference voltage | _ | _ | | | 126 | D7 | AIN[0] | I | A/D CONVERTER analog input port | _ | _ | | | 127 | C7 | AIN[1] | I | A/D CONVERTER analog input port | _ | _ | | | 128 | A7 | AIN[2] | I | A/D CONVERTER analog input port | _ | _ | | | 129 | C6 | AIN[3] | I | A/D CONVERTER analog input port | _ | _ | | | 130 | D6 | VREFN | GND | Reference GND for A/D CONVERTER | _ | | | | 131 | В6 | AGND | GND | GND for A/D CONVERTER | _ | _ | | | 132 | B5 | GND | GND | GND | _ | _ | | | 133 | A6 | PIOA[2] | I/O | General port (with interrupt function) | CTS | I | UART Clear To Send | | 134 | D5 | VDD_IO | VDD | IO power supply | _ | _ | | | 135 | B4 | PIOA[3] | I/O | General port (with interrupt function) | DSR | Ι | UART Set Ready | | 136 | A5 | PIOA[4] | I/O | General port (with interrupt function) | DCD | I | UART Carrier Detect | | 137 | C5 | VDD_CORE | VDD | CORE power supply | _ | | | | 138 | C4 | PIOA[5] | I/O | General port (with interrupt function) | DTR | 0 | UART Data Terminal<br>Ready | | 139 | A4 | PIOA[6] | I/O | General port (with interrupt function) | RTS | 0 | UART Request To Send | | 140 | В3 | PIOA[7] | I/O | General port (with interrupt function) | RI | I | UART Ring Indicator | | 141 | D4 | GND | GND | GND | _ | | | | 142 | А3 | PIOE[3] | I/O | General port (with interrupt function) | SDA | I/O | I2C Data In/Out | | 143 | B2 | PIOE[4] | I/O | General port (with interrupt function) | SCL | 0 | I2C Clock out | | 144 | A2 | PIOB[6] | I/O | General port (with interrupt function) | STXD | 0 | SIO send data output | # PIN DESCRIPTION | Pin Name | I/O | Description | Primary/<br>Secondary | Logic | |--------------------|---------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------| | System | | | occondary | | | RESET_N | ı | Reset input | _ | Negative | | BSEL[1:0] | ı | Boot device select signal | | Positive | | | | BSEL[1] BSEL[0] Boot device | | | | | | 0 0 Internal Flash (External ROM for Ml675001) | | | | | | 0 1 External ROM | _ | | | | | 1 * Boot mode | | | | | | The selected device is mapped to BANK0 (0x0000_0000 - 0x07FF_FFFF) after reset. | | | | CLKMD[1:0] | I | Clock mode input. Normally connect to ground level. | _ | Positive | | OSC0 | 1 | Crystal connection or external clock input. | | | | | | Connect a crystal (5MHz to 14 MHz), if used, to OSC0 and OSC1_N. | _ | _ | | | | It is also possible to input a direct clock (5MHz to 14MHz, 20MHz to 56MHz). | | | | OSC1_N | 0 | Crystal connection. | | | | | | When not using a crystal, leave this pin unconnected. | _ | _ | | СКО | 0 | Clock out | _ | | | CKOE_N | I | Clock out enable | _ | Negative | | Debugging support | t. | | | | | TCK | ı | Debugging pin. Normally connect to ground level. | _ | | | TMS | I | Debugging pin. Normally drive at High level. | _ | Positive | | nTRST | I | Debugging pin. Normally connect to ground level. | _ | Negative | | TDI | I | Debugging pin. Normally drive at High level. | _ | Positive | | TDO | 0 | Debugging pin. Normally leave open. | _ | Positive | | General-purpose I/ | O ports | | | | | PIOA[7:0] | I/O | General-purpose port. | Primary | Positive | | | | Not available for use as port pins when secondary functions are in use. | | | | PIOB[7:0] | I/O | General-purpose port. | Primary | Positive | | | | Not available for use as port pins when secondary functions are in use. | | | | PIOC[7:0] | I/O | General-purpose port. | Primary | Positive | | | | Not available for use as port pins when secondary functions are in use. | | | | PIOD[7:0] | I/O | General-purpose port. | Primary | Positive | | | | Not available for use as port pins when secondary functions are in use. | | | | | | Note that enabling DRAM controller with DRAME_N inputs permanently configures PIOD[7:0] for their secondary functions, making them | | | | | | unavailable for use as port pins. | | | | PIOE[9:0] | I/O | General-purpose port. | Primary | Positive | | | | Not available for use as port pins when secondary functions are in use. | | | | Pin Name | I/O | Description | Primary /<br>Secondary | Logic | |--------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------| | External Bus | | | | | | XA[23:19] | 0 | Address bus to external RAM, external ROM, external I/O banks, and external DRAM. After a reset, these pins are configured for their primary function (PIOC[6:2]). | Secondary | Positive | | XA[18:0] | 0 | Address bus to external RAM, external ROM, external I/O banks, and external DRAM. | _ | Positive | | XD[15:0] | I/O | Data bus to external RAM, external ROM, external I/O banks, and external DRAM. | _ | Positive | | External bus contr | rol signa | ls (ROM/SRAM/IO) | | | | XROMCS_N | 0 | ROM bank chip select | _ | Negative | | XRAMCS_N | 0 | SRAM bank chip select | _ | Negative | | XIOCS_N[0] | 0 | IO chip select 0 | _ | Negative | | XIOCS_N[1] | 0 | IO chip select 1 | _ | Negative | | XIOCS_N[2] | 0 | IO chip select 2 | _ | Negative | | XIOCS_N[3] | 0 | IO chip select 3 | _ | Negative | | XOE_N | 0 | Output enable/ Read enable | _ | Negative | | XWE_N | 0 | Write enable | _ | Negative | | XBS_N[1:0] | 0 | Byte select: XBS_N[1] is for MSB, XBS_N[0] is for LSB | _ | Negative | | XBWE_N[0] | 0 | LSB Write enable | _ | Negative | | XBWE_N[1] | 0 | MSB Write enable | _ | Negative | | XWR | 0 | Data transfer direction for external bus, used when connecting to Motorola I/O devices. This represent the secondary function of pin PIOC[7]. L: read , H: write. Available for I/O bank 0/1. | Secondary | _ | | XWAIT | | External I/O bank 0/1/2/3 WAIT signal. | Secondary | Positive | | 7,,,,, | | This input permits access to devices slower than register settings. | o coonaa.y | | | External bus contr | rol signa | | | | | XRAS_N | 0 | Row address strobe. Used for both EDO DRAM and SDRAM | Secondary | Negative | | XCAS_N | 0 | Column address strobe signal (SDRAM) | Secondary | Negative | | XSDCLK | 0 | SDRAM clock (same frequency as internal HCLK) | Secondary | _ | | XSDCKE | 0 | Clock enable (SDRAM) | Secondary | _ | | XSDCS_N | 0 | Chip select (SDRAM) | Secondary | Negative | | XDQM[1]/XCAS_N[1] | 0 | Connected to SDRAM: DQM (MSB) | Secondary | Positive/ | | | | Connected to EDO DRAM: column address strobe signal (MSB) | | Negative | | XDQM[0]/XCAS_N[0] | 0 | Connected to SDRAM: DQM (LSB) | Secondary | Positive/ | | | | Connected to EDO DRAM: column address strobe signal (LSB) | | Negative | | Pin Name | I/O | Description | Primary /<br>Secondary | Logic | |---------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------| | DMA control signals | | | | | | DREQ[0] | I | Ch 0 DMA request signal, used when DMA controller configured for DREQ type | Secondary | Positive | | DREQCLR[0] | 0 | Ch 0 DREQ signal clear request. The DMA device responds to this output by negating DREQ. | Secondary | Positive | | TCOUT[0] | 0 | Indicates to Ch 0 DMA device that last transfer has started. | Secondary | Positive | | DREQ[1] | I | Ch 1 DMA request signal, used when DMA controller configured for DREQ type | Secondary | Positive | | DREQCLR[1] | 0 | Ch 1 DREQ signal clear request. The DMA device responds to this output by negating DREQ. | Secondary | Positive | | TCOUT[1] | 0 | Indicates to Ch 1 DMA device that last transfer has started | Secondary | Positive | | UART | | | | | | SIN | I | SIO receive signal | Secondary | Positive | | SOUT | 0 | SIO transmit signal | Secondary | Positive | | CTS | -1 | Clear To Send. | Secondary | Negative | | | | Indicates that modem or data set is ready to transfer data. Bit 4 in modem status register reflects this input. | | | | DSR | -1 | Data Set Ready. | Secondary | Negative | | | | Indicates that modem or data set is ready to establish a communications link with UART. | | | | | | Bit 5 in modem status register reflects this input. | | | | DCD | I | Data Carrier Detect. Indicates that modem or data set has detected data carrier signal. Bit 7 in modem status register reflects this input. Data Carrier Detect | Secondary | Negative | | DTR | 0 | Data Terminal Ready. Indicates that UART is ready to establish a communications link with modem or data set. Bit 0 in modem control register controls this output. | Secondary | Negative | | RTS | 0 | Request To Send. Indicates that UART is ready to transfer data to modem or data set. Bit 1 in modem control register controls this output. | Secondary | Negative | | RI | I | Ring Indicator. Indicates that modem or data set has received telephone ring indicator. Bit 6 in modem status register reflects this input. | Secondary | Negative | | SIO | | | | | | STXD | 0 | SIO transmit signal | Secondary | Positive | | SRXD | I | SIO receive signal | Secondary | Positive | | Pin Name | I/O | Description | Primary /<br>Secondary | Logic | |----------------------|---------|----------------------------------------------------------------------------|------------------------|------------------------| | I2C | | | - | <u>'</u> | | SDA | I/O | I2C Data. This pin operates as NMOS Open drain. Connect pull-up resistor. | Secondary | Positive | | SCL | 0 | I2C Clock. This pin operates as NMOS Open drain. Connect pull-up resistor. | Secondary | _ | | Synchronous SIO | • | | • | | | SCLK | I/O | Serial clock | Secondary | _ | | SDI | ı | Serial receive data | Secondary | Positive | | SDO | 0 | Serial transmit data | Secondary | Positive | | PWM signals | ı | | • | <u> </u> | | PWMOUT[0] | 0 | PWM output of CH0 | Secondary | Positive | | PWMOUT[1] | 0 | PWM output of CH1 | Secondary | Positive | | Analog-to-digital co | nverter | | | • | | AIN[0] | I | Ch0 analog input | _ | _ | | AIN[1] | ı | Ch1 analog input | _ | _ | | AIN[2] | ı | Ch2 analog input | _ | _ | | AIN[3] | ı | Ch3 analog input | _ | _ | | VREFP | 1 | Analog-to-digital converter convert reference voltage | _ | _ | | VREFN | I | Analog-to-digital converter convert reference GND | _ | _ | | AVDD | | Analog-to-digital converter power supply | _ | _ | | AGND | | Analog-to-digital converter ground | _ | _ | | Interrupt signals | | | | | | EXINT[3:0] | I | External interrupt input signals | Secondary | Positive /<br>Negative | | EFIQ_N | ı | External fast interrupt input signal. | Secondary | Negative | | | | Interrupt controller connects this to CPU FIQ input. | | | | MODE configuration | n | | | | | DRAME_N | I | DRAM enable mode | _ | Negative | | TEST | ı | Test mode | _ | Positive | | TEST1 | ı | Test mode | | Positive | | FWR | I | Test mode | _ | Positive | | JSEL | I | JTAG select signal. L: On-board debug, H: Boundary scan. | _ | _ | | Power supplies | | | | | | VDD_CORE | | Core power supply | _ | _ | | VDD_IO | | I/O power supply | _ | _ | | GND | | GND for core and I/O | | _ | | PLLVDD | | PLL power supply | _ | _ | | PLLGND | | GND for PLL | _ | _ | #### **DESCRIPTION OF FUNCTIONS** **CPU** CPU core: ARM7TDMI Operating frequency: 1 MHz to 60 MHz Byte ordering: Little endian Instructions: ARM instruction (32-bit length) and Thumb instruction (16-bit length) can be mixed. General register bank: $31 \times 32$ bits Built-in barrel shifter: ALU and barrel shift operations can be executed by one instruction. Multiplier: $32 \text{ bits} \times 8 \text{ bits}$ (Modified Booth's Algorithm) Built-in debug function: JTAG interface, break point register #### **Built-in Memory** FLASH ROM: ML675001: ROM-less version ML67Q5002: 256Kbytes (128K x 16 bits) ML67Q5003: 512Kbytes (256K x 16 bits) Access timing of this FLASH memory is configured by the ROM bank control register of the external memory controller. RAM: 32KB (8K x 32bits) Read/Write access(8/16/32bit):3 cycle (cache memory unused) Cache memory: 8K unified memory with 4way set-associative ## **Interrupt Controller** Fast interrupt request (FIQ) and interrupt request (IRQ) are employed as interrupt input signals. The interrupt controller controls these interrupt signals going to ARM core. (1) Interrupt sources FIQ: 1 external source (external pin: EFIQ\_N) IRQ: total of 27 sources. 23 internal sources, and 4 external sources (external pins: EXINT[3:0]) (2) Interrupt priority level Configurable, 8-level priority for each source (3) External interrupt pin input EXINT[3:0] can be set as Level or Edge sensing. Configurable High or Low when Level sensing. Configurable Rise or Falling edge triggering when Edge sensing. EFIQ\_N is set as Falling edge triggering. #### **Timers** 7 channels of 16-bit reload timers are employed. Of these, 1 channel is used as system timer for OS. The timers of other 6 channels are used in application software. (1) System timer: 1 channel 16-bit auto reload timer: Used as system timer for OS. Interrupt request by timer overflow. (2) Application timer: 6 channels 16-bit auto reload timer. Interrupt request by compare match. One shot, interval Clock can be independently set for each channel #### **WDT** Functions as an interval timer or a watch dog timer. - (1) 16-bit timer - (2) Watch dog timer or interval timer mode can be selected - (3) Interrupt or reset generation - (4) Maximum period: longer than 200 msec #### **PWM** This LSI contains two channels of PWM (Pulse Width Modulation) function which can change the duty cycle of a waveform with a constant period. The PWM output resolution is 16 bits for each channel. #### **Serial Interface** This LSI contains four serial interface. (1) UART without FIFO : 1 channel This is the serial port which performs data transmission, taking a synchronization per character. Selection of various parameters, such as addition of data length, a stop bit, and a parity bit, is possible. - Asynchronous full duplex operation Sampling Rate = Baud rate x 16sample Character Length : 7, 8 bit Stop Bit Length : 1, 2 bit - Parity : Even, Odd, none - Error Detection : Parity, Framing, Over run Loop Back Function Baud Rate Generation : ON/OFF, Parity, framing, Over run Compulsive addition : Exclusive baud rate generator built-in (8bit counter) Independent from a bus clock - Internal-Baud-Rate-Clock-Stop at the time of HALT Mode. - (2) UART with 16bytes FIFO : 1channel Features 16bytes FIFO in both send and receive. Uses the industry standard 16550A ACE (Asynchronous Communication Element). - Asynchronous full duplex operation - Reporting function for all status - 16 Byte Transmission and reception FIFO - Transmission, reception, interrupt of line status Data set and Independent FIFO control. - Modem control signals : CTS, DCD, DSR, DTR, RI and RTS Data length : 5, 6, 7, 8 bit Stop bit length : 1, 1.5, 2 bit parity : Even, Odd, none Error Detection : Parity, Framing, Overrun - Baud Rate Generation : Exclusive baud rate generator built-in (3) Synchronous serial interface : 1channel It is a clock synchronous 8bit serial port - selectable 1/8, 1/16 or 1/32 of HCLK frequency. - Choose LSB First or MSB First. - Choose Master / Slave Mode - Transceiver Interruption, Transceiver buffer empty interrupt - Loopback Test Function - (4) I2C : 1channel Based on the I2C BUS specifications. Operates as a single master device. - Communication mode : Master transmitter /master receiver - Transmission Speed : 100kbps (Standard mode) / 400kbps (Fast mode) - Addressing format : 7 bit / 10 bit - Data buffer : 1 Byte(1step) - Communication Voltage : 2.7V to 3.3V #### **GPIO** 42-bits parallel port (four 8-bit ports and one 10-bit port). | PIOA[7:0] | Combination port | UART | |-----------|------------------|--------------------------------------| | PIOB[7:0] | Combination port | DMAC, UART(uPLAT-7B), | | PIOC[7:0] | Combination port | PWM, XA[23:19], XWR | | PIOD[7:0] | Combination port | DRAM contorol signal etc. | | PIOE[9:0] | Combination port | SSIO, I2C, External interrupt signal | | | | | - (1) Input/output selectable at bit level. - (2) Each bit can be used as an interrupt source. - (3) Interrupt mask and interrupt polarity can be set for all bits. - (4) The ports are configured as input, immediately after reset. - (5) Primary/secondary function of each port can be set independently. #### **AD Converter** Successive approximation type AD converter. - (1) $10 \text{ bits} \times 4 \text{ channels}$ - (2) Sample hold function - (3) Scan mode and select mode are supported - (4) Interrupt is generated after completion of conversion. - (5) Conversion time: 5 μs minimum. #### DMAC Two channels of direct memory access controller which transfers data between memory and memory, between I/O and memory and between I/O and I/O. - (1) Number of channels: 2 channels - (2) Channel priority level: Fixed mode Channel priority level is always fixed (channel 0 > 1). Roundrobin Priority level of the channel requested for transfer is kept lowest. - (3) Maximum number of transfers: 65,536 times (64K times) - (4) Data transfer size: Byte (8 bits), half-word (16 bits), word (32 bits) - (5) Bus request system: Cycle steal mode Bus request signal is asserted for each DMA transfer cycle. Burst mode Bus request signal is asserted until all transfers of transfer cycles are complete. (6) DMA transfer request: Software request By setting the software transfer request bit inside DMAC, the CPU starts DMA transfer. External request DMA transfer is started by external request allocated to each channel. (7) Interrupt request: Interrupt request is generated to CPU after the end of DMA transfers for the set number of transfer cycles or after occurrence of error. Interrupt request signal is output separately for each channel. Interrupt request signal output can be masked for each channel. #### **External memory controller** Controls access of externally connected devices such as ROM (FLASH), SRAM, SDRAM (EDO DRAM), IO devices, and internal FLASH memory. (1) ROM (FLASH) access function : 1 bank Supports 16-bit devices Supports FLASH memory: Byte write (can be written only by IF equivalent to SRAM). In ML67Q5002/ML67Q5003, control internal FLASH access. Configurable access timing. (2) SRAM access function : 1 bank Supports 16-bit devices Supports asynchronous SRAM Configurable access timing. (3) DRAM access function : 1 bank Supports 16-bit device Supports EDO/SDRAM : Simultaneous connections to EDO-DRAM and SDRAM cannot be made. Configurable access timing. (4) External IO access function : 2 banks Supports 8-bit/16-bit access : Independent configuration for each bank Each bank has two chip selects : XIOCS\_N[3:0] Supports external wait input : XWAIT Access Timing configurable for each bank independently #### **Power Management** HALT, STANDBY, clock gear, clock control functions are supported as power save functions. (1) HALT mode HALT object CPU, internal RAM, AHB bus control HALT mode setting: Set by the system control register. Exit HALT mode due to: Reset, interrupt (2) STANDBY mode Stops the clock of entire LSI. STANDBY mode setting: Specified by the system control register. Exit STANDBY mode due to: Reset, external interrupt (other than EFIQ N) (3) Clock gear This LSI has two clock systems, HCLK and CCLK. Configure HCLK and CCLK frequency. HCLK: CPU, bus control, synchronous serial interface, I2C. CCLK: Timers, PWM, UART, AD converter, etc. (4) Clock control by each function unit AD converter, PWM, Timers, DRAMC, DMAC, UART(FIFO), UART, Synchronous SIO, I2C. #### **BUILT-IN FLASH ROM PROGRAMMING** The robust features of the flash permit simple and optimized programming as well as maintaining the flash-ROM. - (1) Programming Method - Programming via JTAG interface - •Programming using boot mode Boot mode of this LSI is used for downloading data to be written to the FLASH through the UART interface of the MCU from a host system. In boot mode, the program on the on-chip boot ROM downloads a flash writing application, that will handle the serial transfer and writing of internal flash, to internal RAM area of the MCU through the UART interface of the MCU. - Programming via user application running from external memory Internal flash can be programmed by executing a user flash programming application from external memory. - (2) Single power source for Read/Program of FLASH: 3.0V to 3.6V - (3) Programming units : 2 bytes - (4) Selectable erasing size - Sector erase: 2Kbytes/sector Block erase: 64Kbytes/block Chip erase: All memory cell Word program time: 30usec Sector/block erase time: 25msec - (7) Chip erase time: 100msec - (8) Write protection - •Block protect: top address 8Kwords can be protected - •Chip protect: all words can be protected - (9) Number of commands: 9 - (10) Highly reliable read/program - •Sector programming: 1000 times - •Data hold period: 10 years # ABSOLUTE MAXIMUM RATINGS\*1 | Item | Symbol | Conditions | Rating | Unit | | |-------------------------------------|----------------------|---------------------------|---------------------------------|------|--| | Digital power supply voltage (core) | V <sub>DD_CORE</sub> | | -0.3 to +3.6 | | | | Digital power supply voltage (I/O) | V <sub>DD_IO</sub> | | -0.3 to +4.6 | | | | PLL power supply voltage | $V_{DD\_PLL}$ | | -0.3 to +3.6 | | | | Input voltage | VI | | -0.3 to V <sub>DD_IO</sub> +0.3 | | | | Output voltage | Vo | GND = AGND = 0 V | -0.3 to V <sub>DD_IO</sub> +0.3 | V | | | Analog power supply voltage | $AV_{DD}$ | PLLGND = 0 V<br>Ta = 25°C | -0.3 to V <sub>DD_IO</sub> +0.3 | | | | Analog reference voltage | \/ | | $-0.3$ to $V_{DD\_IO}$ +0.3 and | | | | | $V_{REF}$ | | -0.3 to AV <sub>DD</sub> +0.3 | | | | Analog input voltage | $V_{AI}$ | | –0.3 to V <sub>REF</sub> | | | | Input current | II | | -10 to +10 | | | | Output current *2 | | | -20 to +20 | mA | | | Output current *3 | - I <sub>O</sub> | | -30 to +30 | | | | Power losses (LFBGA) | | Ta = 85°C | 680 | \/ | | | Power losses (LQFP) | - P <sub>D</sub> | per package | 1000 | mW | | | Storage temperature | T <sub>STG</sub> | _ | -50 to +150 | °C | | #### Note - 1. These are maximum ratings not for general operation. Exceeding these maximum ratings could cause damage or lead to permanent deterioration of the device. - 2. All output pins except XA[15:0] - 3. XA[15:0] # **OPERATING CONDITIONS** (GND = 0 V) | Item | Symbol | Conditions | Minimum | Typical | Maximum | Unit | |-------------------------------------|----------------------|------------------------------------------------------------------------------|-----------------|---------|---------|------| | Digital power supply voltage (core) | V <sub>DD_CORE</sub> | V SV | 2.25 | 2.5 | 2.75 | | | Digital power supply voltage (I/O) | V <sub>DD_IO</sub> | $V_{DD\_IO} \ge V_{DD\_CORE}$ | 3.0 | 3.3 | 3.6 | V | | PLL power supply voltage | $V_{DD\_PLL}$ | V <sub>DD_PLL</sub> = V <sub>DD_CORE</sub> | 2.25 | 2.5 | 2.75 | | | Analog power supply voltage | $AV_{DD}$ | $A_{VDD} = V_{DD\_IO}$ | 3.0 | 3.3 | 3.6 | | | Analog reference voltage | $V_{REF}$ | $V_{REF} = A_{VDD} = V_{DD_IO}$ | 3.0 | 3.3 | 3.6 | | | Operating frequency * | f <sub>OP</sub> | $V_{DD\_CORE} = 2.25 \text{ to } 2.75$<br>$V_{DD\_IO} = 3.0 \text{ to } 3.6$ | 1 | _ | 60 | MHz | | Ambient temperature | Та | _ | <del>-4</del> 0 | 25 | 85 | °C | #### Note Oscillator frequencies between 5 MHz and 14 MHz. Minimum of 2.56 MHz for external SDRAM. Minimum of 6.4 MHz for external EDO DRAM. Minimum of 2 MHz for analog-to-digital converter. #### **ELECTRICAL CHARACTERISTICS** #### **DC** Characteristics $(V_{DD\_CORE} = 2.25 \text{ to } 2.75V, V_{DD\_IO} = 3.0 \text{ to } 3.6V, Ta = -40 \text{ to } +85^{\circ}C)$ | Item | Symbol | Conditions | Minimum | Typical | Maximum | Unit | | |----------------------------------------|----------------------------------|---------------------------------------------------------|-------------------------|---------|-------------------------|------|--| | High level input voltage | V <sub>IH</sub> | | V <sub>DD_IO</sub> x0.8 | | V <sub>DD_IO</sub> +0.3 | V | | | Low level input voltage | $V_{IL}$ | | -0.3 | | $V_{DD\_IO}x0.2$ | | | | Schmitt input buffer threshold voltage | $V_{T+}$ | _ | _ | 1.6 | 2.1 | | | | | V <sub>T</sub> - | | 0.7 | 1.1 | | | | | The Shoid Voltage | $V_{HYS}$ | | 0.4 | 0.5 | | | | | High level output voltage | $V_{OH}$ | $I_{OH} = -100 \mu A$ | V <sub>DD</sub> -0.2 | | _ | | | | I light level output voltage | | I <sub>OH</sub> = -4 mA | 2.35 | | _ | | | | Low level output voltage | | I <sub>OL</sub> = 100 μA | _ | | 0.2 | | | | Low level output voltage *1 | $V_{OL}$ | I <sub>OL</sub> = 4 mA | _ | 1 | 0.45 | | | | Low level output voltage *2 | | $I_{OL} = 6 \text{ mA}$ | _ | _ | 0.45 | | | | Input leak current *3 | I <sub>IH</sub> /I <sub>IL</sub> | $V_I = 0 V/V_{DD\_IO}$ | -50 | 1 | 50 | | | | Input leak current *4 | I <sub>IL</sub> | $V_1$ = 0 V<br>Pull-up resistance of 50 kΩ $-200$ $-73$ | | –10 μA | μΑ | | | | Input leak current *5 | l <sub>l</sub> | $V_I = AV_{DD} / 0 V$ | <b>-</b> 5 | _ | 5 | | | | Output leak current | I <sub>LO</sub> | $V_O = 0 V/V_{DD\_IO}$ | <b>-50</b> | ı | 50 | | | | Input pin capacitance | Cı | _ | _ | 6 | _ | | | | Output pin capacitance | Co | _ | _ | 9 | _ | pF | | | I/O pin capacitance | C <sub>IO</sub> | _ | _ | 10 | _ | | | | Analog reference power supply current | l | Analog-to-digital converter operative *6 | _ | 320 | 650 | | | | | I <sub>REF</sub> | Analog-to-digital converter stopped | _ | 1 | 2 | μА | | | Current consumption (STANDBY) | I <sub>DDS_CORE</sub> | T. 0500 * <sup>7</sup> | _ | 20 | 150 | | | | | I <sub>DDS_IO</sub> | Ta = 25°C * <sup>7</sup> | _ | 10 | 40 | | | | Current consumption | I <sub>DDH_CORE</sub> | | _ | 37 | 55 | - mA | | | (HALT) *8 | I <sub>DDH_IO</sub> | f <sub>OP</sub> = 60 MHz | | 6 | 10 | | | | Current consumption (RUN) | I <sub>DD_CORE</sub> | C <sub>L</sub> = 30 pF | _ | 75 | 120 | | | | *9 | I <sub>DD_IO</sub> | | - | 17 | 25 | | | #### Notes - 1. All output pins except XA[15:0] - 2. XA[15:0] - 3. All input pins except RESET N - 4. RESET\_N pin, with 50 k $\Omega$ pull-up resistance - 5. Analog input pins (AIN0 to AIN3) - 6. Analog-to-Digital Converter operation ratio is 20% - 7. $V_{DD\ IO}$ or 0 V for input ports; no load for other pins - 8. DRAM controller blocks stopped by DRAME\_N pin setting - 9. Cacheable setting and external ROM used #### **Analog-to-Digital Converter Characteristics** $(V_{DD CORE} = 2.50 \text{ V}, V_{DD IO} = 3.3 \text{ V}, \text{Ta} = 25^{\circ}\text{C})$ | · | | | | | | | |------------------------------|-------------------|-------------------------------|---------|---------|---------|------| | Item | Symbol | Conditions | Minimum | Typical | Maximum | Unit | | Resolution | n | _ | _ | _ | 10 | bit | | Linearity error | EL | | _ | ±3 | _ | LSB | | Differential linearity error | E <sub>D</sub> | Analog input source impedance | _ | ±3 | _ | | | Zero scale error | Ezs | Ri ≤ 1kΩ | _ | ±3 | _ | | | Full scale error | E <sub>FS</sub> | 1(1 = 1)(2) | _ | ±3 | _ | | | Conversion time | t <sub>CONV</sub> | _ | 5 | _ | _ | μS | | Throughput | | _ | 10 | _ | 200 | kHz | Notes: VDD\_IO and AVDD should be supplied separately #### · Definition of Terms - (1) Resolution: Minimum input analog value recognized. For 10-bit resolution, this is (VREF Aground) ÷ 1024. - (2) Linearity error: Difference between the theoretical and actual conversion characteristics. (Note that it does not include quantization error.) The theoretical conversion characteristic divides the voltage range between VREF and AGND into 1024 equal steps. - (3) Differential linearity error: Difference between the theoretical and actual input voltage change producing a 1-bit change in the digital output anywhere within the conversion range. This is an indicator of conversion characteristic smoothness. The theoretical value is (VREF Aground) ÷ 1024. - (4) Zero scale error: Difference between the theoretical and actual conversion characteristics at the point where the digital output switches from "0x000" to "0x001." - (5) Full scale error: Difference between the theoretical and actual conversion characteristics at the point where the digital output switches from "0x3FE" to "0x3FF." #### PACKAGE DIMENSIONS Notes for Mounting the Surface Mount Type Package The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times). # **REVISION HISTORY** | Document<br>No. | Date | Page | | | | |-----------------|--------------|---------------------|--------------------|-----------------------|--| | | | Previous<br>Edition | Current<br>Edition | Description | | | PEDL675001-01 | Feb.17, 2003 | _ | - | Preliminary edition 1 | | | FEDL675001-01 | Dec.15, 2003 | _ | _ | Final edition 1 | | #### NOTICE - 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date. - 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs. - 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature. - 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range. - 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof. - 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not, unless specifically authorized by Oki, authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, - Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems. - 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these. - 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission. Copyright 2003 Oki Electric Industry Co., Ltd.