# 2 Megabit (256K x 8) Multi-Purpose Flash SST39VF020 **Preliminary Specifications** #### **FEATURES:** - Organized as 256K X 8 - Single 2.7-3.6V Read and Write Operations - Superior Reliability - Endurance: 100,000 Cycles (typical) - Greater than 100 years Data Retention - Low Power Consumption: - Active Current: 10 mA (typical) - Standby Current: 10 µA (typical) - Sector Erase Capability - Uniform 4 KByte sectors - · Fast Read Access Time: - 70 and 90 ns - Latched Address and Data #### Fast Sector Erase and Byte Program: - Sector Erase Time: 18 ms typicalChip Erase Time: 70 ms typical - Byte Program time: 14 µs typical - Chip Rewrite Time: 4 seconds typical - Automatic Write Timing - Internal V<sub>pp</sub> Generation - End of Write Detection - Toggle Bit - Data# Polling - CMOS I/O Compatibility - JEDEC Standard - EEPROM Pinouts and command set - Packages Available - 32-Pin PDIP - 32-Pin PLCC - 32-Pin TSOP (8x14mm) #### PRODUCT DESCRIPTION The SST39VF020 is a 256K x 8 CMOS Multi-Purpose Flash (MPF) manufactured with SST's proprietary, high performance CMOS SuperFlash technology. The split gate cell design and thick oxide tunneling injector attain better reliability and manufacturability compared with alternate approaches. The SST39VF020 device writes (Program or Erase) with a 2.7-3.6V power supply. The SST39VF020 device conforms to JEDEC standard pinouts for x8 memories. Featuring high performance byte program, the SST39VF020 device provides a maximum byte-program time of 20 µsec. The entire memory can be erased and programmed byte by byte typically in 4 seconds, when using interface features such as Toggle Bit or Data# Polling to indicate the completion of Program operation. To protect against inadvertent write, the SST39VF020 device has on-chip hardware and software data protection schemes. Designed, manufactured, and tested for a wide spectrum of applications, the SST39VF020 device is offered with a guaranteed endurance of 10,000 cycles. Data retention is rated at greater than 100 years. The SST39VF020 device is suited for applications that require convenient and economical updating of program, configuration, or data memory. For all system applications, the SST39VF020 device significantly improves performance and reliability, while lowering power con- sumption. The SST39VF020 inherently uses less energy during erase and program than alternative flash technologies. The total energy consumed is a function of the applied voltage, current, and time of application. Since for any given voltage range, the SuperFlash technology uses less current to program and has a shorter erase time, the total energy consumed during any Erase or Program operation is less than alternative flash technologies. The SST39VF020 device also improves flexibility while lowering the cost for program, data, and configuration storage applications. The SuperFlash technology provides fixed Erase and Program times, independent of the number of endurance cycles that have occurred. Therefore the system software or hardware does not have to be modified or derated as is necessary with alternative flash technologies, whose erase and program times increase with accumulated endurance cycles. To meet high density, surface mount requirements, the SST39VF020 device is offered in 32-pin TSOP and 32-pin PLCC packages. A 600 mil, 32-pin PDIP is also available. See Figures 1 and 2 for pinouts. ## **Device Operation** Commands are used to initiate the memory operation functions of the device. Commands are written to the device using standard microprocessor write sequences. A command is written by asserting WE# low while **Preliminary Specifications** keeping CE# low. The address bus is latched on the falling edge of WE# or CE#, whichever occurs last. The data bus is latched on the rising edge of WE# or CE#, whichever occurs first. #### Read The Read operation of the SST39VF020 device is controlled by CE# and OE#, both have to be low for the system to obtain data from the outputs. CE# is used for device selection. When CE# is high, the chip is deselected and only standby power is consumed. OE# is the output control and is used to gate data from the output pins. The data bus is in high impedance state when either CE# or OE# is high. Refer to the Read cycle timing diagram for further details (Figure 3). ### **Byte Program Operation** The SST39VF020 device is programmed on a byte-bybyte basis. The Program operation consists of three steps. The first step is the three-byte-load sequence for Software Data Protection. The second step is to load byte address and byte data. During the Byte Program operation, the addresses are latched on the falling edge of either CE# or WE#, whichever occurs last. The data is latched on the rising edge of either CE# or WE#, whichever occurs first. The third step is the internal Program operation which is initiated after the rising edge of the fourth WE# or CE#, whichever occurs first. The Program operation, once initiated, will be completed, within 20 µs. See Figures 4 and 5 for WE# and CE# controlled Program operation timing diagrams and Figure 14 for flowcharts. During the Program operation, the only valid reads are Data# Polling and Toggle Bit. During the internal Program operation, the host is free to perform additional tasks. Any commands written during the internal Program operation will be ignored. ## **Sector Erase Operation** The Sector Erase operation allows the system to erase the device on a sector by sector basis. The sector architecture is based on uniform sector size of 4 KByte. The Sector Erase operation is initiated by executing a six-byte-command load sequence for software data protection with sector erase command (30H) and sector address (SA) in the last bus cycle. The address lines A12-A17 will be used to determine the sector address. The sector address is latched on the falling edge of the sixth WE# pulse, while the command (30H) is latched on the rising edge of the sixth WE# pulse. The internal Erase operation begins after the sixth WE# pulse. The end of Erase can be determined using either Data# Polling or Toggle Bit methods. See Figure 8 for timing waveforms. Any commands written during the Sector Erase operation will be ignored. #### **Chip Erase Operation** The SST39VF020 device provides a Chip Erase operation, which allows the user to erase the entire memory array to the "1's" state. This is useful when the entire device must be quickly erased. The Chip Erase operation is initiated by executing a sixbyte software data protection command sequence with Chip Erase command (10H) with address 5555H in the last byte sequence. The internal Erase operation begins with the rising edge of the sixth WE# or CE#, whichever occurs first. During the internal Erase operation, the only valid read is Toggle Bit or Data# Polling. See Table 4 for the command sequence, Figure 9 for timing diagram, and Figure 17 for the flowchart. Any commands written during the Chip Erase operation will be ignored. #### **Write Operation Status Detection** The SST39VF020 device provides two software means to detect the completion of a Write (Program or Erase) cycle, in order to optimize the system write cycle time. The software detection includes two status bits: Data# Polling (DQ<sub>7</sub>) and Toggle Bit (DQ<sub>6</sub>). The end of write detection mode is enabled after the rising edge of WE# which initiates the internal Program or Erase operation. The actual completion of the nonvolatile write is asynchronous with the system; therefore, either a Data# Polling or Toggle Bit read may be simultaneous with the completion of the Write cycle. If this occurs, the system may possibly get an erroneous result, i.e., valid data may appear to conflict with either $DQ_7$ or $DQ_6$ . In order to prevent spurious rejection, if an erroneous result occurs, the software routine should include a loop to read the accessed location an additional two (2) times. If both reads are valid, then the device has completed the Write cycle, otherwise the rejection is valid. ### Data# Polling (DQ7) When the SST39VF020 device is in the internal Program operation, any attempt to read DQ<sub>7</sub> will produce the complement of the true data. Once the Program operation is completed, DQ<sub>7</sub> will produce true data. The device is then ready for the next operation. During internal Erase operation, any attempt to read DQ7 will produce a '0'. Once the internal Erase operation is completed, DQ7 will produce a '1'. The Data# Polling is valid after the rising edge of fourth WE# (or CE#) pulse for Program operation. For sector or chip erase, the Data# Polling is valid after the rising edge of sixth WE# (or CE#) pulse. See Figure 6 for Data# Polling timing diagram and Figure 15 for a flowchart. **Preliminary Specifications** ### Toggle Bit (DQ<sub>6</sub>) During the internal Program or Erase operation, any consecutive attempts to read $DQ_6$ will produce alternating 0's and 1's, i.e., toggling between 0 and 1. When the internal Program or Erase operation is completed, the toggling will stop. The device is then ready for the next operation. The Toggle Bit is valid after the rising edge of fourth WE# (or CE#) pulse for Program operation. For Sector or Chip Erase, the Toggle Bit is valid after the rising edge of sixth WE# (or CE#) pulse. See Figure 7 for Toggle Bit timing diagram and Figure 15 for a flowchart. ### **Data Protection** The SST39VF020 device provides both hardware and software features to protect nonvolatile data from inadvertent writes. ### **Hardware Data Protection** Noise/Glitch Protection: A WE# or CE# pulse of less than 5 ns will not initiate a write cycle. $V_{DD}$ Power Up/Down Detection: The Write operation is inhibited when $V_{DD}$ is less than 1.5V. Write Inhibit Mode: Forcing OE# low, CE# high, or WE# high will inhibit the Write operation. This prevents inadvertent writes during power-up or power-down. #### **Software Data Protection (SDP)** The SST39VF020 provides the JEDEC approved software data protection scheme for all data alteration operation, i.e., program and erase. Any Program operation requires the inclusion of a series of three byte sequence. The three byte-load sequence is used to initiate the Program operation, providing optimal protection from inadvertent Write operations, e.g., during the system power-up or power-down. Any Erase operation requires the inclusion of six byte load sequence. The SST39VF020 device is shipped with the software data protection permanently enabled. See Table 4 for the specific software command codes. During SDP command sequence, invalid commands will abort the device to read mode, within T<sub>RC</sub>. #### **Product Identification** The product identification mode identifies the device as the SST39VF020 and manufacturer as SST. This mode may be accessed by hardware or software operations. The hardware operation is typically used by a programmer to identify the correct algorithm for the SST39VF020 device. Users may wish to use the software product identification operation to identify the part (i.e., using the device code) when using multiple manufacturers in the same socket. For details, see Table 3 for hardware operation or Table 4 for software operation, Figure 10 for the software ID entry and read timing diagram and Figure 16 for the ID entry command sequence flowchart. TABLE 1: PRODUCT IDENTIFICATION TABLE | | Address | Data | |---------------------|---------|------| | Manufacturer's Code | 0000H | BF H | | Device Code | 0001H | D6 H | 336 PGM T1.0 #### Product Identification Mode Exit/Reset In order to return to the standard read mode, the Software Product Identification mode must be exited. Exiting is accomplished by issuing the Exit ID command sequence, which returns the device to the Read operation. Please note that the software reset command is ignored during an internal Program or Erase operation. See Table 4 for software command codes, Figure 11 for timing waveform and Figure 16 for a flowchart. © 1999 Silicon Storage Technology, Inc. **Preliminary Specifications** TABLE 2: PIN DESCRIPTION | Symbol | Pin Name | Functions | |----------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>17</sub> -A <sub>0</sub> | Address Inputs | To provide memory addresses. During sector erase $A_{17}$ - $A_{12}$ address lines will select the sector. | | DQ <sub>7</sub> -DQ <sub>0</sub> | Data Input/output | To output data during read cycles and receive input data during write cycles. Data is internally latched during a write cycle. The outputs are in tri-state when OE# or CE# is high. | | CE# | Chip Enable | To activate the device when CE# is low. | | OE# | Output Enable | To gate the data output buffers. | | WE# | Write Enable | To control the write operations. | | V <sub>DD</sub> | Power Supply | To provide 2.7-3.6V supply | | Vss | Ground | | | NC | No Connection | Unconnected pins | 336 PGM T2.1 TABLE 3: OPERATION MODES SELECTION | Mode | CE# | OE# | WE# | A9 | DQ | Address | |-----------------------------------------|-----------------|----------------------|----------------------|-----------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | A <sub>IN</sub> | D <sub>OUT</sub> | A <sub>IN</sub> | | Program | VIL | VIH | VIL | Ain | D <sub>IN</sub> | Ain | | Erase | VIL | V <sub>IH</sub> | VIL | X | X | Sector address, XXh for chip erase | | Standby | V <sub>IH</sub> | Х | X | X | High Z | X | | Write Inhibit | X | V <sub>IL</sub><br>X | X<br>V <sub>IH</sub> | X | High Z/DouT<br>High Z/DouT | X<br>X | | Product Identification<br>Hardware Mode | VIL | VIL | V <sub>IH</sub> | V <sub>H</sub> | Manufacturer Code (BF) Device Code (D6) | A <sub>17</sub> - A <sub>1</sub> = V <sub>IL</sub> , A <sub>0</sub> = V <sub>IL</sub><br>A <sub>17</sub> - A <sub>1</sub> = V <sub>IL</sub> , A <sub>0</sub> = V <sub>IH</sub> | | Software Mode | VIL | VIL | ViH | Ain | ID Code | See Table 4 | 336 PGM T3.0 **Preliminary Specifications** TABLE 4: SOFTWARE COMMAND SEQUENCE | Command<br>Sequence | 1st B<br>Write C | | 2nd E<br>Write C | | 3rd E<br>Write ( | | 4th E<br>Write 0 | | 5th E<br>Write 0 | | 6th B<br>Write C | | |---------------------|---------------------|------|---------------------|------|---------------------|------|---------------------|------|---------------------|------|--------------------------------|------| | | Addr <sup>(1)</sup> | Data | Addr <sup>(1)</sup> | Data | Addr <sup>(1)</sup> | Data | Addr <sup>(1)</sup> | Data | Addr <sup>(1)</sup> | Data | Addr <sup>(1)</sup> | Data | | Byte Program | 5555H | AAH | 2AAAH | 55H | 5555H | A0H | BA <sup>(3)</sup> | Data | | | | | | Sector Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | SA <sub>x</sub> <sup>(2)</sup> | 30H | | Chip Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | 5555H | 10H | | Software ID Entry | 5555H | AAH | 2AAAH | 55H | 5555H | 90H | | | | | | | | Software ID Exit | XXH | F0H | | | | | | | | | | | | Software ID Exit | 5555H | AAH | 2AAAH | 55H | 5555H | F0H | | | | | | | 336 PGM T4.0 #### Notes: - (1) Address format A<sub>14</sub>-A<sub>0</sub> (Hex), Addresses A<sub>15</sub>, A<sub>16</sub> and A<sub>17</sub> are a "Don't Care" for the Command sequence. - $^{(2)}~SA_{\scriptscriptstyle X}$ for sector erase, uses $A_{17}\text{-}A_{12}$ address lines - (3) BA = Program Byte address - (4) Both Software ID Exit operations are equivalent ### **Notes for Software ID Entry Command Sequence** - 1. With $A_{17}$ - $A_1$ =0; SST Manufacturer Code = BFH, is read with $A_0$ = 0, SST39VF020 Device Code = D6H, is read with $A_0$ = 1. - 2. The device does not remain in Software Product ID Mode if powered down. ### **Preliminary Specifications** **Absolute Maximum Stress Ratings** (Applied conditions greater than those listed under "Absolute Maximum Stress Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions or conditions greater than those defined in the operational sections of this data sheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.) | Temperature Under Bias | 55°C to +125°C | |-----------------------------------------------------------|--------------------------------| | Storage Temperature | 65°C to +150°C | | D. C. Voltage on Any Pin to Ground Potential | 0.5V to V <sub>DD</sub> + 0.5V | | Transient Voltage (<20 ns) on Any Pin to Ground Potential | 1.0V to V <sub>DD</sub> + 1.0V | | Voltage on A <sub>9</sub> Pin to Ground Potential | 0.5V to 13.2V | | Package Power Dissipation Capability (Ta = 25°C) | 1.0W | | Through Hole Lead Soldering Temperature (10 Seconds) | 300°C | | Surface Mount Lead Soldering Temperature (3 Seconds) | 240°C | | Output Short Circuit Current <sup>(1)</sup> | 50 mA | | | | Note: (1) Outputs shorted for no more than one second. No more than one output shorted at a time. #### **OPERATING RANGE** | Range | Ambient Temp | $V_{DD}$ | |------------|------------------|------------| | Commercial | 0 °C to +70 °C | 2.7 - 3.6V | | Industrial | -40 °C to +85 °C | 2.7 - 3.6V | #### **AC CONDITIONS OF TEST** | Input Rise/Fall Time | . 10 ns | |-----------------------|---------------------------| | Output Load | . C <sub>L</sub> = 100 pF | | See Figures 12 and 13 | | **Preliminary Specifications** Table 5: DC Operating Characteristics V<sub>DD</sub> = 2.7-3.6V | | | | Limits | | | |------------------|---------------------------------------------|----------------------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min | Max | Units | Test Conditions | | I <sub>DD</sub> | Power Supply Current<br>Read | | 12 | mA | CE#=OE#= $V_{IL}$ , WE#= $V_{IH}$ , all I/Os open,<br>Address input = $V_{IL}$ / $V_{IH}$ , at f=1/ $T_{RC}$ Min.,<br>$V_{DD}$ = $V_{DD}$ Max | | | Write | | 15 | mA | CE#=WE#=V <sub>IL</sub> , OE#=V <sub>IH</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max. | | I <sub>SB</sub> | Standby V <sub>DD</sub> Current | | 15 | μΑ | CE#=V <sub>IHC</sub> , V <sub>DD</sub> = V <sub>DD</sub> Max. | | ILI | Input Leakage Current | | 1 | μΑ | $V_{IN}$ =GND to $V_{DD}$ , $V_{DD}$ = $V_{DD}$ Max. | | ILO | Output Leakage Current | | 1 | μΑ | $V_{OUT} = GND$ to $V_{DD}$ , $V_{DD} = V_{DD}$ Max. | | VIL | Input Low Voltage | | 8.0 | V | $V_{DD} = V_{DD} Min.$ | | V <sub>IH</sub> | Input High Voltage | 2.0 | | V | $V_{DD} = V_{DD} Max.$ | | V <sub>IHC</sub> | Input High Voltage (CMOS) | V <sub>DD</sub> -0.3 | | V | $V_{DD} = V_{DD} Max.$ | | VoL | Output Low Voltage | | 0.4 | V | $I_{OL} = 100 \mu A$ , $V_{DD} = V_{DD} Min$ . | | V <sub>OH</sub> | Output High Voltage | 2.4 | | V | $I_{OH} = -100\mu A$ , $V_{DD} = V_{DD}$ Min. | | VH | Supervoltage for A <sub>9</sub> pin | 11.4 | 12.6 | V | CE# = OE# =V <sub>IL</sub> , WE# = V <sub>IH</sub> | | l <sub>H</sub> | Supervoltage Current for A <sub>9</sub> pin | | 200 | μΑ | CE# = OE# = $V_{IL}$ , WE# = $V_{IH}$ , $A_9 = V_H$ Max. | 336 PGM T5.1 TABLE 6: RECOMMENDED SYSTEM POWER-UP TIMINGS | Symbol | Parameter | Minimum | Units | |--------------------------------------|-----------------------------|---------|-------| | T <sub>PU-READ</sub> (1) | Power-up to Read Operation | 100 | μs | | T <sub>PU-WRITE</sub> <sup>(1)</sup> | Power-up to Write Operation | 100 | μs | 336 PGM T6.0 Table 7: Capacitance (Ta = 25 °C, f=1 Mhz, other pins open) | Parameter | Description | Test Condition | Maximum | |---------------------------------|---------------------|----------------|---------| | C <sub>I/O</sub> <sup>(1)</sup> | I/O Pin Capacitance | $V_{I/O} = 0V$ | 12 pF | | C <sub>IN</sub> <sup>(1)</sup> | Input Capacitance | $V_{IN} = 0V$ | 6 pF | 336 PGM T7.0 Note: (1)This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. Table 8: Reliability Characteristics | Symbol | Parameter | Minimum Specification | Units | Test Method | |------------------------------------|----------------------------------------|-----------------------|--------|---------------------| | N <sub>END</sub> <sup>(1)</sup> | Endurance | 10,000 | Cycles | JEDEC Standard A117 | | T <sub>DR</sub> <sup>(1)</sup> | Data Retention | 100 | Years | JEDEC Standard A103 | | VZAP_HBM <sup>(1)</sup> | ESD Susceptibility<br>Human Body Model | 1000 | Volts | JEDEC Standard A114 | | V <sub>ZAP_MM</sub> <sup>(1)</sup> | ESD Susceptibility<br>Machine Model | 200 | Volts | JEDEC Standard A115 | | I <sub>LTH</sub> <sup>(1)</sup> | Latch Up | 100 + I <sub>DD</sub> | mA | JEDEC Standard 78 | 336 PGM T8.1 Note: (1) This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. © 1999 Silicon Storage Technology, Inc. 336-04 1/99 **Preliminary Specifications** ## **AC CHARACTERISTICS** Table 9: Read Cycle Timing Parameters VDD = 2.7-3.6V | | | SST39VF020-70 | | SST39VF020-90 | | | |---------------------------------|---------------------------------|---------------|-----|---------------|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | T <sub>RC</sub> | Read Cycle time | 70 | | 90 | | ns | | T <sub>CE</sub> | Chip Enable Access Time | | 70 | | 90 | ns | | T <sub>AA</sub> | Address Access Time | | 70 | | 90 | ns | | ToE | Output Enable Access Time | | 35 | | 45 | ns | | T <sub>CLZ</sub> <sup>(1)</sup> | CE# Low to Active Output | 0 | | 0 | | ns | | Tolz <sup>(1)</sup> | OE# Low to Active Output | 0 | | 0 | | ns | | T <sub>CHZ</sub> <sup>(1)</sup> | CE# High to High-Z Output | | 15 | | 20 | ns | | Tohz <sup>(1)</sup> | OE# High to High-Z Output | | 15 | | 20 | ns | | T <sub>OH</sub> <sup>(1)</sup> | Output Hold from Address Change | 0 | | 0 | | ns | 336 PGM T9.1 TABLE 10: PROGRAM/ERASE CYCLE TIMING PARAMETERS | Symbol | Parameter | Min | Max | Units | |------------------|----------------------------------|-----|-----|-------| | T <sub>BP</sub> | Byte Program time | | 20 | μs | | TAS | Address Setup Time | 0 | | ns | | T <sub>AH</sub> | Address Hold Time | 30 | | ns | | Tcs | WE# and CE# Setup Time | 0 | | ns | | T <sub>CH</sub> | WE# and CE# Hold Time | 0 | | ns | | Toes | OE# High Setup Time | 0 | | ns | | Toeh | OE# High Hold Time | 10 | | ns | | T <sub>CP</sub> | CE# Pulse Width | 40 | | ns | | Twp | WE# Pulse Width | 40 | | ns | | Twph | WE# Pulse Width High | 30 | | ns | | Тсрн | CE# Pulse Width High | 30 | | ns | | T <sub>DS</sub> | Data Setup Time | 40 | | ns | | T <sub>DH</sub> | Data Hold Time | 0 | | ns | | T <sub>IDA</sub> | Software ID Access and Exit Time | | 150 | ns | | T <sub>SE</sub> | Sector Erase | | 25 | ms | | T <sub>SCE</sub> | Chip Erase | | 100 | ms | 336 PGM T10.2 Note: (1) This parameter is measured only for initial qualification and after the design or process change that could affect this parameter. 336 ILL F03.0 FIGURE 3: READ CYCLE TIMING DIAGRAM FIGURE 4: WE# CONTROLLED PROGRAM CYCLE TIMING DIAGRAM FIGURE 5: CE# CONTROLLED PROGRAM CYCLE TIMING DIAGRAM FIGURE 6: DATA# POLLING TIMING DIAGRAM FIGURE 7: TOGGLE BIT TIMING DIAGRAM Note: The device also supports CE# controlled sector erase operation. The WE# and CE# signals are interchangeable as long as minimum timings are met. (See Table 10) FIGURE 8: WE# CONTROLLED SECTOR ERASE TIMING DIAGRAM © 1999 Silicon Storage Technology, Inc. 336-04 1/99 12 Note: The device also supports CE# controlled chip erase operation. The WE# and CE# signals are interchangeable as long as minimum timings are met. (See Table 10) FIGURE 9: WE# CONTROLLED CHIP ERASE TIMING DIAGRAM 336 ILL F09.1 FIGURE 10: SOFTWARE ID ENTRY AND READ FIGURE 11: SOFTWARE ID EXIT AND RESET FIGURE 12: AC INPUT/OUTPUT REFERENCE WAVEFORMS FIGURE 13: A TEST LOAD EXAMPLE FIGURE 14: BYTE PROGRAM ALGORITHM FIGURE 15: WAIT OPTIONS FIGURE 16: SOFTWARE PRODUCT COMMAND FLOWCHARTS FIGURE 17: ERASE COMMAND SEQUENCE **Preliminary Specifications** #### SST39VF020 Valid combinations SST39VF020-70-4C-WH SST39VF020-70-4C-NH SST39VF020-70-4C-PH SST39VF020-90-4C-NH SST39VF020-90-4C-PH SST39VF020-90-4C-U1 SST39VF020-70-4I-WH SST39VF020-70-4I-NH SST39VF020-90-4I-NH SST39VF020-90-4I-NH **Example:** Valid combinations are those products in mass production or will be in mass production. Consult your SST sales representative to confirm availability of valid combinations and to determine availability of new combinations. **Preliminary Specifications** #### PACKAGING DIAGRAMS ## 32-LEAD PLASTIC DUAL-IN-LINE PACKAGE (PDIP) SST PACKAGE CODE: PH 32-LEAD PLASTIC LEAD CHIP CARRIER (PLCC) SST PACKAGE CODE: NH **Preliminary Specifications** 32-LEAD THIN SMALL OUTLINE PACKAGE (TSOP) SST PACKAGE CODE: WH