# Product Preview 500 mW Boost Converter for White LEDs

The NCP5010 is a fixed frequency PWM boost converter with integrated rectification optimized for constant current applications such as driving white LEDs. This device features small size, minimal external components and high–efficiency for use in portable applications and is capable of providing up to 500 mW output power to 2–5 series connected white LEDs. A single resistor sets the LED current and the CTRL pin can be pulse width modulated (PWM) to reduce the LED Current. The device can also be configured as a fixed output voltage boost converter for applications such as OLED bias where it is capable of generating voltage up to 20 V.

The device includes True–Cutoff circuitry to disconnect the load from the battery when the device is put into standby mode. To protect the device, an output overvoltage protection, and short circuit protection have been incorporated. The NCP5010 is housed in a low profile, space efficient 1.7 x 1.7 mm Flip–Chip package. The device has been optimized for use with small inductors and ceramic capacitors.

### Features

- 2.7 to 5.5 V Input Voltage Range
- $\bullet\,$  Efficiency: 84% for 5 LED (V\_F= 3.5 V by LED) at 30 mA and 4.2 V V\_{IN}
- Low Noise 1 MHz PWM DC-DC Converter with Damping Switch
- Open LED Protection and Short Circuit Protection
- Serial LEDs Architecture for Uniform Current Matching
- 1 µA Shutdown Current Facility with True-Cutoff
- Very Small 8–Pin Flip–Chip 1.7 x 1.7 mm Package

### **Typical Applications**

- White LED Backlighting for Small Color LCD Displays
- Cellular Phones
- Digital Cameras
- MP3 Players
- High Efficiency Step-up Converter



# **ON Semiconductor®**

### http://onsemi.com







Top View

### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 16 of this data sheet.



This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice.

Figure 1. Efficiency vs. Output Current



Figure 2. Typical Application Circuit

# **PIN FUNCTION DESCRIPTION**

| PIN | PIN NAME        | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|-----|-----------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| A1  | AGND            | POWER | System ground for the analog circuitry. A high quality ground must be provided to avoid spikes and/<br>or uncontrolled operations. This pin is to be connected to the PGND pin.                                                                                                                                                                                                                                                                                                                           |  |
| B1  | V <sub>IN</sub> | POWER | Power Supply Input. A ceramic capacitor with a minimum value of 1 $\mu$ F/6.3 V (X5R or X7R) must be connected to this pin. This capacitor should be placed as close as possible to this pin. In addition, one end of the external inductor is to be connected at this point.                                                                                                                                                                                                                             |  |
| C1  | Vout            | POWER | DC–DC converter output. This pin should be directly connected to the load and a low ESR (<30 m $\Omega$ ) 1 $\mu$ F (min) 25 V bypass capacitor. This capacitor is required to smooth the current flow into the load, thus limiting the noise created by the fast transients present in this circuit. Since the a current regulated output, this pin has over voltage protection to protect from open load condition Care must be taken to avoid EMI through the PCB copper tracks connected to this pin. |  |
| A2  | CTRL            | INPUT | An Active High logic level on this pin enables the device. A built-in pulldown resistor disables th device if the pin is left open. This pin can also be used to control the average current into the log by applying a low frequency PWM signal. If a PWM signal is applied, the frequency should be h enough to avoid optical flicker but be no greater than 1 kHz.                                                                                                                                     |  |
| C2  | SW              | POWER | Power switch connection for inductor. Typical application will use a coil from 10 $\mu$ H to 22 $\mu$ H and must be able to handle at least 350 mA. If the desired output power is above 300 mW, the inductor should have a DCR < 1.4 $\Omega$ .                                                                                                                                                                                                                                                          |  |
| A3  | NC              | N/A   | Not Connected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| B3  | FB              | INPUT | Feedback voltage input used to close the loop by means of a sense resistor connected between primary LED branch and the ground. The output current tolerance is depends upon the accuracy this resistor and a $\pm$ 5% or better accuracy metal film resistor is recommended. An analog dimmin signal can be applied to this point to reduce the output current. Please refer to the application section for additional details.                                                                          |  |
| C3  | PGND            | POWER | Power ground. A high quality ground must be used to avoid spikes and/or uncontrolled operation. Care must be taken to avoid high–density current flow in a limited PCB copper track. This pin is to be connected to the AGND pin.                                                                                                                                                                                                                                                                         |  |

# MAXIMUM RATINGS

| Rating                                                        | Symbol           | Value                                                 | Unit    |
|---------------------------------------------------------------|------------------|-------------------------------------------------------|---------|
| Power Supply Voltage (Note 2)                                 | V <sub>IN</sub>  | 7.0                                                   | V       |
| Over Voltage Protection                                       | V <sub>OUT</sub> | 24                                                    | V       |
| Human Body Model (HBM) ESD Rating (Note 3)                    | ESD HBM          | 2000                                                  | V       |
| Machine Model (MM) ESD Rating (Note 3)                        | ESD MM           | 200                                                   | V       |
| Digital Input Voltage<br>Digital Input Current                | CTRL             | -0.3 < V <sub>IN</sub> < V <sub>bat</sub> +0.3<br>1.0 | V<br>mA |
| Power Dissipation @ $T_A = +85 \degree C$ (Note 6)            | PD               | Internally Limited                                    | mW      |
| Thermal Resistance Junction-to-Air<br>8-Pin Flip-Chip Package | R <sub>θJA</sub> | (Note 7)                                              | °C/W    |
| Operating Ambient Temperature Range                           | T <sub>A</sub>   | -40 to +85                                            | °C      |
| Operating Junction Temperature Range                          | TJ               | -40 to +125                                           | °C      |
| Storage Temperature Range                                     | T <sub>stg</sub> | -65 to +150                                           | °C      |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

1. Maximum electrical ratings are defined as those values beyond which damage to the device may occur at  $T_A = 25^{\circ}C$ .

2. According to JEDEC standard JESD22-A108B.

 This device series contains ESD protection and passes the following tests: Human Body Model (HBM) ±2.0 kV per JEDEC standard: JESD22–A114 for all pins.

Machine Model (MM) ±200 V per JEDEC standard: JESD22-A115 for all pins.

Latchup Current Maximum Rating: ±100 mA per JEDEC standard: JESD78.

5. Moisture Sensitivity Level (MSL): 1 per IPC/JEDEC standard: J-STD-020A.

6. The thermal shutdown set to 160°C (typical) avoids irreversible damage on the device due to power dissipation.

 For the 8–Pin Flip–Chip CSP Package, the R<sub>0JA</sub> is highly dependent on the PCB Heatsink area. For example R<sub>0JA</sub> can be to 195°C/W with 50 mm total area and also 135°C/W with 500 mm. All the bumps have the same thermal resistance and need to be connected thereby optimizing the power dissipation.

| Pin      | Symbol                   | Rating                                                                                                          | Min        | Тур        | Max        | Unit                 |
|----------|--------------------------|-----------------------------------------------------------------------------------------------------------------|------------|------------|------------|----------------------|
| B1       | V <sub>IN</sub>          | Supply Voltage                                                                                                  | 2.7        |            | 5.5        | V                    |
| C2       | I <sub>PEAK_MAX</sub>    | Switch Current Limit                                                                                            | 280        | 420        | 560        | mA                   |
|          | NMOS R <sub>DS(on)</sub> | Internal Switch On Resistor                                                                                     |            | 0.6        | 1.0        | Ω                    |
|          | F <sub>OSC</sub>         | PWM Oscillator Frequency                                                                                        | 0.8        | 1.0        | 1.2        | MHz                  |
|          | M <sub>DUTY</sub>        | Maximum Duty Cycle                                                                                              | 87         | 90         | 93         | %                    |
|          | E <sub>FF</sub>          | Efficiency (Note 8)                                                                                             |            | 84         |            | %                    |
| C1       | OVPON                    | Overvoltage Clamp Voltage                                                                                       | 20         | 22         |            | V                    |
| C1       | OVP <sub>H</sub>         | Overvoltage Clamp Hysteresis                                                                                    |            | 1.0        |            | V                    |
| C1       | P <sub>OUT</sub>         | Output power (Note 9)<br>$V_{IN} = 3.1 V$<br>$V_{IN} < 3.1 V$                                                   | 500<br>300 |            |            | mW                   |
| C1       | lout                     | Minimum Output Current Controlled No Skip Mode (Note 10)                                                        |            | 1.0        |            | mA                   |
| B3       | F <sub>BV</sub>          | Feedback Voltage Threshold in Steady State<br>Overtemperature range<br>At 25°C                                  | 475<br>490 | 500<br>500 | 525<br>510 | mV                   |
| C1       | F <sub>BVLR</sub>        | Feedback Voltage Line Regulation (Notes 10 and 11)<br>From DC to 100 Hz                                         |            | 0.2        | 0.5        | %/V                  |
| B1       | U <sub>VLO</sub>         | V <sub>IN</sub> Undervoltage Lockout<br>Threshold to Enable the Converter<br>Threshold to Disable the Converter | 2.2<br>2.0 | 2.4<br>2.2 | 2.6<br>2.4 | V                    |
| B1       | U <sub>VLOH</sub>        | Undervoltage Lockout Hysteresis                                                                                 |            | 200        |            | mV                   |
| C1       | loutsc                   | Short Circuit Output Current                                                                                    |            | 20         |            | mA                   |
| B1       | S <sub>CPT</sub>         | Short Circuit Protection Threshold<br>Detected<br>Released                                                      | 35<br>47   | 50<br>67   | 65<br>87   | % of V <sub>IN</sub> |
| B1<br>C2 | ISTDB                    | Stand by Current, $I_{OUT} = 0$ mA, CTRL = Low $V_{bat} = 4.2$ V                                                |            |            | 2.0        | μΑ                   |
|          | Ι <sub>Q</sub>           | Quiescent Current<br>Device Not Switching (BF = VIN)<br>Device Switching (R <sub>FB</sub> disconnected)         |            | 0.4<br>1.0 |            | mA                   |
| A2       | V <sub>IL</sub>          | Voltage Input Logic Low                                                                                         |            |            | 0.3        | V                    |
| A2       | V <sub>IH</sub>          | Voltage Input Logic High                                                                                        | 1.2        |            |            | V                    |
| A2       | R <sub>CTRL</sub>        | CTRL Pin Pulldown Resistance                                                                                    | 175        |            | 350        | kΩ                   |

ELECTRICAL CHARACTERISTICS (Limits apply for  $T_A$  between -40°C to +85°C and  $V_{IN}$  = 3.6 V, unless otherwise noted)

8. Efficiency is defined by 100 \* ( $P_{out}$  /  $P_{in}$ ) at 25°C  $V_{IN} = 4.2$  V with L= Coilcraft DT1608C-223  $I_{OUT} = 30$  mA, Load = 5 LEDs ( $V_F = 3.5$  V per LED) bypassed by 1  $\mu$ F X5R 9. Guaranteed by design and characterized with L = 22  $\mu$ H, DCR = 0.7  $\Omega$  max. 10. Load = 4 LEDs ( $V_F = 3.5$  V by LED), C<sub>OUT</sub> = 1  $\mu$ F X5R, L= Coilcraft DT1608C-223. 11.  $V_{IN} = 3.6$  V, Ripple = 0.2 V P-P, I<sub>OUT</sub> = 15 mA.



Condition: Efficiency = 100 x (Number of LED stacked x  $V_{LED}$  x  $I_{LED}$ )/ $P_{IN}$ 













Figure 4. Efficiency vs. Current @ 3 LEDS (10.5 V) L = TDK VLF4012AT-220



Figure 6. Efficiency vs. Current @ 4 LEDS (14 V) L = TDK VLF4012AT-220









Figure 14. NMOS R<sub>DS(on)</sub> vs. Temperature













Figure 16. Typical V<sub>OUT</sub> Ripple in OVP Conditions 1 V<sub>OUT</sub>, 500 mV/div, AC 3 V<sub>OUT</sub>, 5 V/div, DC



Figure 18. Discontinuous Current Mode (DCM) 1 SW, 5 V/div DC, 4  $I_{LED}$ , 50 mA/div, DC,  $I_{OUT}$  = 1 mA



# **TYPICAL OPERATING CHARACTERISTICS**

# **TYPICAL OPERATING CHARACTERISTICS**



20 mV/div AC, T = 500 ns/div

#### DETAIL OPERATING DESCRIPTION



Figure 22. Functional Block Diagram

#### Operation

The NCP5010 DC–DC converter is based on a Current Mode PWM architecture which regulates the feedback voltage at 500 mV under normal operating conditions. The boost converter operates in two separate phases (See Figure 23). The first one is  $T_{ON}$  when the inductor is charged by current from the battery to store up energy, followed by  $T_{OFF}$  step where the power is transmitted through the internal rectifier to the load. The capacitor  $C_{OUT}$  is used to store energy during the  $T_{OFF}$  time and to supply current to the load during the  $T_{ON}$  stage thus constantly powering the load.





The internal oscillator provides a 1 MHz clock signal to trigger the PWM controller on each rising edge (SET signal) which starts a cycle. During this phase the low side NMOS switch is turned on thus increasing the current through the inductor. The switch current is measured by the SENSE CURRENT and added to the RAMP COMP signal. Then PWM COMP compares the output of the adder and the signal from ERROR AMP. When the comparator threshold is exceeded, the NMOS switch is turned off until the rising edge of the next clock cycle. In addition, there are six functions which can reset the flip-flop logic to switch off the NMOS. The MAX DUTY CYCLE COMP monitors the pulse width and if it exceeds 93% (nom) of the cycle time the switch will be turned off. This limits the switch from being on for more than one cycle. Due to IPEAK COMP, the current through the inductor is monitored and compared with the IPEAK MAX threshold set at 440 mA (nom). If the current exceeds this value, the controller is will turn off the NMOS switch for the remainder of the cycle. This is a safety function to prevent any excessive current that could overload the inductor and the power stage. The four other safety circuits are SHORT CIRCUIT PROTECTION, OVP, UVLO, and THERMAL PROTECTION. Please refer to the detail in following sections.

The loop stability is compensated by the ERROR AMP built in integrator. The gain and the loop bandwidth are fixed internally and provides a phase margin greater than  $45^{\circ}$  whatever the current supplied.

### **LED Current Selection**

The feedback resistor ( $R_{FB}$ ) determines the average maximum current through the LED string. The control loop regulated the current such that the average voltage at the FB input is 500 mV (nom). For example, should one need a 20 mA output current in the primary branch,  $R_{FB}$  should be selected according to the following equation:

$$\mathsf{R}_{\mathsf{FB}} = \frac{\mathsf{F}_{\mathsf{BV}}}{\mathsf{I}_{\mathsf{OUT}}} = \frac{500 \text{ mV}}{20 \text{ mA}} = 25 \Omega$$

In white LED applications it is desirable to operate the LEDs at a specific operating current as the color will shift as the bias current is changed. As a result of this effect, it is recommended to dim the LED string by a pulse width modulation techniques. A low frequency PWM signal can be applied to the CTRL input and by varying the duty cycle the brightness of the LED can be changed. To avoid any optical flicker, the frequency must be higher than 100 Hz and preferably less than 1 kHz. Due to the soft–start function set at 600  $\mu$ s (nom) with higher frequency the device remains active but the brightness can decrease. Nevertheless in this case, a dimming control using a filtered PWM signal (See Figure 33) can be used. Also for DC voltage control the same technique is suitable and the filter is takes away.

#### **Inductor Selection**

To choose the inductor there are three different electrical parameters that need to be considered, the absolute value of the inductor, the saturation current and the DCR. In normal operation, this device is intended to operate in Continuous Conduction Mode (CCM) so the following equation below can be used to calculate the peak current:

$$I_{PEAK} = \frac{IOUT}{\eta(1-D)} + \frac{V_{IND}}{2LF}$$

In the equation above,  $V_{IN}$  is the battery voltage,  $I_{OUT}$  is the load current, L the inductor value, F the switching frequency, and the duty cycle D is given by:

$$\mathsf{D} = \left(1 - \frac{\mathsf{V}_{\mathsf{IN}}}{\mathsf{V}_{\mathsf{OUT}}}\right)$$

η is the global converter efficiency which can vary with load current (see Figure 3 thru Figure 8). A good approximation is to use η = 0.8. Figure 24 – Figure 26 are a graphical representation of the above equations, as a function of the desired I<sub>OUT</sub>, V<sub>IN</sub>, and number of LEDs in series (V<sub>F</sub> = 3.5 V nominal). The curves are limited to an I<sub>PEAK\_MAX</sub> of 300 mA. It is important to analyze this at worst case Vf conditions to ensure that the inductor current rated is high enough such that it not saturate.

The recommended inductor value should range between 10  $\mu$ H and 22  $\mu$ H. As can be seen from the curves, as the inductor size is reduced, the peak current for a given set of conditions increases along with higher current ripple so it is not possible to deliver maximum output power at lower inductor values.



Figure 24. Peak Inductor Currents vs. I<sub>OUT</sub> (mA) @ 3 LEDs, 10.5 V



Figure 25. Peak Inductor Currents vs. I<sub>OUT</sub> (mA) @ 4 LEDs, 14 V



Figure 26. Peak Inductor Currents vs. I<sub>OUT</sub> (mA) @ 5 LEDs, 17.5 V

Finally an acceptable DCR must be selected regarding losses in the coil and must be lower than 1.4  $\Omega$  to limit excessive voltage drop. In addition, as DCR is reduced, overall efficiency will improve. Some recommended inductors include but are not limited to:

TDK VLF4012AT-220MR51

TDK VLP4612T-220MR34

TDK VLP5610T-220MR45

Coilcraft LPO6610–223M

Coilcraft DO1605T-223MX

Coilcraft DT1608C-223

#### **Capacitor Selection**

To minimize the output ripple, a low ESR multi–layer ceramic capacitor type X5R or equivalent should be selected. For LED driver applications a 1  $\mu$ F (min) 25 V is adequate. The NCP5010 can be operated in a voltage mode configuration (see Figure 34) for applications such as OLED power. Under these conditions, C<sub>OUT</sub> can be increased to 2.2  $\mu$ F, 25 V or more to reduce the output ripple.

The input needs to be bypassed by a X5R or an equivalent low ESR ceramic capacitor near the  $V_{IN}$  pin. A 1  $\mu$ F, 6.3 V is enough for most applications. However, if the connection between  $V_{IN}$  and the battery is too long then a 4.7  $\mu$ F or higher ceramic capacitor may be needed. Some recommended capacitors include but are not limited to:

TDK C1608X5R1E105MT TDK C2012X5R1E105MT TDK C1608X5R0J105MT TDK C2012X5R1E225MT Murata GRM185R61A105KE36D Murata GRM188R60J475KE19D

Murata GRM216R61E105KA12D

#### **Damping Switch**

If the NCP5010 supplies a very light load (< 1 mA), the converter switches enters a Discontinuous Conduction Mode (DCM) and the current through the inductor is no longer continuous (see Figure 18). The converter has a RingKiller circuit which detects entry into DCM mode and turns on the damping switch until the next clock cycle thus minimizing stray oscillations and EMI generation.

#### Short–Circuit Protection

If  $V_{OUT}$  is falls below 50% of  $V_{IN}$  then a short–circuit condition is detected. When this event is detected, the PWM circuitry is disabled and the NMOS power switch is not turned on. Power will be supplied to the load through the inductor, rectifier and high side switch. Once  $V_{OUT}$ reaches 66% of  $V_{IN}$ , then the PWM circuitry is enabled. In normal conditions when the device is enabled by an active high signal on CTRL, the short circuit condition continues until the output capacitor is charged by the limited current up to 66% of  $V_{IN}$ .



Figure 27. Example of the V<sub>OUT</sub> Voltage Behavior When Short–Circuit Arises

### **Overvoltage Protection (OVP)**

If there is an open load condition such as a loose connection to the White LED string, the converter will provide current to the C<sub>out</sub> capacitor and the voltage at the output will rise rapidly. This could cause damage to the part if there was not some external clamping Zener clamping circuit. To eliminate the need for these external components, the NCP5010 incorporates an OVP circuit which monitors the output voltage with a resistive divider network and a comparator and voltage reference. If the output reaches 22 V (nominal), the OVP circuit will detect a fault and inhibit PWM operation. This comparator has 1 V of hysteresis so when the load is reconnected and the voltage drops below 21 V, the PWM operation will resume automatically. The 22 V OVP threshold allows the use of 25 V ceramic capacitors for the output filter capacitor.

#### Undervoltage Lock Out (UVLO)

To ensure proper operation under all conditions, the device has a built-in undervoltage lock out (UVLO) circuit. During power-up, the device will remain disabled until the input voltage exceeds 2.4 V nominal. This circuit has 200 mV of hysteresis to provide noise immunity to transient conditions.

### Layout Recommendations

As with all switching DC/DC converter, care must be observed to the PCB board layout and component placement. To prevent electromagnetic interference (EMI) problems and reduce voltage ripple of the device any copper trace which see high frequency switching path should be optimized. So the input and output bypass ceramic capacitor, C<sub>IN</sub> and C<sub>OUT</sub> as depicted Figure 2 must be placed as close as possible the NCP5010 and connected directly between pins and ground plane. In additional, the track connection between the inductor and the switching input, SW pin must be minimized to reduce EMI radiation. Finally it is always good practice to keep way sensitive tracks such as feedback connection from switched signal like SW or VOUT connections. Figure 28 shown an example of optimized PCB layout.



Figure 28. Recommended PCB Layout

# TYPICAL APPLICATION CIRCUITS

# **Basic Feedback**

Figure 29 is a basic application where a regulated courant is drive in a string of LEDs. A 20.8 mA current is fixed by R1 and LEDs are dim with PWM apply on CTRL pin.



Figure 29. Typical Semi–Pulsed Mode of Operation

### **Different Supply**

The NCP5010 can operate from two different supply: One end of the inductor ( $V_{BAT}$ ) can be directly connected to a battery like 4 cell alkaline or 2 cell Li–Ion. And  $V_{IN}$  pin need a power delivered for example from an LDO. Care must be observed to have always  $V_{BAT}$  above  $V_{IN}$  and minimum output voltage range will be  $V_{BAT}$  voltage.



Figure 30. Operate from Different Supply

# **Multiple LEDs String**

Since the output voltage in limited at 22 V (nom.), one can arrange the LEDs in 2 or more string. Figure 31 shows

two LEDs branches where the constant current is regulated in primary branch and the secondary branch is selected by Q1. The number of LED in each string have to be the same.





### **Matched LEDs Branches**

Should one need to control precisely the current in two LEDs branches the schematic Figure 32 can be used. An dual NPN BC847BD is used to form a current mirror Q1 like this the current in the secondary branch I2 equal the current in primary branch I1. Thank to this current mirror the number of LEDs in secondary branch could be lower or equal than primary one.





# **Analog Dimming Control**

When the NCP5010 is in steady state the output voltage is controlled in order to have 500 mV to the feedback input (FB pin). The principle of this schematic is bias by a resistive network R2/R3 the feedback voltage. If not any signal is put from outside to R2 there is no voltage drop across R3 and  $I_{OUT} = V_{FB}/R4$ . When the voltage put to R2 is increasing the loop balance output voltage to get always 500 mV to FB pin. Thereby voltage across R4 decreases like this the current in the string of LEDs.





#### **DC/DC Boost Application**

The NCP5010 can be used as DC/DC Boost converter to deliver constant voltage to powering load like OLED or

LCD biasing. An external resistive network is connected to sense the output voltage and close the loop.

$$V_{\text{out}} = 0.5 \times \left(\frac{\text{R1} + \text{R2}}{\text{R1}}\right)$$





# **ORDERING INFORMATION**

| Device       | Marking | Operating Temperature Range | Package                          | Shipping <sup>†</sup> |
|--------------|---------|-----------------------------|----------------------------------|-----------------------|
| NCP5010FCT1G | DAX     | −40°C to +85°C              | 8–Pin Flip–Chip CSP<br>(Pb–Free) | 3000 Tape and Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

Two type of demo boards available:

• The NCP5010EVB board which configures the device driving a string of 2–5 White LEDs in series.

• The NCP5010BIASEVB board for applications such as powering an OLED panel or LCD biasing.

Finally in addition to these demo boards, Application Note "ANDXXXX/D" deals with configuring the NCP5010 with a high side sense resistor.

# PACKAGE DIMENSIONS

8-PIN FLIP-CHIP FC SUFFIX CASE 499AJ-01 **ISSUE A** 





- NOTES:
  DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETERS.
  COPLANARITY APPLIES TO SPHERICAL CROWNS OF SOLDER BALLS.

|     | MILLIMETERS                         |       |  |
|-----|-------------------------------------|-------|--|
| DIM | MIN                                 | MAX   |  |
| Α   | 0.6 BSC                             |       |  |
| A1  | 0.210                               | 0.270 |  |
| A2  | 0.330                               | 0.390 |  |
| D   | 1.70 BSC                            |       |  |
| E   | 1.70 BSC                            |       |  |
| b   | 0.290                               | 0.340 |  |
| е   | 0.500 BSC<br>1.000 BSC<br>1.000 BSC |       |  |
| D1  |                                     |       |  |
| E1  |                                     |       |  |

### SOLDERING FOOTPRINT



ON Semiconductor and a registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use law claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.