# 53225 # **SOLID-STATE POWER CONTROLLER (SSPC)** ### Features: - I<sup>2</sup>t output trip - · Output trip status - 1000 VRMS Isolation - Power FET Output Low On-state Resistance - Full Military compliance - Low control power consumption (3 mA @ 5 V typical) - 125°C screening available ## Applications: - Logic controlled circuit breakers - Dynamic load switching - Power distribution switch - Supply source switching #### **DESCRIPTION** The 53225 is a military SPST solid-state relay. This light-weight device is mechanically resistant and electrically immune to contact-related problems inherent in mechanical relays. An $I^2$ t current let-through curve assures power supply, relay, and load protection from thermal stress yet provides large momentary currents to charge capacitive loads or start inductive loads. Any current versus time above the $I^2$ t curve initiates a trip condition and a status output is generated. Effective isolation of 1000 VRMS is provided from all inputs, case and outputs through magnetic coupling. Magnetic coupling contributes to very low control power, repeatable turn-on/turn-off times, and no output stage currents to provide status signals. Micropac Industries cannot assume any responsibility for any circuits shown or represent that they are free from patent infringement. Micropac reserves the right to make changes at any time in order to improve design and to supply the best product possible. ### **ELECTRICAL CHARACTERISTICS** $(-55^{\circ}\text{C} \le \text{TA} \le 85^{\circ}\text{C}, V_{\text{BIAS}} = 5 \text{ V}, V_{\text{OUT}} + = 28 \text{ V}, I_{\text{OUT}} = 1.5 \text{ A unless otherwise noted})$ | CHARACTERISTIC | CONDITION | MIN | MAX | UNITS | |------------------------------------------|------------------------------|-----------------|---------|-------| | 2 Terminal Configuration (see Fig. 2) | | | 5 | MADC | | Input Current | | | | | | Turn off voltage (V <sub>IN</sub> ) | | | 1.5 | VDC | | Turn on voltage (V <sub>IN</sub> ) | | 3.8 | | VDC | | Bias supply voltage range | | 4 | 6 | VDC | | 3 Terminal Configuration (see Fig. 1) | | | | | | Control input Current | $V_{CONT} = 5 VDC$ | | 250 | μADC | | Control voltage range | | 0 | 6 | VDC | | Bias supply voltage range | | 0.5 | 6 | VDC | | Bias supply current | | | 5 | mADC | | Turn off voltage (V <sub>CONTROL</sub> ) | | 3.9 | | VDC | | Turn on voltage (V <sub>CONTROL</sub> ) | | | 0.3 | VDC | | Noise Margin | $V_{OFF} - V_{ON}$ | 0.5 | | VDC | | Continuous off leakage current | V <sub>OUT+</sub> = 60 VDC | | | | | (not tripped) | V <sub>OUT-</sub> = Ground | | 150 | μADC | | Output on voltage drop | I <sub>L</sub> = 1.5 A | | 0.45 | VDC | | Continuous operating load voltage | | | 60 | VDC | | Transient blocking voltage | @ 1.0 mA | | 80 | VDC | | On resistance RDS (ON) | I <sub>LOAD</sub> = 100 mADC | | 0.30 | OHMS | | Turn on time | | | 3.0 | MS | | Turn off time | | | 1.0 | MS | | Operating frequency | | | 20 | HZ | | DV/DT | | 100 | | V/µM | | Electrical system spike | | ±600 | | Peak | | Output Capacitance | 25 VDC, 100 kHz | | 1000 | PF | | Input to output capacitance | | | 15 | PF | | Dielectric strength | @ 1.0 mA maximum leakage | 1000 | | VAC | | Insulation resistance | @ 500 VDC, TA – 25°C | 10 <sup>3</sup> | | OHMS | | Surge Current | Guaranteed no trip | | 70 Typ. | MS | | (see Fig. 4) | @ 10 A surge | | | | | Trip Reset Time | Remove short / overload | 50 | | Ms | | | & Cycle input | | | | | Status Output Specification | | 5.0 | 32 | VDC | | Status Supply Voltage (open Collector) | | | | | | Status off leakage current | VS = 15 VDC | | 4 | μADC | | Status on voltage | I <sub>STATUS</sub> = 5 MA | | 0.4 | VDC | | High-To-Low Transition Time | I <sub>STATUS</sub> = 5 MA | | 1.0 | MS | ### Notes: 1. Input transition should be ≤ MSEC duration and input drive should be "bounceless contact" type. ### **Package Dimensions** | PIN | FUNCTION | | |-----|--------------------|--| | 1 | Control | | | 3 | Ground | | | 9 | V <sub>OUT</sub> - | | | 12 | V <sub>OUT</sub> + | | | 16 | Status | | | 22 | V <sub>BIAS</sub> | | Micropac Industries cannot assume any responsibility for any circuits shown or represent that they are free from patent infringement. Micropac reserves the right to make changes at any time in order to improve design and to supply the best product possible. - 1.000 Figure 2 B - Two - Terminal Connection Figure 3 Timing Diagram (3 Terminal Connection) Micropac Industries cannot assume any responsibility for any circuits shown or represent that they are free from patent infringement. Micropac reserves the right to make changes at any time in order to improve design and to supply the best product possible. Micropac Industries cannot assume any responsibility for any circuits shown or represent that they are free from patent infringement. Micropac reserves the right to make changes at any time in order to improve design and to supply the best product possible.