

# 3.3V CMOS OCTAL TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS, 5 VOLT TOLERANT I/O AND BUS-HOLD

## IDT74LVCH2573A

# **FEATURES:**

- 0.5 MICRON CMOS Technology
- ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0)
- Vcc = 3.3V ± 0.3V, Normal Range
- Vcc = 2.7V to 3.6V, Extended Range
- CMOS power levels (0.4
  µ W typ. static)
- · Rail-to-rail output swing for increased noise margin
- All inputs, outputs, and I/O are 5V tolerant
- · Supports hot insertion
- Available in SOIC, SSOP, QSOP, and TSSOP packages

## **DRIVE FEATURES:**

- · Balanced Output Drivers: ±12mA
- · Low switching noise

## **APPLICATIONS:**

- 5V and 3.3V mixed voltage systems
- · Data communication and telecommunication systems

## **DESCRIPTION:**

The LVCH2573A octal transparent D-type latch is built using advanced dual metal CMOS technology. The device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads, and is particularly suitable for implementing buffer registers, input-output (I/O) ports, bidirectional bus drivers, and working registers.

While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels at the D inputs.

A buffered output-enable  $(\overline{OE})$  input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.  $\overline{OE}$  does not affect the internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

The LVCH2573A has series resistors in the device output structure which will significantly reduce line noise when used with light loads. This driver has been developed to drive  $\pm 12$ mA at the designated thresholds.

Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment.

The LVCH2573A has "bus-hold" which retains the inputs' last state whenever the input goes to a high impedance. This prevents floating inputs and eliminates the need for pull-up/down resistors.

# FUNCTIONAL BLOCK DIAGRAM



The IDT logo is a registered trademark of Integrated Device Technology, Inc.

# **PIN CONFIGURATION**



SOIC/ SSOP/ QSOP/ TSSOP TOP VIEW

## ABSOLUTE MAXIMUM RATINGS(1)

| Symbol     | Description                                   | Max          | Unit |
|------------|-----------------------------------------------|--------------|------|
| VTERM      | Terminal Voltage with Respect to GND          | -0.5 to +6.5 | V    |
| Tstg       | Storage Temperature                           | -65 to +150  | °C   |
| lout       | DC Output Current                             | -50 to +50   | mA   |
| lik<br>lok | Continuous Clamp Current,<br>VI < 0 or Vo < 0 | -50          | mA   |
| lcc<br>Iss | Continuous Current through each Vcc or GND    | ±100         | mA   |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# CAPACITANCE (TA = +25°C, F = 1.0MHz)

| Symbol | Parameter <sup>(1)</sup> | Conditions | Тур. | Max. | Unit |
|--------|--------------------------|------------|------|------|------|
| CIN    | Input Capacitance        | VIN = 0V   | 4.5  | 6    | pF   |
| Соит   | Output Capacitance       | Vout = 0V  | 5.5  | 8    | pF   |
| Cı/o   | I/O Port Capacitance     | VIN = 0V   | 6.5  | 8    | pF   |

#### NOTE:

1. As applicable to the device type.

## **PIN DESCRIPTION**

| Pin Names | Description                       |  |  |
|-----------|-----------------------------------|--|--|
| ŌĒ        | Output Enable Inputs (Active LOW) |  |  |
| LE        | Latch Enable Input                |  |  |
| хD        | Data Inputs <sup>(1)</sup>        |  |  |
| хО        | 3-State Data Outputs              |  |  |

#### NOTE:

1. These pins have "Bus-Hold". All other pins are standard inputs, outputs, or I/Os.

# FUNCTION TABLE (EACH LATCH)(1)

|    | Inputs |    |                  |
|----|--------|----|------------------|
| хD | LE     | ŌĒ | χQ               |
| Н  | Н      | L  | Н                |
| L  | Н      | L  | L                |
| Х  | L      | L  | Q <sup>(2)</sup> |
| Х  | Х      | Н  | Z                |

## NOTES:

- 1. H = HIGH Voltage Level
  - X = Don't Care
  - L = LOW Voltage Level
  - Z = High-Impedance
- 2. Output level before the indicated steady-state input conditions were established.

# DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:

Operating Condition:  $TA = -40^{\circ}C$  to  $+85^{\circ}C$ 

| Symbol       | Parameter                                   | Test Co                                             | nditions                     | Min.         | Typ. <sup>(1)</sup> | Max. | Unit |
|--------------|---------------------------------------------|-----------------------------------------------------|------------------------------|--------------|---------------------|------|------|
| VIH          | Input HIGH Voltage Level                    | Vcc = 2.3V to 2.7V                                  |                              | 1.7          | _                   | _    | V    |
|              |                                             | Vcc = 2.7V to 3.6V                                  |                              | 2            | _                   | _    |      |
| VIL          | Input LOW Voltage Level                     | Vcc = 2.3V to 2.7V                                  |                              | _            | _                   | 0.7  | V    |
|              |                                             | Vcc = 2.7V to 3.6V                                  |                              | _            | _                   | 0.8  |      |
| Іін          | Input Leakage Current                       | Vcc = 3.6V                                          | VI = 0 to 5.5V               | _            | _                   | ±5   | μΑ   |
| lıL          |                                             |                                                     |                              |              |                     |      |      |
| lozh         | High Impedance Output Current               | Vcc = 3.6V                                          | Vo = 0 to 5.5V               | _            | _                   | ±10  | μΑ   |
| lozl         | (3-State Output pins)                       |                                                     |                              |              |                     |      |      |
| loff         | Input/Output Power Off Leakage              | $VCC = 0V$ , $VIN or VO \le 5.5V$                   |                              | _            | _                   | ±50  | μΑ   |
| Vik          | Clamp Diode Voltage                         | Vcc = 2.3V, IIN = -18mA                             |                              | _            | -0.7                | -1.2 | V    |
| VH           | Input Hysteresis                            | Vcc = 3.3V                                          |                              | _            | 100                 | _    | mV   |
| ICCL         | Quiescent Power Supply Current              | VCC = 3.6V                                          | VIN = GND or VCC             | _            | _                   | 10   | μΑ   |
| ICCH<br>ICCZ |                                             |                                                     | $3.6 \le VIN \le 5.5V^{(2)}$ | <del> </del> | _                   | 10   |      |
| Δlcc         | Quiescent Power Supply Current<br>Variation | One input at Vcc - 0.6V, other inputs at Vcc or GND |                              | -            | _                   | 500  | μΑ   |

## NOTES:

- 1. Typical values are at Vcc = 3.3V, +25°C ambient.
- 2. This applies in the disabled state only.

# **BUS-HOLD CHARACTERISTICS**

| Symbol | Parameter <sup>(1)</sup>         | Test Conditions |                | Min.        | Typ. <sup>(2)</sup> | Max. | Unit |
|--------|----------------------------------|-----------------|----------------|-------------|---------------------|------|------|
| Івнн   | Bus-Hold Input Sustain Current   | Vcc = 3V        | VI = 2V        | <b>-</b> 75 | _                   | -    | μΑ   |
| IBHL   |                                  |                 | VI = 0.8V      | 75          | _                   | _    |      |
| Івнн   | Bus-Hold Input Sustain Current   | Vcc = 2.3V      | VI = 1.7V      | _           | _                   | _    | μΑ   |
| IBHL   |                                  |                 | VI = 0.7V      | _           | _                   | _    |      |
| Івнно  | Bus-Hold Input Overdrive Current | Vcc = 3.6V      | VI = 0 to 3.6V | _           | _                   | ±500 | μΑ   |
| IBHLO  |                                  |                 |                |             |                     |      |      |

## NOTES:

- 1. Pins with Bus-Hold are identified in the pin description.
- 2. Typical values are at Vcc = 3.3V, +25°C ambient.

# **OUTPUT DRIVE CHARACTERISTICS**

| Symbol | Parameter           | TestCon            | ditions <sup>(1)</sup> | Min.    | Max. | Unit |
|--------|---------------------|--------------------|------------------------|---------|------|------|
| Voн    | Output HIGH Voltage | Vcc = 2.3V to 3.6V | IOH = - 0.1mA          | Vcc-0.2 | _    | V    |
|        |                     | Vcc = 2.3V         | IOH = -4mA             | 1.9     | _    |      |
|        |                     |                    | IOH = -6mA             | 1.7     | _    |      |
|        |                     | Vcc = 2.7V         | IOH = -4mA             | 2.2     | _    |      |
|        |                     |                    | IOH = -8mA             | 2       | _    |      |
|        |                     | Vcc = 3V           | IOH = -6mA             | 2.4     | _    |      |
|        |                     |                    | IOH = - 12mA           | 2       | ı    |      |
| Vol    | Output LOW Voltage  | Vcc = 2.3V to 3.6V | IoL = 0.1mA            | _       | 0.2  | V    |
|        |                     | Vcc = 2.3V         | IoL = 4mA              | _       | 0.4  |      |
|        |                     |                    | IoL = 6mA              | _       | 0.55 |      |
|        |                     | Vcc = 2.7V         | IoL = 4mA              | _       | 0.4  |      |
|        |                     |                    | IoL = 8mA              | _       | 0.6  |      |
|        |                     | Vcc = 3V           | IOL = 6mA              | _       | 0.55 |      |
|        |                     |                    | IOL = 12mA             | _       | 0.8  |      |

#### NOTE:

# SWITCHING CHARACTERISTICS(1)

|            |                             | Vcc = | 2.7V | Vcc = 3.3 | V ± 0.3V |      |
|------------|-----------------------------|-------|------|-----------|----------|------|
| Symbol     | Parameter                   | Min.  | Max. | Min.      | Max.     | Unit |
| tplh       | Propagation Delay           | 1.5   | 9    | 1.5       | 8        | ns   |
| tphL tphL  | xD to xQ                    |       |      |           |          |      |
| tplH       | Propagation Delay           | 1.5   | 9.5  | 1.5       | 8.5      | ns   |
| tphL tphL  | LE to xQ                    |       |      |           |          |      |
| tpzh       | Output Enable Time          | 1.5   | 9.5  | 1.5       | 8.5      | ns   |
| tpzL       | <del>OE</del> x to xQ       |       |      |           |          |      |
| tphz       | Output Disable Time         | 1.5   | 7    | 1.5       | 6.5      | ns   |
| tplz       | <del>OE</del> x to xQ       |       |      |           |          |      |
| tw         | Pulse Duration, LE HIGH     | 3.3   | _    | 3.3       | _        | ns   |
| tsu        | Setup Time, data before LE↓ | 2.5   | _    | 2.5       | _        | ns   |
| <b>t</b> H | Hold Time, data after LE↓   | 1.5   | _    | 1.5       | _        | ns   |
| tsk(o)     | Output Skew <sup>(2)</sup>  |       | _    |           | 500      | ps   |

## NOTES:

- 1. See TEST CIRCUITS AND WAVEFORMS.  $TA = -40^{\circ}C$  to  $+85^{\circ}C$ .
- 2. Skew between any two outputs of the same package and switching in the same direction.

<sup>1.</sup> VIH and VIL must be within the min. or max. range shown in the DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE table for the appropriate Vcc range. TA = -40°C to + 85°C.

# 3.3V CMOS OCTAL TRANSPARENT D-TYPE LATCH

# TEST CIRCUITS AND WAVEFORMS TEST CONDITIONS

| Symbol | $Vcc^{(1)} = 3.3V \pm 0.3V$ | Vcc <sup>(1)</sup> = 2.7V | Vcc <sup>(2)</sup> =2.5V±0.2V | Unit |
|--------|-----------------------------|---------------------------|-------------------------------|------|
| VLOAD  | 6                           | 6                         | 2 x Vcc                       | V    |
| VIH    | 2.7                         | 2.7                       | Vcc                           | V    |
| VT     | 1.5                         | 1.5                       | Vcc / 2                       | V    |
| VLZ    | 300                         | 300                       | 150                           | mV   |
| VHZ    | 300                         | 300                       | 150                           | mV   |
| CL     | 50                          | 50                        | 30                            | pF   |



Test Circuit for All Outputs

## **DEFINITIONS:**

CL = Load capacitance: includes jig and probe capacitance.

RT = Termination resistance: should be equal to ZouT of the Pulse Generator.

## NOTES:

- 1. Pulse Generator for All Pulses: Rate  $\leq$  10MHz; tr  $\leq$  2.5ns; tr  $\leq$  2.5ns.
- 2. Pulse Generator for All Pulses: Rate  $\leq$  10MHz; tF  $\leq$  2ns; tR  $\leq$  2ns.

# **SWITCH POSITION**

| Test                                    | Switch |
|-----------------------------------------|--------|
| Open Drain<br>Disable Low<br>Enable Low | Vload  |
| Disable High<br>Enable High             | GND    |
| All Other Tests                         | Open   |



tSK(x) = |tPLH2 - tPLH1| or |tPHL2 - tPHL1|

Output Skew - tsk(x)

LVC Link

## NOTES:

- 1. For tsk(o) OUTPUT1 and OUTPUT2 are any two outputs.
- 2. For tsk(b) OUTPUT1 and OUTPUT2 are in the same bank.



## Propagation Delay



## **Enable and Disable Times**

#### NOTE:

1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH.



Set-up, Hold, and Release Times



# ORDERING INFORMATION





2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116

fax: 408-492-8674 www.idt.com for Tech Support: logichelp@idt.com (408) 654-6459