

# Flexible 8K Digital Switch (F8KDX)

**Data Sheet** 

**Features** 

December 2002

- 8,192-channel x 8,192-channel non-blocking unidirectional switching. The Backplane and Local inputs and outputs can be combined to form a non-blocking switching matrix with 32 stream inputs and 32 stream outputs.
- 4,096-channel x 4,096 channel non-blocking Backplane to Local stream switch.
- 4,096-channel x 4,096 channel non-blocking Local to Backplane stream switch.
- 4,096-channel x 4,096 channel non-blocking Backplane input to Backplane output switch.
- 4,096-channel x 4,096 channel non-blocking Local input to Local output stream switch.
- Rate conversion on all data paths, Backplane to Local, Local to Backplane, Backplane to Backplane and Local to Local streams.
- Backplane port accepts 16 ST-BUS streams with data rates of 2.048Mb/s, 4.096Mb/s, 8.192Mb/s or 16.384Mb/s in any combination.
- Local port accepts 16 ST-BUS streams with data rates of 2.048Mb/s, 4.096Mb/s, 8.192Mb/s or 16.384Mb/s, in any combination.

### **Ordering Information**

MT90871AV 196 Ball LBGA

-40C to +85C

- Per-stream channel and bit delay for Local input streams.
- Per-stream channel and bit delay for Backplane input streams.
- Per-stream advancement for Local output streams.
- Per-stream advancement for Backplane output streams.
- Constant throughput delay for frame integrity.
- Per-channel high impedance output control for Local and Backplane streams.
- Per-channel driven-high output control for Local and Backplane streams.
- High impedance-control outputs for external drivers on Backplane and Local port.



Figure 1 - MT90871 Functional Block Diagram

MT90871 Data Sheet

- Per-channel message mode for Local and Backplane output streams.
- · Connection memory block programming for fast device initialization.
- Automatic selection between ST-BUS and GCI-BUS operation.
- · Non-multiplexed Motorola microprocessor interface.
- · BER testing for Local and Backplane ports.
- Conforms to the mandatory requirements of the IEEE-1149.1 (JTAG) standard.
- Memory Built-In-Self-Test (BIST), controlled via microprocessor registers.
- 1.8V core supply voltage.
- 3.3V I/O supply voltage.
- 5V tolerant inputs, outputs and I/Os.
- Per stream subrate switching at 4-bit, 2-bit, 1-bit depending on stream data rate.

## **Applications**

- Central Office Switches (Class 5)
- · Mediation Switches
- · Class-independent switches
- · Access Concentrators
- Scalable TDM-Based Architectures
- · Digital Loop Carriers

### **Device Overview**

The MT90871 has two data ports, the Backplane and the Local port. The Backplane port has 16 input and 16 output streams operated at 2.048Mb/s, 4.096Mb/s, 8.192Mb/s or 16.384Mb/s, in any combination and the Local port has 16 input and 16 output streams operated at 2.048Mb/s, 4.096Mb/s, 8.192Mb/s or 16.384Mb/s, in any combination.

The MT90871 contains two data memory blocks (Backplane and Local) to provide the following switching path configurations:

- Backplane-to-Local, supporting 4K x 4K data switching,
- Local-to-Backplane, supporting 4K x 4K data switching,
- Backplane-to-Backplane, supporting 4K x 4K data switching.
- Local-to-Local, supporting 4K x 4K data switching.

The device contains two connection memory blocks, one for the Backplane output and one for the Local output. Data to be output on the serial streams may come from either of the data memories (Connection Mode) or directly from the connection memory contents (Message Mode).

In Connection Mode the contents of the connection memory defines, for each output stream and channel, the source stream and channel (stored in data memory) to be switched.

In Message Mode, microprocessor data can be written to the connection memory for broadcast on the output streams on a per channel basis. This feature is useful for transferring control and status information to external circuits or other ST-BUS devices.

The device uses a master frame pulse ( $\overline{\text{FP8i}}$ ) and master clock ( $\overline{\text{C8i}}$ ) to define the frame boundary and timing for both the Backplane port and the Local port. The device will automatically detect whether an ST-BUS or a GCI-BUS style frame pulse is being used. There is a two frame delay from the time  $\overline{\text{RESET}}$  is de-asserted to the establishment of full switch functionality. During this period the frame format is determined before switching begins. The device provides  $\overline{\text{FP8o}}$ ,  $\overline{\text{FP16o}}$ ,  $\overline{\text{C8o}}$  and  $\overline{\text{C16o}}$  outputs to support external devices connected to the Local port.

Subrate switching can be accomplished by over-sampling (i.e. 1-bit switching can be achieved by sampling a 2Mbps stream at 16Mbps). Refer to MSAN-175.

A non-multiplexed Motorola microprocessor port allows programming of the various device operation modes and switching configurations. The microprocessor port provides access for Register read/write, Connection Memory read/write and Data Memory read-only operations. The port has a 15-bit address bus, 16-bit data bus and 4 control signals. The microprocessor may monitor channel data in the Backplane and Local data memories.

The mandatory requirements of the IEEE-1149.1 (JTAG) standard are fully supported via a dedicated test port.

The MT90871 is manufactured in a 15mm x 15mm body, 1.0mm ball-pitch, 196-LBGA to JEDEC standard MS-034 BAL-2 Iss. A.

| 1 | 1           | 2           | 3              | 4          | 5          | 6           | 7              | 8           | 9                | 10              | 11          | 12                | 13          | 14         |
|---|-------------|-------------|----------------|------------|------------|-------------|----------------|-------------|------------------|-----------------|-------------|-------------------|-------------|------------|
| 4 | O<br>BSTo1  | O<br>BSTo2  | O<br><b>A4</b> | O<br>A5    | O<br>A8    | O<br>A9     | O<br>A12       | O<br>A13    | OR/W             | ○<br>cs         | O<br>TMS    | O<br>TDo          | O<br>BCSTo0 | TRST       |
| 3 | O           | O           | O              | O          | O          | O           | O              | O           | O                | O               | O           | O                 | O           | O          |
|   | A0          | BSTo5       | BSTo0          | <b>A1</b>  | A2         | A7          | <b>A11</b>     | A14         | ODE              | TDi             | TCK         | LCSTo1            | LSTo0       | LSTo1      |
| 3 | O           | O<br>BSTo7  | O<br>BSTo8     | O<br>BSTo3 | O<br>BSTo4 | O<br>A6     | O<br>A10       | O_DS        | O<br>RESET       | O<br>BCSTo1     | O           | O<br>LCSTo0       | O<br>IC     | O<br>LSTo3 |
| ) | O           | O<br>BSTo6  | O<br>BSTo10    | O<br>GND   | O<br>A3    | O<br>VDD_IO | O<br>VDD_IO    | O<br>VDD_IO | O<br>DTA         | O<br>VDD_IO     | O<br>GND    | O<br>LSTo4        | O<br>LSTo6  | O<br>LSTo2 |
| E | O           | O           | O              | O          | O          | O           | O              | O           | O                | O               | O           | O                 | O           | O          |
|   | BSTo12      | BSTo11      | BSTo13         | VDD_IO     | GND        | VDD_CORE    | VDD_CORE       | VDD_CORE    | VDD_CORE         | GND             | VDD_IO      | LSTo8             | LSTo7       | LSTo5      |
| F | O           | O           | O              | O          | O          | O           | O              | O           | O                | O               | O           | O                 | O           | O          |
|   | BSTo9       | BSTo14      | BSTo15         | VDD_IO     | VDD_CORE   | GND         | GND            | GND         | GND              | VDD_CORE        | VDD_IO      | LSTo12            | LSTo13      | LSTo9      |
| 3 | O           | O           | O              | O          | O          | O           | O              | O           | O                | O               | O           | O                 | O           | O          |
|   | BSTi0       | BORS        | VDD_CORE       | VDD_IO     | VDD_CORE   | GND         | GND            | GND         | GND              | VDD_CORE        | VDD_IO      | LSTo11            | LSTo15      | LSTo10     |
| + | O           | O           | O              | O          | O          | O           | O              | O           | O                | O               | O           | O                 | O           | O          |
|   | BSTi1       | BSTi2       | BSTi3          | VDD_IO     | VDD_CORE   | GND         | GND            | GND         | GND              | VDD_CORE        | VDD_IO      | VDD_CORE          | LORS        | LSTo14     |
| J | O           | O           | O              | O          | O          | O           | O              | O           | O                | O               | O           | O                 | O           | O          |
|   | BSTi4       | BSTi5       | BSTi7          | VDD_IO     | VDD_CORE   | GND         | GND            | GND         | GND              | VDD_CORE        | VDD_IO      | LSTi5             | LSTi1       | LSTi2      |
| < | O           | O           | O              | O          | O          | O           | O              | O           | O                | O               | O           | O                 | O           | O          |
|   | BSTi6       | BSTi9       | BSTi13         | VDD_IO     | GND V      | /DD_CORE    | VDD_CORE       | VDD_CORE    | VDD_CORE         | GND             | VDD_IO      | LSTi15            | LSTi3       | LSTi0      |
| L | O           | O           | O              | O          | O          | O           | O              | O           | O                | O               | O           | O                 | O           | O          |
|   | BSTi8       | BSTi11      | BSTi14         | GND        | VDD_IO     | VDD_IO      | VDD_IO         | VDD_IO      | VDD_IO           | VDD_IO          | GND         | LSTi14            | LSTi8       | LSTi6      |
| И | O<br>BSTi10 | O<br>BSTi15 | O<br>D15       | O<br>D14   | O<br>D12   | O<br>D5     | O<br>IC        | O           | <u>○</u><br>C16o | O<br>FP8i       | O<br>LSTI13 | O<br>LSTi10       | O<br>LST17  | O<br>LSTi4 |
| N | O<br>BSTi12 | O<br>D13    | O<br>D10       | O<br>D11   | O<br>D7    | O<br>D3     | O<br>D0        | O           | O<br>VDD_PLL     | <u>○</u><br>C8o | ⊖<br>FP8o   | O<br>LSTi11       | O<br>LSTi12 | O<br>LSTi9 |
| Þ | O           | O<br>D9     | O<br>D8        | O<br>D6    | O<br>D4    | O<br>D2     | O<br><b>D1</b> | O           | O<br>NC          | <u></u>         | O<br>NC     | <u>○</u><br>FP16o | O<br>GND    | O<br>GND/  |

Figure 2 - MT90871 LBGA Connections (196 LBGA) Pin Diagram (as viewed through top of package)

# **Pin Description Table**

| Name                  | Package<br>Coordinates                                                                                                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD_IO</sub>    | D6, D7, D8, D10,<br>E4, E11,F4, F11,<br>G4, G11, H4, H11,<br>J4, J11, K4, K11,<br>L5, L6, L7, L8, L9,<br>L10                      | Power Supply for Periphery Circuits: +3.3V                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| V <sub>DD_CORE</sub>  | E6, E7, E8, E9,<br>F5, F10, G3, G5,<br>G10, H5, H10, H12,<br>J5, J10, K6, K7, K8,<br>K9                                           | Power Supply for Core Logic Circuits: +1.8V                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| V <sub>DD_PLL</sub>   | N9                                                                                                                                | Power Supply for Analog PLL: +1.8V                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| V <sub>SS (GND)</sub> | D4, D11, E5, E10,<br>F6, F7, F8, F9,<br>G6, G7, G8, G9,<br>H6, H7, H8, H9,<br>J6, J7, J8, J9<br>K5, K10, L4, L11,<br>P1, P13, P14 | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| BSTi0 - 15            | G1, H1, H2, H3,<br>J1, J2, K1, J3,<br>L1, K2, M1, L2,<br>N1, K3, L3, M2                                                           | Backplane Serial Input Streams 0 to 7 (5V Tolerant, Internal pull-down). These pins accept serial TDM data streams at a data-rate of:  16.384 Mb/s (with 256 channels per stream),  8.192 Mb/s (with 128 channels per stream),  4.096 Mb/s (with 64 channels per stream), or  2.048Mb/s (with 32 channels per stream).  The data-rate is independently programmable for each input stream.                                                                                                            |
| BSTo0 - 15            | B3, A1, A2, C4,<br>C5, B2, D2, C2,<br>C3, F1, D3, E2,<br>E1, E3, F2, F3                                                           | Backplane Serial Output Streams 0 to 7 (5V Tolerant, Three-state Outputs). These pins output serial TDM data streams at a data-rate of:  16.384 Mb/s (with 256 channels per stream),  8.192 Mb/s (with 128 channels per stream),  4.096 Mb/s (with 64 channels per stream), or  2.048Mb/s (with 32 channels per stream).  The data-rate is independently programmable for each output stream.  Refer to descriptions of the BORS and ODE pins for control of the output High or High-Impedance state. |
| BCSTo0-1              | A13, C10                                                                                                                          | Backplane Output Channel High Impedance Control (5V Tolerant Three-state Outputs). Active high output enable which may be used to control external buffering of Backplane output streams on a per channel basis.  BCSTo0 is the output enable for BSTo[0, 2, 4, 6, 8, 10, 12, 14], BCSTo1 is the output enable for BSTo[1, 3, 5, 7, 9, 11, 13, 15].  Refer to descriptions of the BORS and ODE pins for control of the output High or High-Impedance state.                                           |

# **Pin Description Table (continued)**

| Name     | Package<br>Coordinates                                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FP8i     | M10                                                                     | Frame Pulse Input (5V Tolerant). This pin accepts the Frame Pulse signal. The pulse width may be active for 122ns or 244ns at the frame boundary and the Frame Pulse Width bit (FPW) of the Control Register must be set Low (default) for a 122ns and set High for a the 244ns pulse condition.  The device will automatically detect whether an ST-BUS or GCI-BUS style frame pulse is applied.                                                                                         |
| C8i      | P10                                                                     | Master Clock Input (5V Tolerant). This pin accepts a 8.192MHz clock. The internal Frame Boundary is aligned with the clock falling or rising edge, as controlled by the C8IPOL bit of the Control Register.                                                                                                                                                                                                                                                                               |
| CS       | A10                                                                     | Chip Select (5V Tolerant). Active low input used by the microprocessor to enable the microprocessor port access. This input is internally set LOW during a device RESET.                                                                                                                                                                                                                                                                                                                  |
| DS       | C8                                                                      | Data Strobe (5V Tolerant). This active low input is used in conjunction with CS to enable the microprocessor port read and write operations.                                                                                                                                                                                                                                                                                                                                              |
| R/W      | A9                                                                      | <b>Read/Write (5V Tolerant).</b> This input controls the direction of the data bus lines (D0-D15) during a microprocessor access.                                                                                                                                                                                                                                                                                                                                                         |
| A0 - A14 | B1, B4, B5, D5, A3,<br>A4, C6, B6, A5, A6,<br>C7, B7, A7, A8, B8        | Address 0 - 14 (5V Tolerant). These pins form the 15-bit address bus to the internal memories and registers. (Address A0 = LSB).                                                                                                                                                                                                                                                                                                                                                          |
| D0 - D15 | N7, P7, P6, N6, P5,<br>M6, P4, N5, P3, P2,<br>N3, N4, M5, N2,<br>M4, M3 | <b>Data Bus 0 - 15 (5V Tolerant).</b> These pins form the 16-bit data bus of the microprocessor port. (Data D0 = LSB).                                                                                                                                                                                                                                                                                                                                                                    |
| DTA      | D9                                                                      | <b>Data Transfer Acknowledgment (5V Tolerant).</b> This active low output indicates that a data bus transfer is complete. A pull-up resistor is required to hold a HIGH level. (Max. I <sub>OL</sub> = 10mA).                                                                                                                                                                                                                                                                             |
| TMS      | A11                                                                     | <b>Test Mode Select (5V Tolerant with internal pull-up).</b> JTAG signal that controls the state transitions of the TAP controller.                                                                                                                                                                                                                                                                                                                                                       |
| TCK      | B11                                                                     | Test Clock (5V Tolerant). Provides the clock to the JTAG test logic.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| TDi      | B10                                                                     | <b>Test Serial Data In (5V Tolerant with internal pull-up).</b> JTAG serial test instructions and data are shifted in on this pin.                                                                                                                                                                                                                                                                                                                                                        |
| TDo      | A12                                                                     | <b>Test Serial Data Out (5V Tolerant Three-state Output).</b> JTAG serial data is output on this pin on the falling edge of TCK. This pin is held in high impedance state when JTAG is not enabled.                                                                                                                                                                                                                                                                                       |
| TRST     | A14                                                                     | <b>Test Reset (5V Tolerant with internal pull-up)</b> Asynchronously initializes the JTAG TAP controller to the Test-Logic-Reset state. To be pulsed low during power-up for JTAG testing. This pin must be held LOW for normal functional operation of the device.                                                                                                                                                                                                                       |
| RESET    | C9                                                                      | Device Reset (5V Tolerant with internal pull-up). This input (active LOW) asynchronously applies reset and synchronously releases reset to the device. In the reset state, the outputs LSTo0 - 15 and BSTo0 - 15 are set to a high or high impedance depending on the state of the LORS and BORS external control pins, respectively. It clears the device registers and internal counters. This pin must stay low for more than 2 cycles of input clock C8i for the reset to be invoked. |

# **Pin Description Table (continued)**

| Name       | Package<br>Coordinates                                                                        | Description                                                                                                                                                                                                                                                                                                                                                                               |
|------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LSTi0-15   | K14, J13, J14, K13,<br>M14, J12, L14,<br>M13, L13, N14,                                       | Local Serial Input Streams 0 to 15 (5V Tolerant with internal pull-down). These pins accept serial TDM data streams at a data-rate of:  16.384 Mb/s (with 256 channels per stream),                                                                                                                                                                                                       |
|            | M12, N12, N13,                                                                                | 8.192 Mb/s (with 128 channels per stream),                                                                                                                                                                                                                                                                                                                                                |
|            | M11, L12, K12                                                                                 | 4.096 Mb/s (with 64 channels per stream), or                                                                                                                                                                                                                                                                                                                                              |
|            |                                                                                               | 2.048Mb/s (with 32 channels per stream).                                                                                                                                                                                                                                                                                                                                                  |
|            |                                                                                               | The data-rate is independently programmable for each input stream.                                                                                                                                                                                                                                                                                                                        |
| C160       | M9                                                                                            | C16o Output Clock (Three-state Output). A 16.384MHz clock output. The clock falling edge or rising edge is aligned with the Local frame boundary, and is determined by the COPOL bit of the Control Register.                                                                                                                                                                             |
| <u>C80</u> | N10                                                                                           | C8o Output Clock (Three-state Output). A 8.192MHz clock output. The clock falling edge or rising edge is aligned with the Local frame boundary, and is determined by the COPOL bit of the Control Register.                                                                                                                                                                               |
| FP160      | P12                                                                                           | Frame Pulse Output (Three-state Output). Frame pulse output is active for 61ns at the frame boundary. The frame pulse, running at a 8KHz rate, will be the same format (ST-BUS or GCI-BUS) as the input frame pulse (FP8i).                                                                                                                                                               |
| FP8o       | N11                                                                                           | Frame Pulse Output (Three-state Output). Frame pulse output is active for 122ns at the frame boundary. The frame pulse, running at 8KHz rate, will be the same style (ST-BUS or GCI-BUS) as the input frame pulse (FP8i).                                                                                                                                                                 |
| LSTo0 - 15 | B13, B14, D14,<br>C14, D12, E14,<br>D13, E13, E12,<br>F14, G14, G12,<br>F12, F13, H14,<br>G13 | Local Serial Output Streams 0 to 15 (5V Tolerant Three-state Outputs). These pins output serial TDM data streams at a data-rate of:  16.384 Mb/s (with 256 channels per stream),  8.192 Mb/s (with 128 channels per stream),  4.096 Mb/s (with 64 channels per stream), or  2.048Mb/s (with 32 channels per stream).  The data-rate is independently programmable for each output stream. |
|            |                                                                                               | Refer to descriptions of the <b>LORS</b> and <b>ODE</b> pins for control of the output High or High-Impedance state.                                                                                                                                                                                                                                                                      |
| LCSTo0-1   | C12, B12                                                                                      | Local Output Channel High Impedance Control (5V Tolerant Three-state Outputs).  Active high output enable which may be used to control external buffering individually for a set of Local output streams on a per channel basis.  LCSTo0 is the output enable for LSTo[0, 2, 4, 6, 8, 10, 12, 14], LCSTo1 is the output enable for LSTo[1, 3, 5, 7, 9, 11, 13, 15].                       |
|            |                                                                                               | Refer to descriptions of the <b>LORS</b> and <b>ODE</b> pins for control of the output High or High-Impedance state.                                                                                                                                                                                                                                                                      |

# **Pin Description Table (continued)**

| Name | Package<br>Coordinates              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ODE  | B9                                  | Output Drive Enable (5V Tolerant, Internal pull-up). An asynchronous input providing Output Enable control to the BSTo0-15, LSTo0-15, BCSTo0-1 and LCSTo0-1 outputs.  When LOW, the BSTo0-15 and LSTo0-15 outputs are driven high or high impedance (dependent on the BORS and LORS pin settings respectively) and the outputs BCSTo0-1 and LCSTo0-1 are driven low.  When HIGH, the outputs BSTo0-15, LSTo0-15, BCSTo0-1 and LCSTo0-1                                                               |
|      |                                     | are enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| BORS | G2                                  | Backplane Output Reset State (5V Tolerant, Internal pull-down). Asynchronous input. When LOW, the device will initialize with the BSTo0-15 outputs driven high, and the BCSTo0-1 outputs driven low. Following initialization, the Backplane stream outputs are always active and a high impedance state, if required on a per-channel basis, may be implemented with external buffers controlled by outputs BCSTo0-1.  When the input is HIGH, the device will initialize with the BSTo0-15 outputs |
|      |                                     | at high impedance and the BCSTo0-1 outputs are driven low. Following initialization, the Backplane stream outputs may be set active or high impedance using the <b>ODE</b> pin or, on a per-channel basis, with the <b>BE</b> bit in Backplane Connection Memory.                                                                                                                                                                                                                                    |
| LORS | H13                                 | Backplane Output Reset State (5V Tolerant, Internal pull-down). Asynchronous input. When LOW, the device will initialize with the LST00-15 outputs driven high, and the LCST00-1 outputs driven low. Following initialization, the Backplane stream outputs are always active and a high impedance state, if required on a per-channel basis, may be implemented with external buffers controlled by outputs LCST00-1.                                                                               |
|      |                                     | When the input is HIGH, the device will initialize with the LSTo0-15 outputs at high impedance and the LCSTo0-1 outputs are driven low. Following initialization, the Backplane stream outputs may be set active or high impedance using the <b>ODE</b> pin or, on a per-channel basis, with the <b>LE</b> bit in Backplane Connection Memory.                                                                                                                                                       |
| NC   | P9, P11                             | No Connect. These ball-pads MUST remain unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| IC   | C1, D1, C11, C13,<br>M7, M8, N8, P8 | Internal Connects These inputs MUST be held at logic 'LOW'.                                                                                                                                                                                                                                                                                                                                                                                                                                          |

## 1.0 Bidirectional and Unidirectional Applications

The MT90871 has a maximum capacity of 8,192 input channels and 8,192 output channels. This is calculated from the maximum number of streams and channels: 32 input streams (16 Backplane, 16 Local) at 16.384Mb/s and 32 output streams (16 Backplane, 16 Local) at 16.384Mb/s.

One typical mode of operation is to separate the Backplane and Local sides, as shown in Figure 3 below.



Figure 3 - 4,096 x 4,096 Channels (16Mb/s), Bidirectional Switching

In this system setup, the chip has a capacity of 4,096 input channels and 4,096 output channels on the Backplane side as well as 4,096 input channels and 4,096 output channels on the Local side. Note that some or all of the output channels on one side can come from the other side, i.e. Backplane input to Local output switching.

Often a system design does not need to differentiate between Backplane and Local side, and merely needs maximum switching capacity. In this case, the MT90871 can be used as shown in Figure 4 to give the full 8,192 x 8,192 channel capacity.



Figure 4 - 8,192 x 8,192 Channels (16Mb/s), Unidirectional Switching

In this system, the Backplane and Local inputs and outputs are combined and the switch appears as a 32 stream input by 32 stream output switch. This style of operation is similar to older switch designs, such as the MT90826.

### 1.1 Flexible Configuration

The F8KDX can be configured as a 4K by 4K non-blocking bi-directional digital switch, an 8K by 8K unidirectional non-blocking switch, and as a blocking switch with various switching capacities.

### 1.1.1 A. Blocking Bi-directional Configuration (Typical System Configuration)

- 4,096-channel x 4,096-channel non-blocking switching from backplane to local streams
- 4,096-channel x 4,096-channel non-blocking switching from local to backplane streams
- 4,096-channel x 4,096-channel non-blocking switching from backplane input to backplane output streams
- 4,096-channel x 4,096-channel non-blocking switching from local input to local output streams

## 1.1.2 Unidirectional Configuration

Because the input and output drivers are synchronous, the user can combine input backplane streams and input local streams or output backplane streams and output local streams to increase the total number of input and output streams of the switch in a unidirectional configuration.

8,192-channel x 8,192-channel non-blocking switching from input to output streams

## 1.1.3 Blocking Configuration

The F8KDX can be configured as a blocking switch if it is an application requirement. For example, it can be configured as a 6K by 2K blocking switch.

- 6,144-channel x 2,048-channel blocking switching from 'backplane' to 'local' streams
- 2,048-channel x 6,144-channel blocking switching from 'local' to 'backplane' streams
- 6,144-channel x 6,144-channel non-blocking switching from 'backplane' input to 'backplane' output streams
- 2,048-channel x 2,048-channel non-blocking switching from 'local' input to 'local' output streams



Figure 5 - 6K by 2K Blocking Configuration

## 2.0 Functional Description

### 2.1 Switching Configuration

The device supports five switching configurations. (1) Backplane-to-Local, (2) Local-to-Backplane, (3) Backplane-to-Backplane, (4) Local-to-Local, and (5) Uni-directional switch. The following sections describe the switching paths in detail. Configurations (1) - (4) enable a non-blocking switch with a maximum capacity of 4,096 input channels and 4,096 output channels at Backplane and Local stream data-rates of 16.384Mb/s. The switch paths of Configurations (1) to (4) may be operated simultaneously. Configuration (5) provides a uni-directional switch with a maximum capacity of 8,192 x 8,192 channels at 16.384Mb/s data rate.

### 2.1.1 Backplane-to-Local path

The device can provide data switching between the Backplane input ports and the Local output ports. The Local Connection Memory determines the switching configurations.

## 2.1.2 Local-to-Backplane path

The device can provide data switching between the Local input ports and the Backplane output ports. The Backplane Connection Memory determines the switching configurations.

### 2.1.3 Backplane-to-Backplane path

The device can provide data switching between the Backplane input and output ports. The Backplane Connection Memory determines the switching configurations.

### 2.1.4 Local-to-Local path

The device can provide data switching between the Local input and output ports. The Local Connection Memory determines the switching configurations.

#### 2.1.5 Uni-directional Switch

The device may be optionally configured to provide an 8,192 x 8,192 uni-directional switch by grouping together all input and all output streams. All streams (LSTi/LSTo0-15 and BSTi/BSTo0-15) may be operated at a data-rate of 16.384Mb/s. Lower data-rates may be employed with a corresponding reduction in switch capacity.

### 2.2 Port Data Rate Modes and Selection

The selection of individual stream data-rates is summarized in Table 1.

### 2.2.1 Local Port Rate Selection

The Local port has 16 input (LSTi0-15) and 16 output (LSTo0-15) data streams. All input and output streams may be individually selected for operation at a data rate of either 2.048Mb/s, 4.096Mb/s, 8.192Mb/s or 16.384Mb/s. The timing of the input and output clocks and frame pulses are shown in Figure 6, Local Port Timing Diagram for 2,4,8 and 16Mb/s stream rates.

### 2.2.1.1 Local Input Port

The bit rate for each input stream is selected by writing to a dedicated Local Input Bit Rate Register (LIBRR0-15). Refer to Table 38, Local Input Bit Rate Register (LIBRRn) Bits.

| Stream Number                             | Rate Selection Capability (for each individual stream) |
|-------------------------------------------|--------------------------------------------------------|
| Input stream - Local 0-15 (LSTi0-15)      | 2.048, 4.096, 8.192 or 16.384Mb/s                      |
| Output stream - Local 0-15 (LSTo0-15)     | 2.048, 4.096, 8.192 or 16.384Mb/s                      |
| Input stream - Backplane 0-15 (BSTi0-15)  | 2.048, 4.096, 8.192 or 16.384Mb/s                      |
| Output stream - Backplane 0-15 (BSTo0-15) | 2.048, 4.096, 8.192 or 16.384Mb/s                      |

Table 1- Per-stream Data-Rate Selection: Backplane and Local streams



Figure 6 - Local Port Timing Diagram for 2,4,8 and 16Mb/s stream rates

### 2.2.1.2 Local Output Port

The bit rate for each output stream is selected by writing to a dedicated Local Output Bit Rate Register (LOBRR0-15). Refer to Table 40, Local Output Bit Rate Register (LOBRRn) Bits.

Operation of stream data in the Connection Mode or the Message Mode is determined by the state of the LMM bit, and the channel High-impedance state is controlled by the LE bit of the Local Connection Memory. The data source (i.e. from the Local or Backplane Data Memory) is determined by the LSRC bit of the Local Connection Memory. Refer to Section 6.1 and Section 12.3.

### 2.2.2 Backplane Port Rate Selection

The Backplane port has 16 input (BSTi0-15) and 16 output (BSTo0-15) data streams. All input and output streams may be individually selected for operation at a data rate of either 2.048Mb/s, 4.096Mb/s, 8.192Mb/s or 16.384Mb/s. The timing of the input and output clocks and frame pulses are shown in Figure 7, Backplane Port Timing Diagram for 2, 4, 8, and 16Mb/s stream rates.

### 2.2.3 Backplane Input Port

The bit rate for each input stream is selected by writing to a dedicated Backplane Input Bit Rate Register (BOBRR0-15). Refer to Table 42, Backplane Input Bit Rate Register (BIBRRn) Bits.

## 2.2.3.1 Backplane Output Port

The bit rate for each output stream is selected by writing to a dedicated Backplane Output Bit Rate Register (BOBRR0-15). Refer to Table 44, Backplane Output Bit Rate Register (BOBRRn) Bits.

Operation of stream data in the Connection Mode or the Message Mode is determined by the state of the BMM bit, and the channel High-impedance state is controlled by the BE bit of the Backplane Connection Memory. The data source (i.e. from the Local or Backplane Data Memory) is determined by the BSRC bit of the Backplane Connection Memory. Refer to section 6.2 "Backplane Connection Memory" and section 12.4 "Backplane Connection Memory Bit Definition".



Figure 7 - Backplane Port Timing Diagram for 2, 4, 8, and 16Mb/s stream rates

## 2.3 Backplane Frame Pulse Input and Master Input Clock Timing

The Backplane frame pulse (FP8i) is an 8kHz input signal active for 122ns or 244ns at the frame boundary. The FPW bit in the Control Register must be set according to the applied pulse width. See **Pin Description** and **Table 13, Control Register Bits**, for details.

The active state and timing of  $\overline{\text{FP8i}}$  may conform either to the ST-BUS or to the GCI-BUS as shown in Figure 6, Local Port Timing Diagram for 2,4,8 and 16Mb/s stream rates, and Figure 7, Backplane Port Timing Diagram for 2, 4, 8, and 16Mb/s stream rates. The MT90871 will automatically detect whether an ST-BUS or a  $\overline{\text{GCI-BUS}}$  style frame pulse is being used for the master frame pulse ( $\overline{\text{FP8i}}$ ). The active edge of the input clock ( $\overline{\text{C8i}}$ ) shall be selected by the state of the Control Register bit C8IPOL. For the purposes of describing the device

operation, the remaining part of this document assumes the ST-BUS style frame pulse with a single width frame pulse of 122ns and a falling active clock-edge, unless explicitly stated otherwise.

In addition, the device provides FP80, FP160, C80 and C160 outputs to support external devices which connect to the Local port. The Local frame pulses (FP80, FP160) will be provided in the same style as the master frame pulse (FP8i). The polarity of C80 and C160, at the Frame Boundary, can be controlled by the Control Register bit, COPOL. An analog phase lock loop (APLL) is used to multiply the external clock frequency to generate an internal clock signal operated at 131.072MHz.

## 2.4 Backplane Frame Pulse Input and Local Frame Pulse Output Alignment

The MT90871 accepts a Backplane Frame Pulse (FP8i) and generates the Local Frame Pulse outputs, FP8o and FP16o, which are aligned to the master frame pulse. There is a constant three frame delay for data being switched.

For further details of Frame Pulse conditions and options see section 13.1 "Control Register (CR)", Figure 17, Frame Boundary Conditions, ST- BUS Operation, and Figure 18, Frame Boundary Conditions, GCI - BUS Operation.



Figure 8 - Backplane and Local Frame Pulse Alignment for Data Rates of 2Mb/s, 4Mb/s, 8Mb/s and 16Mb/s

## 3.0 Input and Output Offset Programming

## 3.1 Input Channel Delay Programming (Backplane and Local Input Streams)

Various registers are used to control the input sampling point (delay) and the output advancement for the Local and Backplane streams. The following sections explain the details of these offset programming features.

The control of the Input Channel Delay and the Input Bit Delay allows each input stream to have a different frame boundary with respect to the master frame pulse, FP8i. By default, all input streams have channel delay of zero such that Ch0 is the first channel that appears after the frame boundary.

By programming the Backplane or Local input channel delay registers, BCDR0-15 and LCDR0-15, users can assign the Ch0 position to be located at any one of the channel boundaries in a frame. For delays within channel boundaries, the input bit delay programming can be used. The use of Input Channel Delay in combination with Input Bit Delay enables the Ch0 position to be placed anywhere within a frame to a resolution of 1/4 of the bit period.



Figure 9 - Backplane and Local Input Channel Delay Timing Diagram (8Mb/s)

### 3.2 Input Bit Delay Programming (Backplane and Local Input Streams)

In addition to the Input Channel Delay programming, the Input Bit Delay programming feature provides users with greater flexibility when designing switch matrices for high speed operation. The input bit delay may be programmed on a per-stream basis to accommodate delays created on PCM highways. For all streams the delay is up to 7 3/4 bits with a resolution of 1/4 bit. for the selected data-rate.

See Figure 10 and Figure 11 for Input Bit Delay Timing at 16Mb/s and 8Mb/s data rates, respectively.

The Local input delay is defined by the Local Input Delay registers, LIDR0 to LIDR15, corresponding to the Local data streams, LSTi0 to LSTi15, and the Backplane input delay is defined by the Backplane Input Delay registers, BIDR0 to BIDR15, which correspond to the Backplane data streams, BSTi0 to BSTi15.

MT90871



Figure 10 - Backplane and Local Input Bit Delay Timing Diagram for Data Rate of 16Mb/s



Figure 11 - Backplane and Local Input Bit Delay Timing Diagram for Data Rate of 8Mb/s

# 3.3 Output Advancement Programming (Backplane and Local Output Streams)

This feature is used to advance the output channel alignment of individual Local or Backplane output streams with respect to the frame boundary. Each output stream has its own advancement value which can be programmed by the output advancement registers. The output advancement selection is useful in compensating for various parasitic loading on the serial data output pins.

## 3.3.1 Local Output Advancement Programming

The Local output advancement registers, **LOAR0-15**, are used to control the Local output advancement. The advancement is determined with reference to the internal system clock rate (131.072MHz). For 2Mb/s, 4Mb/s, 8Mb/s or 16Mb/s streams the advancement may be 0, -2 cycles, -4 cycles or -6 cycles, which converts to approximately 0ns, -15ns, -30ns or -45ns as shown in Figure 12.

## 3.3.2 Backplane Output Advancement Programming

The Backplane output advancement registers, **BOAR0-15** are used to control the Backplane output advancement. The advancement is determined with reference to the internal system clock rate (131.072MHz). For 2Mb/s, 4Mb/s, 8Mb/s or 16Mb/s streams the advancement may be 0, -2 cycles, -4 cycles or -6 cycles, which converts to approximately 0ns, -15ns, -30ns or -45ns as shown in Figure 12.



Figure 12 - Backplane and Local Output Advancement Timing diagram for Data Rate of 16Mb/s

## 4.0 Port High Impedance Control

## 4.1 Local Port High Impedance Control

The input pin **LORS** selects whether the Local output streams **LSTo0-15** are set to high impedance at the output of the MT90871 itself or are always driven (active HIGH or active LOW) and a high impedance state, if required on a per-channel basis, is invoked through an external interface circuit controlled by the **LCSTo0-1** signals. Setting **LORS** to a LOW state will configure the output streams **LSTo0-15** to transmit bi-state channel data with per-channel high-impedance determined by external circuits under the control of the **LCSTo0-1** outputs. Setting **LORS** to a HIGH state will configure the output streams **LSTo0-15** of the MT90871 to invoke a high-impedance output on a per-channel basis.

The **LORS** pin is an asynchronous input and is expected to be hard-wired for a particular system application, although it may be driven under logic control if preferred.

### 4.1.1 LORS Set LOW

The data (channel control bit) transmitted by **LCSTo0-1** replicates the Local Output Enable Bit (**LE**) of the Local Connection Memory, with a LOW state indicating that the channel should be set to High Impedance by external drivers. Refer to section 12.3 "Local Connection Memory Bit Definition".

The **LCSTo0-1** outputs transmit serial data (channel control bits) at 16.384Mb/s, with each bit representing the per-channel high impedance state for specific streams. Eight output streams are allocated to each control line as follows:

- LCSTo0 outputs the channel control bits for streams LSTo0, 2, 4, 6, 8, 10, 12 and 14.
- LCSTo1 outputs the channel control bits for streams LSTo1, 3, 5, 7, 9, 11, 13 and 15. (See also "Pin Description".)

The Channel Control Bit location, within a frame period, for each channel of the Local output streams is presented in Table 2 "LCSTo Allocation of Channel Control Bits to the Output Streams".

As an aid to the description, the channel control bit for a single channel on specific streams is presented, with reference to Table 2.

1. The Channel Control Bit corresponding to Stream 0, Channel 0, **L§To0** Ch0, is transmitted on **LCSTo0** and is advanced, relative to the Frame Boundary, by 10 periods of **C16o**.

The Channel Control Bit corresponding to Stream 14, Channel 0, LSTo14\_Ch0, is transmitted on LCSTo0 in advance of the Frame Boundary by three periods of output clock, C16o. Similarly, the Channel Control Bit for LSTo15\_Ch0 is advanced relative to the Frame Boundary by three periods of C16o, on LCSTo1.

The **LCSTo0-1** outputs data at a constant data-rate of 16.384Mb/s, independent of the data-rate selected for the individual output streams, **LSTo0-15**. Streams at data-rates lower than 16.384Mb/s will have the value of the respective channel control bit repeated for the duration of the channel. The bit will be transmitted twice for 8.192Mb/s streams, four times for 4.096Mb/s streams and eight times for 2.048Mb/s streams. The channel control bit is not repeated for 16.384Mb/s streams.

Examples are presented, with reference to Table 2:

- 3. With stream **LSTo2** selected to operate at a <u>data-</u>rate of 2.048Mb/s, the value of the Channel Control Bit for **Channel 0** will be transmitted during the **C16o** clock period nos. 2040, 2048, 8, 16, 24, 32, 40 and 48.
- 4. With stream **LSTo4** operated at a data<u>-rate</u> of 8.192Mb/s, the value of the Channel Control Bit for **Channel 1** will be transmitted during the **C16o** clock period nos. 9 and 17.

Figure 13, Local Port External High Impedance Control Bit Timing (ST-Bus mode) shows the channel control bits for **LCSTo0** and **LCSTo1** in one possible scenario which includes stream **LSTo0** at a data-rate of 16.384Mb/s, **LSTo1** at 8.192Mb/s, **LSTo6** at 4.096Mb/s and **LSTo7** at 2.048Mb/s. All remaining streams are operated at a data-rate of 16.384Mb/s.

### 4.1.2 LORS Set HIGH

The Local Output Enable Bit (**LE**) of the Local Connection Memory has direct per-channel control on the high-impedance state of the Local Output streams, **LSTo0-15**. Programming a LOW state will set the stream output of the MT90871 to High Impedance for the duration of the channel period. See section 12.3 "Local Connection Memory Bit Definition", for programming details.

The **LCSTo0-1** outputs remain active.

|                             | Allocated<br>Stream No. |                   |        | Allocated C | hannel No. <sup>2</sup> |       |
|-----------------------------|-------------------------|-------------------|--------|-------------|-------------------------|-------|
| C16o<br>Period <sup>1</sup> | LCSTo0                  | LCSTo1            | 16Mb/s | 8Mb/s       | 4Mb/s                   | 2Mb/s |
| 2039                        | 0 3-1                   | 1                 | Ch 0   | Ch 0        | Ch 0                    | Ch 0  |
| 2040                        | 2 <sup>3-3</sup>        | 3                 | Ch 0   | Ch 0        | Ch 0                    | Ch 0  |
| 2041                        | 4                       | 5                 | Ch 0   | Ch 0        | Ch 0                    | Ch 0  |
| 2042                        | 6                       | 7                 | Ch 0   | Ch 0        | Ch 0                    | Ch 0  |
| 2043                        | 8                       | 9                 | Ch 0   | Ch 0        | Ch 0                    | Ch 0  |
| 2044                        | 10                      | 11                | Ch 0   | Ch 0        | Ch 0                    | Ch 0  |
| 2045                        | 12                      | 13                | Ch 0   | Ch 0        | Ch 0                    | Ch 0  |
| 2046                        | 14 <sup>3-2</sup>       | 15 <sup>3-2</sup> | Ch 0   | Ch 0        | Ch 0                    | Ch 0  |
| 2047                        | 0                       | 1                 | Ch 1   | Ch 0        | Ch 0                    | Ch 0  |
| 2048                        | 2 3-3                   | 3                 | Ch 1   | Ch 0        | Ch 0                    | Ch 0  |
| 1                           | 4                       | 5                 | Ch 1   | Ch 0        | Ch 0                    | Ch 0  |
| 2                           | 6                       | 7                 | Ch 1   | Ch 0        | Ch 0                    | Ch 0  |
| 3                           | 8                       | 9                 | Ch 1   | Ch 0        | Ch 0                    | Ch 0  |
| 4                           | 10                      | 11                | Ch 1   | Ch 0        | Ch 0                    | Ch 0  |

Table 2- LCSTo Allocation of Channel Control Bits to the Output Streams

|                             | Allocated<br>Stream No. |        | Allocated Channel No. <sup>2</sup> |        |       |       |  |  |  |
|-----------------------------|-------------------------|--------|------------------------------------|--------|-------|-------|--|--|--|
| C16o<br>Period <sup>1</sup> | LCSTo0                  | LCSTo1 | 16Mb/s                             | 8Mb/s  | 4Mb/s | 2Mb/s |  |  |  |
| 5                           | 12                      | 13     | Ch 1                               | Ch 0   | Ch 0  | Ch 0  |  |  |  |
| 6                           | 14                      | 15     | Ch 1                               | Ch 0   | Ch 0  | Ch 0  |  |  |  |
| 7                           | 0                       | 1      | Ch 2                               | Ch 1   | Ch 0  | Ch 0  |  |  |  |
| 8                           | 2 3-3                   | 3      | Ch 2                               | Ch 1   | Ch 0  | Ch 0  |  |  |  |
| 9                           | 4 3-4                   | 5      | Ch 2                               | Ch 1   | Ch 0  | Ch 0  |  |  |  |
| 10                          | 6                       | 7      | Ch 2                               | Ch 1   | Ch 0  | Ch 0  |  |  |  |
| 11                          | 8                       | 9      | Ch 2                               | Ch 1   | Ch 0  | Ch 0  |  |  |  |
| 12                          | 10                      | 11     | Ch 2                               | Ch 1   | Ch 0  | Ch 0  |  |  |  |
| 13                          | 12                      | 13     | Ch 2                               | Ch 1   | Ch 0  | Ch 0  |  |  |  |
| 14                          | 14                      | 15     | Ch 2                               | Ch 1   | Ch 0  | Ch 0  |  |  |  |
| 15                          | 0                       | 1      | Ch 3                               | Ch 1   | Ch 0  | Ch 0  |  |  |  |
| 16                          | 2 <sup>3-3</sup>        | 3      | Ch 3                               | Ch 1   | Ch 0  | Ch 0  |  |  |  |
| 17                          | 4 3-4                   | 5      | Ch 3                               | Ch 1   | Ch 0  | Ch 0  |  |  |  |
| etc.                        | etc.                    | etc.   | etc.                               | etc.   | etc.  | etc.  |  |  |  |
| etc.                        | etc.                    | etc.   | etc.                               | etc.   | etc.  | etc.  |  |  |  |
| 2029                        | etc.                    | etc.   | Ch 254                             | Ch 127 | Ch 63 | Ch 31 |  |  |  |
| 2030                        | 14                      | 15     | Ch 254                             | Ch 127 | Ch 63 | Ch 31 |  |  |  |
| 2031                        | 0                       | 1      | Ch 255                             | Ch 127 | Ch 63 | Ch 31 |  |  |  |
| 2032                        | 2                       | 3      | Ch 255                             | Ch 127 | Ch 63 | Ch 31 |  |  |  |
| 2033                        | 4                       | 5      | Ch 255                             | Ch 127 | Ch 63 | Ch 31 |  |  |  |
| 2034                        | 6                       | 7      | Ch 255                             | Ch 127 | Ch 63 | Ch 31 |  |  |  |
| 2035                        | 8                       | 9      | Ch 255                             | Ch 127 | Ch 63 | Ch 31 |  |  |  |
| 2036                        | 10                      | 11     | Ch 255                             | Ch 127 | Ch 63 | Ch 31 |  |  |  |
| 2037                        | 12                      | 13     | Ch 255                             | Ch 127 | Ch 63 | Ch 31 |  |  |  |
| 2038                        | 14                      | 15     | Ch 255                             | Ch 127 | Ch 63 | Ch 31 |  |  |  |
| 2039                        | 0                       | 1      | Ch 0                               | Ch 0   | Ch 0  | Ch 0  |  |  |  |
| 2040                        | 2                       | 3      | Ch 0                               | Ch 0   | Ch 0  | Ch 0  |  |  |  |
| 2041                        | 4                       | 5      | Ch 0                               | Ch 0   | Ch 0  | Ch 0  |  |  |  |
| 2042                        | 6                       | 7      | Ch 0                               | Ch 0   | Ch 0  | Ch 0  |  |  |  |
| 2043                        | 8                       | 9      | Ch 0                               | Ch 0   | Ch 0  | Ch 0  |  |  |  |
| 2044                        | 10                      | 11     | Ch 0                               | Ch 0   | Ch 0  | Ch 0  |  |  |  |
| 2045                        | 12                      | 13     | Ch 0                               | Ch 0   | Ch 0  | Ch 0  |  |  |  |
| 2046                        | 14                      | 15     | Ch 0                               | Ch 0   | Ch 0  | Ch 0  |  |  |  |
| 2047                        | 0                       | 1      | Ch 1                               | Ch 0   | Ch 0  | Ch 0  |  |  |  |

Table 2- LCSTo Allocation of Channel Control Bits to the Output Streams (continued)

|                             | Allocated<br>Stream No. |        |        | Allocated Ch |       |       |          |
|-----------------------------|-------------------------|--------|--------|--------------|-------|-------|----------|
| C16o<br>Period <sup>1</sup> | LCSTo0                  | LCSTo1 | 16Mb/s | 8Mb/s        | 4Mb/s | 2Mb/s |          |
| 2048                        | 2                       | 3      | Ch 1   | Ch 0         | Ch 0  | Ch 0  | Frame    |
| 1                           | 4                       | 5      | Ch1    | Ch0          | Ch0   | Ch0   | Boundary |
| 2                           | 6                       | 7      | Ch 1   | Ch 0         | Ch 0  | Ch 0  |          |
| 3                           | 8                       | 9      | Ch 1   | Ch 0         | Ch 0  | Ch 0  |          |
| etc.                        | etc.                    | etc.   | etc.   | etc.         | etc.  | etc.  |          |

Table 2- LCSTo Allocation of Channel Control Bits to the Output Streams (continued)

Note 1: Clock Period count is referenced to Frame Boundary.

Note 2: The Channel Numbers presented relate to the data-rate selected for a specific stream.

Note 3-1 to 3-4: See Section 4.1.1 for examples of Channel Control Bit for streams of different data-rates.



Figure 13 - Local Port External High Impedance Control Bit Timing (ST-Bus mode)

## 4.2 Backplane High Impedance Control

The input pin **BORS** selects whether the Backplane output streams **BST00-15** are set to high impedance at the output of the MT90871 itself, or are always driven (active HIGH or active LOW) and a high impedance state, if required on a per-channel basis, is invoked through an external interface circuit controlled by the **BCST00-1** signals. Setting **BORS** to a LOW state will configure the output streams **BST00-15** to transmit bi-state channel data with per-channel high-impedance determined by external circuits under the control of the **BCST00-1** 

outputs. Setting **BORS** to a HIGH state will configure the output streams **BSTo0-15** of the MT90871 to invoke a high-impedance output on a per-channel basis.

The **BORS** pin is an asynchronous input and is expected to be hard-wired for a particular system application, although it may be driven under logic control if preferred.

### 4.2.1 BORS Set LOW.

The data (channel control bit) transmitted by **BCSTo0-1** replicates the Backplane Output Enable Bit (**BE**) of the Backplane Connection Memory, with a LOW state indicating that the channel should be set to High Impedance by external drivers. Refer to section 12.4 "Backplane Connection Memory Bit Definition".

The **BCSTo0-1** outputs transmit serial data (channel control bits) at 16.384Mb/s, with each bit representing the per-channel high impedence state for specific streams. Eight output streams are allocated to each control line as follows:

- BCSTo0 outputs the channel control bits for streams BSTo0, 2, 4, 6, 8, 10, 12 and 14.
- BCSTo1 outputs the channel control bits for streams BSTo1, 3, 5, 7, 9, 11, 13 and 15.

(See also Pin Description)

The Channel Control Bit location, within a frame period, for each channel of the Backplane output streams is presented in **Table 3, BCSTo Allocation of Channel Control Bits to the Output Streams.** 

As an aid to the description, the channel control bit for a single channel on specific streams is presented, with reference to Table 3:

- 1. The Channel Control Bit corresponding to Stream 0, Channel 0, **BSTo0\_Ch0**, is transmitted on **BCSTo0** and is advanced, relative to the Frame Boundary, by 10 periods of **C160**, (i.e. clock period no. 2039).
- The Channel Control Bit corresponding to Stream 14, Channel 0, BSTo14\_Ch0. is transmitted on BCSTo0 in advance of the Frame Boundary by three periods of output clock, C16o, (i.e. clock period no. 2046). Similarly, the Channel Control Bit for BSTo15\_Ch0 is advanced relative to the Frame Boundary by three periods of C16o, on BCSTo1.

The **BCSTo0-1** outputs data at a constant data-rate of 16.384Mb/s, independent of the data-rate selected for the individual output streams, **BSTo0-15**. Streams at data-rates lower than 16.384Mb/s will have the value of the respective channel control bit repeated for the duration of the channel. The bit will be transmitted twice for 8.192Mb/s streams, four times for 4.096Mb/s streams and eight times for 2.048Mb/s streams. The channel control bit is not repeated for 16.384Mb/s streams.

Examples are presented, with reference to Table 3:

- 3. With stream **BSTo2** selected to operate at a <u>data-</u>rate of 2.048Mb/s, the value of the Channel Control Bit for **Channel 0** will be transmitted during the **C16o** clock period nos. 2040, 2048, 8, 16, 24, 32, 40 and 48.
- 4. With stream **BSTo4** operated at a data-rate of 8.192Mb/s, the value of the Channel Control Bit for **Channel 1** will be transmitted during the **C16o** clock period nos. 9 and 17.

|                             | Allocated Stream No. |                   | Channel No. <sup>2</sup> |        |       |       |          |
|-----------------------------|----------------------|-------------------|--------------------------|--------|-------|-------|----------|
| C160<br>Period <sup>1</sup> | BCSTo0               | BCSTo1            | 16Mb/s                   | 8Mb/s  | 4Mb/s | 2Mb/s |          |
| 2039                        | 0 3-1                | 1                 | Ch 0                     | Ch 0   | Ch 0  | Ch 0  |          |
| 2040                        | 2 <sup>3-3</sup>     | 3                 | Ch 0                     | Ch 0   | Ch 0  | Ch 0  |          |
| 2041                        | 4                    | 5                 | Ch 0                     | Ch 0   | Ch 0  | Ch 0  |          |
| 2042                        | 6                    | 7                 | Ch 0                     | Ch 0   | Ch 0  | Ch 0  |          |
| 2043                        | 8                    | 9                 | Ch 0                     | Ch 0   | Ch 0  | Ch 0  |          |
| 2044                        | 10                   | 11                | Ch 0                     | Ch 0   | Ch 0  | Ch 0  |          |
| 2045                        | 12                   | 13                | Ch 0                     | Ch 0   | Ch 0  | Ch 0  |          |
| 2046                        | 14 <sup>3-2</sup>    | 15 <sup>3-2</sup> | Ch 0                     | Ch 0   | Ch 0  | Ch 0  |          |
| 2047                        | 0                    | 1                 | Ch 1                     | Ch 0   | Ch 0  | Ch 0  |          |
| 2048                        | 2                    | 3                 | Ch 1                     | Ch 0   | Ch 0  | Ch 0  | Frame    |
| 1                           | 4                    | 5                 | Ch 1                     | Ch 0   | Ch 0  | Ch 0  | Boundary |
| 2                           | 6                    | 7                 | Ch 1                     | Ch 0   | Ch 0  | Ch 0  |          |
| 3                           | 8                    | 9                 | Ch 1                     | Ch 0   | Ch 0  | Ch 0  |          |
| 4                           | 10                   | 11                | Ch 1                     | Ch 0   | Ch 0  | Ch 0  |          |
| 5                           | 12                   | 13                | Ch 1                     | Ch 0   | Ch 0  | Ch 0  |          |
| 6                           | 14                   | 15                | Ch 1                     | Ch 0   | Ch 0  | Ch 0  |          |
| 7                           | 0                    | 1                 | Ch 2                     | Ch 1   | Ch 0  | Ch 0  |          |
| 8                           | 2 <sup>3-3</sup>     | 3                 | Ch 2                     | Ch 1   | Ch 0  | Ch 0  |          |
| 9                           | 4 3-4                | 5                 | Ch 2                     | Ch 1   | Ch 0  | Ch 0  |          |
| 10                          | 6                    | 7                 | Ch 2                     | Ch 1   | Ch 0  | Ch 0  |          |
| 11                          | 8                    | 9                 | Ch 2                     | Ch 1   | Ch 0  | Ch 0  |          |
| 12                          | 10                   | 11                | Ch 2                     | Ch 1   | Ch 0  | Ch 0  |          |
| 13                          | 12                   | 13                | Ch 2                     | Ch 1   | Ch 0  | Ch 0  |          |
| 14                          | 14                   | 15                | Ch 2                     | Ch 1   | Ch 0  | Ch 0  |          |
| 15                          | 0                    | 1                 | Ch 3                     | Ch 1   | Ch 0  | Ch 0  |          |
| 16                          | 2 <sup>3-3</sup>     | 3                 | Ch 3                     | Ch 1   | Ch 0  | Ch 0  |          |
| 17                          | 4 3-4                | 5                 | Ch 3                     | Ch 1   | Ch 0  | Ch 0  |          |
| etc.                        | etc.                 | etc.              | etc.                     | etc.   | etc.  | etc.  |          |
| etc.                        | etc.                 | etc.              | etc.                     | etc.   | etc.  | etc.  |          |
| 2029                        | etc.                 | etc.              | Ch 254                   | Ch 127 | Ch 63 | Ch 31 |          |
| 2030                        | 14                   | 15                | Ch 254                   | Ch 127 | Ch 63 | Ch 31 |          |
| 2031                        | 0                    | 1                 | Ch 255                   | Ch 127 | Ch 63 | Ch 31 |          |
| 2032                        | 2                    | 3                 | Ch 255                   | Ch 127 | Ch 63 | Ch 31 |          |
| 2033                        | 4                    | 5                 | Ch 255                   | Ch 127 | Ch 63 | Ch 31 |          |
| 2034                        | 6                    | 7                 | Ch 255                   | Ch 127 | Ch 63 | Ch 31 |          |

Table 3- BCSTo Allocation of Channel Control Bits to the Output Streams

MT90871 **Data Sheet** 

|                             | Allocated S | tream No. | Channel No. <sup>2</sup> |        |       |       |
|-----------------------------|-------------|-----------|--------------------------|--------|-------|-------|
| C16o<br>Period <sup>1</sup> | BCSTo0      | BCSTo1    | 16Mb/s                   | 8Mb/s  | 4Mb/s | 2Mb/s |
| 2035                        | 8           | 9         | Ch 255                   | Ch 127 | Ch 63 | Ch 31 |
| 2036                        | 10          | 11        | Ch 255                   | Ch 127 | Ch 63 | Ch 31 |
| 2037                        | 12          | 13        | Ch 255                   | Ch 127 | Ch 63 | Ch 31 |
| 2038                        | 14          | 15        | Ch 255                   | Ch 127 | Ch 63 | Ch 31 |
| 2039                        | 0           | 1         | Ch 0                     | Ch 0   | Ch 0  | Ch 0  |
| 2040                        | 2           | 3         | Ch 0                     | Ch 0   | Ch 0  | Ch 0  |
| 2041                        | 4           | 5         | Ch 0                     | Ch 0   | Ch 0  | Ch 0  |
| 2042                        | 6           | 7         | Ch 0                     | Ch 0   | Ch 0  | Ch 0  |
| 2043                        | 8           | 9         | Ch 0                     | Ch 0   | Ch 0  | Ch 0  |
| 2044                        | 10          | 11        | Ch 0                     | Ch 0   | Ch 0  | Ch 0  |
| 2045                        | 12          | 13        | Ch 0                     | Ch 0   | Ch 0  | Ch 0  |
| 2046                        | 14          | 15        | Ch 0                     | Ch 0   | Ch 0  | Ch 0  |
| 2047                        | 0           | 1         | Ch 1                     | Ch 0   | Ch 0  | Ch 0  |
| 2048                        | 2           | 3         | Ch1                      | Ch 0   | Ch 0  | Ch 0  |
| 1                           | 4           | 5         | Ch 1                     | Ch 0   | Ch 0  | Ch 0  |
| 2                           | 6           | 7         | Ch 1                     | Ch 0   | Ch 0  | Ch 0  |
| 3                           | 8           | 7         | Ch 1                     | Ch 0   | Ch 0  | Ch 0  |
| etc.                        | etc.        | etc.      | etc.                     | etc.   | etc.  | etc.  |

Table 3- BCSTo Allocation of Channel Control Bits to the Output Streams (continued)

Note 1: Clock Period count is referenced to Frame Boundary.

Note 2: The Channel Numbers presented relate to the data-rate selected for a specific stream.

Note 3-1 to 3-4: See Section 4.2.1 for examples of Channel Control Bit for streams of different data-rates.



Figure 14 - Backplane Port External High Impedance Control Bit Timing.

Figure 14, Backplane Port External High Impedance Control Bit Timing. shows the channel control bits for **BCSTo0** and **BCSTo1** in one possible scenario which includes stream **BSTo0** at a data-rate of 16.384Mb/s, **BSTo1** at 8.192Mb/s, **BSTo6** at 4.096Mb/s and **BSTo7** at 2.048Mb/s. All remaining streams are operated at a data-rate of 16.384Mb/s.

#### 4.2.2 BORS Set HIGH

The Backplane Output Enable Bit (**BE**) of the Backplane Connection Memory has direct per-channel control on the high-impedance state of the Backplane Output streams, **BST00-15**. Programming a LOW state will set the stream output of the MT90871 to High Impedance for the duration of the channel period. See section 12.4 "Backplane Connection Memory Bit Definition", for programming details.

The **BCSTo0-1** outputs are held in a high-impedance state.

# 5.0 Data delay through the switching paths

For all data rates, the received serial data is converted to parallel format and stored sequentially in the data memory. Each data memory location corresponds to an input stream and channel number. To provide constant delay and maintain frame integrity, the MT90871 utilizes four pages of data memory. Consecutive frames are written in turn to each page of memory. Reading is controlled to allow a channel data written in frame N to be read during frame N+3.

A constant delay of three frames is applied to all switching paths irrespective of data-rate or channel number. See Figure 15.



Figure 15 - Constant Switch Delay: Examples of different stream rates and routing

## 6.0 Connection Memory Description

The MT90871 incorporates two connection memories, Local Connection Memory and Backplane Connection Memory.

## 6.1 Local Connection Memory

The Local Connection Memory (LCM) is 16-bit wide with 4,096 memory locations to support the Local output port. The most significant bit of each word, bit [15], selects the source stream from either the Backplane or the Local port and determines the Backplane-to-Local or Local-to-Local data routing. Bits [14:13] select the control modes of the Local output streams, namely the per-channel message and the per-channel high impedance output control modes. In Connection Mode (Bit14 = LOW), Bits [12:0] select the source stream and channel number as detailed in **Table 4**. In Message Mode (Bit14 = HIGH), Bits [12:8] are unused and Bits [7:0] contain the message byte to be transmitted.

The Control Register bits MS2, MS1, and MS0 must be set to 000, respectively, to select the Local Connection Memory for the Write and Read operations via the microprocessor port. See Section 7.0 "Microprocessor Port", and Section 13.1 "Control Register (CR)" for details on microprocessor port access.

| Source Stream Bit Rate | Source Stream No.             | Source Channel No.            |
|------------------------|-------------------------------|-------------------------------|
| 2Mb/s                  | [12:8]<br>legal values 0 - 15 | [7:0]<br>legal values 0 - 31  |
| 4Mb/s                  | [12:8]<br>legal values 0 - 15 | [7:0]<br>legal values 0 - 63  |
| 8Mb/s                  | [12:8]<br>legal values 0 - 15 | [7:0]<br>legal values 0 - 127 |
| 16Mb/s                 | [12:8]<br>legal values 0 - 15 | [7:0]<br>legal values 0 - 255 |

**Table 4- Local and Backplane Connection Memory Configuration** 

## 6.2 Backplane Connection Memory

The Backplane Connection Memory (BCM) is 16-bit wide with 4,096 memory locations to support the Backplane output port. The most significant bit of each word, bit [15], selects the source stream from either the Backplane or the Local port and determines the Local-to-Backplane or Backplane-to-Backplane data routing. Bits [14:13] select the control modes of the Backplane output streams, namely the per-channel Message Mode and the per-channel high impedance output control mode. In Connection Mode (Bit14 = LOW), Bits [12:0] select the source stream and channel number as detailed in Table 4. In Message Mode (Bit14 = HIGH), Bits [12:8] are unused and Bits [7:0] contain the message byte to be transmitted.

The Control Register bits MS2, MS1, and MS0 must be set to 001, respectively, to select the Backplane Connection Memory for the Write and Read operations via the microprocessor port. See Section 7.0, and Section 13.1.

## 6.3 Connection Memory Block Programming

This feature allows fast simultaneous initialization of the Local and Backplane Connection Memories after power up. When the Memory Block Programming mode is enabled, the contents of the Block Programming Register (BPR) will be loaded into the connection memories. See Table 13 and Table 14 for details of the Control Register and Block Programming Register values, respectively.

## 6.3.1 Memory Block Programming Procedure

- Set the MBP bit in the Control Register from LOW to HIGH.
- Set the **BPE** bit to HIGH in the Block Programming Register (BPR). The Local Block Programming data bits, **LBPD2-0**, of the Block Programming Register, will be loaded into Bit 15, Bit 14 and Bit 13, respectively, of the Local Connection Memory. The remaining bit positions are loaded with zeros as shown in Table 5.

| 15    | 14    | 13    | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|-------|-------|----|----|----|---|---|---|---|---|---|---|---|---|---|--|
| LBPD2 | LBPD1 | LBPD0 | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

Table 5- Local Connection Memory in Block Programming Mode

The Backplane Block Programming data bits, **BBPD2-0**, of the Block Programming Register, will be loaded into Bit 15, Bit 14 and Bit 13, respectively, of the Backplane Connection Memory. The remaining bit positions are loaded with zeros as shown in Table 6.

| 15    | 14    | 13    | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-------|-------|----|----|----|---|---|---|---|---|---|---|---|---|---|
| BBPD2 | BBPD1 | BBPD0 | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Table 6- Backplane Connection Memory in Block Programming Mode

The Block Programming Register bit, BPE will be automatically reset LOW within 125us, to indicate completion of memory programming.

The Block Programming Mode can be terminated at any time prior to completion by setting the **BPE** bit of the Block Programming Register or the MBP bit of the Control Register to LOW.

Note the default values (LOW) of **LBPD2-0** and **BBPD2-0** of the Block Programming Register, following a device reset, may be used. These settings shall set all output channels to High, or High-Impedance, in accordance with the **LORS** and **BORS** pin conditions, see Pin Description for further details. The Local Connection Memory shall be configured to select data from Channel 0 of Backplane input Stream 0 (**BSTi0**), and the Backplane Connection Memory shall be configured to select data from Channel 0 of Local input Stream 0 (**LSTi0**). Alternative conditions may be established by programming bits **LBPD2-0** and **BBPD2-0** of the Block Programming Register at the time of setting Bit **BPE** to HIGH. See section 12.3 "Local Connection Memory Bit Definition", section 12.4 "Backplane Connection Memory Bit Definition", and section 13.2 "Block Programming Register (BPR)".

## 7.0 Microprocessor Port

The MT90871 supports non-multiplexed Motorola microprocessors. The microprocessor port consists of 16-bit parallel data bus (**D0-15**), 15-bit address bus (**A0-14**) and four control signals (**CS, DS, R/W** and **DTA**). The data bus provides access to the internal registers, the Backplane Connection and Data memories, and the Local Connection and Data memories. Each memory has 4,096 locations. See Table 7, Address Map for Data and Connection Memory Locations (A14=1), for the address mapping.

Each Connection Memory can be read or written via the 16-bit microprocessor port. The Data Memories can only be read (but not written) from the microprocessor port.

To prevent the bus 'hanging', in the event of the MT90871 not receiving a master clock, the microprocessor port shall complete the  $\overline{\text{DTA}}$  handshake when accessed but any data read from the bus will be invalid.

There must be a minimum of 30ns between CPU accesses, to allow the MT90869 device to recognize the accesses as separate (i.e. a minimum of 30ns must separate the de-assertion of DTA\_b (to high) and the assertion of CS b and/or DS 6 to initiate the next access).

# 8.0 Device Power-up, Initialization and Reset

## 8.1 Power-Up Sequence

The recommended power-up sequence is for the VDD\_IO supply (nominally +3.3V) to be established before the power-up of the VDD\_PLL and VDD\_CORE supplies (nominally +1.8V). The VDD\_PLL and VDD\_CORE supplies may be powered up simultaneously, but neither should 'lead' the VDD\_IO supply by more than 0.3V.

All supplies may be powered-down simultaneously.

#### 8.2 Initialization

Upon power up, the MT90871 should be initialized by applying the following sequence:

- 1. Ensure the **TRST** pin is permenantly LOW to disable the JTAG TAP controller.
- 2. Set ODE pin to LOW. This configures the LCSTo0-1 output signals to LOW (i.e. to set optional external output buffers to high impedance), and sets the LSTo0-15 outputs to high or high impedance, dependent on the LORS input value, and sets the BCSTo0-1 output signals to LOW (i.e. to set optional external output buffers to high impedance), and sets the BSTo0-15 outputs to high or high impedance, dependent on BORS input value. Refer to Pin Description for details of the LORS and BORS pins.
- 3. Reset the device by pulsing the **RESET** pin to zero for at least two cycles of the input clock, **C8i**.

MT90871 Data Sheet

4. Use the Block Programming Mode to initialize the Local and the Backplane Connection Memories. Refer to 6.3 "Connection Memory Block Programming".

5. Set **ODE** pin to HIGH after the connection memories are programmed to ensure that bus contention will not occur at the serial stream outputs.

### 8.3 Reset

The **RESET** pin is used to reset the device. When set LOW, an asynchronous reset is applied to the MT90871. It is synchronized to the internal clock and remains active for 50 us following release (set HIGH) of the external **RESET** to allow time for the PLL to fully settle. During the reset period, depending on the state of input pins **LORS** and **BORS**, the output streams **LST00-15** and **BST00-15** are set to high or high impedance, and all internal registers and counters are reset to the default state.

The **RESET** pin must remain low for two input clock cycles (**C8i**) to guarantee a synchronized reset release.

When **RESET** is applied to the MT90871, the **CS** line is inhibited and the **DTA** line may become active through

simultaneous microport activity. External gating of the **DTA** line with **CS** is recommended to avoid bus conflict in applications incorporating multiple devices with individual reset conditions.

### 9.0 Bit Error Rate Test

Independent Bit Error Rate (BER) test mechanisms are provided for the Local and Backplane ports. In both ports there is a BER transmitter and a BER receiver. The transmitter and receiver are each independently controlled to allow either looped back or uni-directional testing. The transmitter generates a  $2^{15}$ -1 or  $2^{23}$ -1 Pseudo Random Binary Sequence (PRBS), which may be allocated to a specific stream and a number of channels. This is defined by a stream number, a start channel number, and the number of consecutive channels following the start channel. The stream, channel number and the number of consecutive channels following the start channel are similarly allocated for the receiver and detection of the PRBS. Examples of a channel sequence are presented in Figure 16.

When enabled, the receiver attempts to lock to the PRBS on the incoming bit stream. Once lock is achieved by detection of a seed value, a bit by bit comparison takes place and each error shall increment a 16-bit counter. A counter 'roll-over' shall occur in the event of an error count in excess of 65535.

The BER operations are controlled by registers as follows (refer to section 13.3 "Bit Error Rate Test Control Register (BERCR)" for overall control, section 13.9.2 "Local Bit Error Rate (BER) Registers" and section 13.10 "Backplane Bit Error Rate (BER) Registers" for register programming details):

- BER Control Register (BERCR) Independently enables BER transmission and receive testing for Backplane and Local ports.
- Local and Backplane BER Start Send Registers (LBSSR and BBSSR) Defines the output stream and start channel for BER transmission.
- Local and Backplane Transmit BER Length Registers (LTXBLR and BTXBLR) Defines, for transmit stream, how many consecutive channels to follow the start channel.
- Local and Backplane BER Start Receive Registers (LBSR and BBSR) Define the input stream and channel from where the BER sequence will start to be compared.
- Local and Backplane Receive BER Length Registers (LRXBLR and BRXBLR) Defines, for the receive stream, how many consecutive channels follow the start channel.
- Local and Backplane BER Count Registers (LBCR and BBCR) Contain the number of counted errors.

The registers listed completely define the transmit stream and channels. When BER transmission is enabled for these channels the source bits and the message mode bits, **LSRC** and **LMM** in the Local Connection Memory, and **BSRC** and **BMM** in the Backplane Connection Memory are ignored. The enable bits (**LE** and **BE**) of the respective connection memories should be set to HIGH to enable the outputs for the selected channels.



Figure 16 - Examples of BER transmission channels

# 10.0 Memory Built-In-Self-Test (BIST) Mode

As operation of the memory BIST will corrupt existing data, this test must only be instigated when the device is placed "out-of-service" or isolated from live traffic.

The memory BIST mode is enabled through the microprocessor port (section 13.13 "Memory BIST Register"). Internal BIST memory controllers generate the memory test pattern (S-march) and control the memory test. The memory test result is monitored through the Memory BIST Register when controlled via the microprocessor interface.

### 11.0 JTAG Port

The MT90871 JTAG interface conforms to the Boundary-Scan IEEE 1149.1 standard. The operation of the boundary-scan circuit shall be controlled by an external Test Access Port (TAP) Controller. The JTAG is intended to be used during the development cycle. The JTAG interface is operational when the MT90871 Core  $(V_{DD\ CORE})$  is powered at typical voltage levels.

### 11.1 Test Access Port (TAP)

The Test Access Port (TAP) consists of four input pins and one output pin described as follows:

### Test Clock Input (TCK)

TCK provides the clock for the TAP Controller and is independent of any on-chip clock. TCK permits the shifting of test data into or out of the Boundary-Scan Registers cells, under the control of the TAP Controller in Boundary-Scan Mode.

## Test Mode Select Input (TMS)

The TAP controller uses the logic signals applied to the TMS input to control test operations. The TMS signals are sampled at the rising edge of the TCK pulse. This pin is internally pulled to  $V_{DD\_IO}$  when not driven from an external source.

### Test Data Input (TDi)

Depending on the previously applied data to the TMS input, the serial input data applied to the TDi port is connected either to the Instruction Register or to a Test Data Register. Both registers are described in a 11.2 "TAP Registers". The applied input data is sampled at the rising edge of TCK pulses. This pin is internally pulled to  $V_{\rm DD\ IO}$  when not driven from an external source.

## Test Data Output (TDo)

Depending on the previously applied sequence to the TMS input, the contents of either the instruction

MT90871 Data Sheet

register or data register are serially shifted out towards the TDo. The data out of the TDo is clocked on the falling edge of the TCK pulses. When no data is shifted through the boundary scan cells, the TDo output is set to a high impedance state.

### Test Reset (TRST)

**TRST** provides an asynchronous Reset to the JTAG scan structure. This pin is internally pulled to  $V_{DD\_IO}$  when not driven from an external source. This pin must be held LOW for normal (non-JTAG) device operation.

### 11.2 TAP Registers

The MT90871 uses the public instructions defined in the IEEE 1149.1 standard with the provision of an Instruction Register and three Test Data Registers.

### 11.2.1 Test Instruction Register

The JTAG interface contains a four-bit instruction register. Instructions are serially loaded into the Instruction Register from the **TDi** pin when the TAP Controller is in the shift-IR state. Instructions are subsequently decoded to achieve two basic functions: to select the Test Data Register to operate while the instruction is current, and to define the serial Test Data Register path to shift data between **TDi** and **TDo** during data register scanning.

### 11.2.2 Test Data Registers

## 11.2.2.1 The Boundary-Scan Register

The Boundary-Scan register consists of a series of Boundary-Scan cells arranged to form a scan path around the boundary of the MT90871 core logic.

## 11.2.2.2 The Bypass Register

The Bypass register is a single stage shift register to provide a one-bit path from TDi to TDo.

### 11.2.2.3 The Device Identification Register

The JTAG device ID for the MT90871 is 0087114B<sub>H</sub>.

Version, Bits <31:28>: 0000

Part No., Bits <27:12>: 0000 1000 0111 0001

Manufacturer ID, Bits <11:1>: 0001 0100 101

Header, Bit <0> (LSB): 1

## 11.3 Boundary Scan Description Language (BSDL) File

A Boundary Scan Description Language (BSDL) file is available from Zarlink Semiconductor to aid in the use of the IEEE 1149.1 test interface.

## 12.0 Memory Address Mappings

| Address Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A14         | Selects memory or register access                                                                                                                                                                                                                                                                                                                                                                              |
| A13-A9      | Stream address (0-15)                                                                                                                                                                                                                                                                                                                                                                                          |
| A8-A0       | Channel address (0-255)                                                                                                                                                                                                                                                                                                                                                                                        |
|             | Notes:  1. Bit A14 must be high for accessing to data and connection memory positions. Bit A14 must be low for accessing registers.  2. Channels 0 to 31 are used when serial stream is at 2.048Mb/s.  3. Channels 0 to 63 are used when serial stream is at 4.096Mb/s.  4. Channels 0 to 127 are used when serial stream is at 8.192Mb/s.  5. Channels 0 to 255 are used when serial stream is at 16.384Mb/s. |

Table 7- Address Map for Data and Connection Memory Locations (A14=1)

The device contains two data memory blocks, one for received Backplane data and one for received Local data. For all data rates the received data is converted to parallel format by internal serial to parallel converters and stored sequentially in the relevant data memory.

## 12.1 Backplane Data Memory Bit Definition

The 8-bit Backplane Data Memory (BDM) has 4,096 positions. The locations are associated with the Backplane input streams and channels. The address bits (A13:0) of the microprocessor define the addresses of the streams and the channels. The BDM is configured as follows:

| Bit  | Name     | Description                                        |
|------|----------|----------------------------------------------------|
| 15-8 | Reserved | Set to a default value of 0                        |
| 7-0  | BDM      | Backplane Data Memory Backplane Input Channel Data |

Table 8- Backplane Data Memory (BDM) Bits

## 12.2 Local Data Memory Bit Definition

The 8-bit Local Data Memory (LDM) has 4,096 positions. The locations are associated with the Local input streams and channels. The address bits of the microprocessor define the addresses of the streams and the channels. The LDM is configured as follows:

| Bit  | Name     | Description                                   |
|------|----------|-----------------------------------------------|
| 15-8 | Reserved | Set to a default value of 0                   |
| 7-0  | LDM      | Local Data Memory<br>Local Input Channel Data |

Table 9- Local Data Memory (LDM) Bits

### 12.3 Local Connection Memory Bit Definition

The Local Connection Memory (LCM) has 4,096 addresses of 16-bit words. Each address, accessed through bits A13-A0 of the microprocessor port, is allocated to an individual Local output stream and channel. The bit definition for each 16-bit word is presented in Table 10, LCM Bits for Local-to-Local and Backplane-to-Local Switching. Bit LSRC selects the switch configuration for Backplane-to-Local or Local-to-Local. When the per-

channel Message Mode is selected (LMM = HIGH), the lower byte of the LCM word (LCAB7-0) will be transmitted as data on the output stream (LSTo0-15) in place of data defined by the Source Control, Stream and Channel Address bits.

| Bit  | Name    | Description                                                                                                                                                                                             |
|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | LSRC    | Source Control Bit When LOW, the source is from the Backplane input port (Backplane Data Memory). When HIGH, the source is from the Local input port (Local Data Memory). Ignored when LMM is set HIGH. |
| 14   | LMM     | Local Message Mode Bit When LOW, the channel is in Connection Mode. When HIGH, the channel is in Message Mode.                                                                                          |
| 13   | LE      | Local Output Enable Bit When LOW the channel may be high impedance, either at the device output, or set by an external buffer dependent upon the LORS pin. When HIGH the channel is active.             |
| 12-8 | LSAB4-0 | Source Stream Address Bits The binary value of these 5 bits represents the input stream number. Ignored when LMM is set HIGH.                                                                           |
| 7-0  | LCAB7-0 | Source Channel Address Bits The binary value of these 8 bits represents the input channel number when LMM is set LOW. Transmitted as data when LMM is set HIGH.                                         |

Table 10- LCM Bits for Local-to-Local and Backplane-to-Local Switching

# 12.4 Backplane Connection Memory Bit Definition

The Backplane Connection Memory (BCM) has 4,096 addresses of 16-bit words. Each address, accessed through bits A13-A0 of the microprocessor port, is allocated to an individual Backplane output stream and channel. The bit definition for each 16-bit word is presented in Table 11, BCM Bits for Local-to-Backplane and Backplane-to-Backplane Switching.

Bit BSRC selects the switch configuration for Local-to-Backplane or Backplane-to-Backplane. When the perchannel Message Mode is selected (BMM = HIGH), the lower byte of the BCM word (BCAB7-0) will be transmitted as data on the output stream (BSTo0-15) in place of data defined by the Source Control, Stream Address and Channel Address bits.

| Bit  | Name    | Description                                                                                                                                                                                                          |
|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | BSRC    | Backplane Source Control Bit.  When LOW, the source is from the Local input port (Local Data Memory). When HIGH, the source is from the Backplane input port (Backplane Data Memory).  Ignored when BMM is set HIGH. |
| 14   | ВММ     | Backplane Message Mode Bit. When LOW, the channel is in Connection Mode. When HIGH, the channel is in Message Mode.                                                                                                  |
| 13   | BE      | Backplane Output Enable Bit.  When LOW the channel may be high impedance, either at the device output or set by an external buffer, dependent upon the BORS pin. When HIGH the channel is active.                    |
| 12-8 | BSAB4-0 | Backplane Source Stream Address Bits.  The binary value of these 5 bits represents the input stream number. Ignored when BMM is set HIGH.                                                                            |

Table 11- BCM Bits for Local-to-Backplane and Backplane-to-Backplane Switching

| Bit | Name    | Description                                                                                                                                                      |
|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | BCAB7-0 | Source Channel Address Bits. The binary value of these 8 bits represents the input channel number when BMM is set LOW. Transmitted as data when BMM is set HIGH. |

Table 11- BCM Bits for Local-to-Backplane and Backplane-to-Backplane Switching (continued)

# 12.5 Internal Register Mappings

| A14 - A0                              | Register                                                              |
|---------------------------------------|-----------------------------------------------------------------------|
| 0000 <sub>H</sub>                     | Control Register, CR                                                  |
| 0001 <sub>H</sub>                     | Block Programming Register, BPR                                       |
| 0002 <sub>H</sub>                     | BER Control Register, BERCR                                           |
| 0003 <sub>H -</sub> 0012 <sub>H</sub> | Local Input Channel Delay Register 0, LCDR0 - Register 15, LCDR15     |
| 0023 <sub>H -</sub> 0032 <sub>H</sub> | Local Input Bit Delay Register 0, LIDR0 - Register 15, LIDR15         |
| 0043 <sub>H -</sub> 0052 <sub>H</sub> | Backplane Input Channel Delay Register 0, BCDR0 - Register 15, BCDR15 |
| 0063 <sub>H -</sub> 0072 <sub>H</sub> | Backplane Input Bit Delay Register 0, BIDR0 - Register 15, BIDR15     |
| 0083 <sub>H -</sub> 0092 <sub>H</sub> | Local Output Advancement Register 0, LOAR0 - Register 15, LOAR15      |
| 00A3 <sub>H -</sub> 00B2 <sub>H</sub> | Backplane Output Advancement Register 0, BOAR0 - Register 15, BOAR15  |
| 00C3 <sub>H</sub>                     | Local BER Start Send Register, LBSSR                                  |
| 00C4 <sub>H</sub>                     | Local Transmit BER Length Register, LTXBLR                            |
| 00C5 <sub>H</sub>                     | Local Receive BER Length Register, LRXBLR                             |
| 00C6 <sub>H</sub>                     | Local BER Start Receive Register, LBSRR                               |
| 00C7 <sub>H</sub>                     | Local BER Count Register, LBCR                                        |
| 00C8 <sub>H</sub>                     | Backplane BER Start Send Register, BBSSR                              |
| 00C9 <sub>H</sub>                     | Backplane Transmit BER Length Register, BTXBLR                        |
| 00CA <sub>H</sub>                     | Backplane Receive BER Length Register, BRXBLR                         |
| 00CB <sub>H</sub>                     | Backplane BER Start Receive Register, BBSRR                           |
| 00CC <sub>H</sub>                     | Backplane BER Count Register, BBCR                                    |
| 00CD <sub>H</sub> - 00DC <sub>H</sub> | Local Input Bit rate Register 0, LIBRR0 - Register 15, LIBRR15        |
| 00ED <sub>H -</sub> 00FC <sub>H</sub> | Local Output Bit rate Register 0, LOBRR0 - Register 15, LOBRR15       |
| 010D <sub>H -</sub> 011C <sub>H</sub> | Backplane Input Bit rate Register 0, BIBRR0 - Register 15, BIBRR15    |
| 012D <sub>H -</sub> 013C <sub>H</sub> | Backplane Output Bit rate Register 0, BOBRR0 - Register 15, BOBRR15   |
| 014D <sub>H</sub>                     | Memory BIST Register, MBISTR                                          |
| 3FFF <sub>H</sub>                     | Revision control register, RCR                                        |

Table 12- Address Map for Register (A1 $\overline{4}$  = 0)

# 13.0 Detailed Register Description

This section describes the registers that are used in the device.

# 13.1 Control Register (CR)

Address 0000h.

The Control Register defines which memory is to be accessed, initiates the memory block programming mode, sets the applied clock and frame pulse conditions, and enables stream outputs. The Control Register (**CR**) is configured as follows:

| Bit  | Name     | Reset |                                         | Description                                                                                                                                                                                                                                 |                                                                                                                                                                           |  |  |  |  |
|------|----------|-------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 15-9 | Reserved | 0     | Reserved.                               |                                                                                                                                                                                                                                             |                                                                                                                                                                           |  |  |  |  |
| 8    | FPW      | 0     | When LOW, an in                         | Frame Pulse Width When LOW, an input frame pulse width of 122ns shall be applied to FP8i. When HIGH, an input frame pulse width of 244ns shall be applied to FP8i.                                                                          |                                                                                                                                                                           |  |  |  |  |
| 7    | Reserved | 0     | Reserved. Must I                        | oe set LOW.                                                                                                                                                                                                                                 |                                                                                                                                                                           |  |  |  |  |
| 6    | C8IPOL   | 0     | The frame bound the frame bounda        | BMHz Input Clock Polarity The frame boundary is aligned to the clock falling or rising edge. When set LOW, the frame boundary is aligned to the clock falling edge. When set HIGH, the frame boundary is aligned to the clock rising edge.  |                                                                                                                                                                           |  |  |  |  |
| 5    | COPOL    | 0     | When set LOW, the HIGH, the output      | Output Clock Polarity When set LOW, the output clock is the same polarity as the input clock. When set HIGH, the output clock is inverted. This applies to both 8MHz (C8o)and 16MHz (C16o) output clocks.                                   |                                                                                                                                                                           |  |  |  |  |
| 4    | MBP      | 0     | When LOW, the r                         | Memory Block Programming When LOW, the memory block programming mode is disabled. When HIGH, the connection memory block programming mode is ready to program the Local Connection Memory (LCM), and the Backplane Connection Memory (BCM). |                                                                                                                                                                           |  |  |  |  |
| 3    | OSB      | 0     | Output Stand By<br>This bit enables the |                                                                                                                                                                                                                                             | nd the LSTo0 - 15 serial outputs.                                                                                                                                         |  |  |  |  |
|      |          |       | ODE Pin                                 | OSB bit                                                                                                                                                                                                                                     | BSTo0 - 15, LSTo0 - 15                                                                                                                                                    |  |  |  |  |
|      |          |       | 0                                       | Х                                                                                                                                                                                                                                           | Disable                                                                                                                                                                   |  |  |  |  |
|      |          |       | 1                                       | 0                                                                                                                                                                                                                                           | Disable                                                                                                                                                                   |  |  |  |  |
| 1 1  |          |       |                                         |                                                                                                                                                                                                                                             | Enable                                                                                                                                                                    |  |  |  |  |
|      |          |       | dependent on the                        | SSTo0-15 and LS<br>BORS and LOR<br>ven low. When H                                                                                                                                                                                          | bl with ODE pin and OSB bit<br>ST00-15 are driven high or high impedance,<br>RS pin settings respectively, and BCST00-1 and<br>IIGH, the BST00-15, LST00-15, BCST00-1 and |  |  |  |  |

**Table 13- Control Register Bits** 

| Bit | Name    | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2-0 | MS(2:0) | 0     | Memory Select Bits. These three bits select the connection or data memory for subsequent micro-port memory access operations: 000, Local Connection Memory (LCM) is selected for Read or Write operations. 001, Backplane Connection Memory (BCM) is selected for Read or Write operations. 010, Local Data Memory is selected for Read-only operation. 011, Backplane Data Memory is selected for Read-only operation. |

Table 13- Control Register Bits (continued)



Figure 17 - Frame Boundary Conditions, ST- BUS Operation



Figure 18 - Frame Boundary Conditions, GCI - BUS Operation

## 13.2 Block Programming Register (BPR)

Address 0001h.

The block programming register stores the bit patterns to be loaded into the connection memories when the Memory Block Programming feature is enabled. The BPE, LBPD2-0 and BBPD2-0 bits in the BPR register must be defined in the same write operation.

The BPE bit is set HIGH, to commence the block programming operation. Programming is completed in one frame period and may be be instigated at any time within a frame. The BPE bit returns to LOW to indicate the block programming function has completed.

When BPE is HIGH, no other bits of the BPR register must be changed for at least a single frame period, except to abort the programming operation. The programming operation may be aborted by setting either BPE to LOW, or the Control Register bit, MBP, to LOW.

The **BPR** register is configured as follows.

| Bit  | Name      | Reset | Description                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|------|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 15-7 | Unused    | 0     | Set LOW.                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 6-4  | BBPD(2:0) | 0     | Backplane Block Programming Data.  These bits refer to the value loaded into the Backplane Connection Memory (BCM) when the Memory Block Programming feature is activated. When the MBP bit in the Control Register (CR) is set HIGH and the BPE is set HIGH, the contents of Bits BBPD2-0 are loaded into Bits 15-13, respectively, of the BCM. Bits 12-0 of the BCM are set LOW |  |  |
| 3-1  | LBPD(2:0) | 0     | Local block Programming Data.  These bits refer to the value loaded into the Local Connection Memory (LCM), when the Memory Block Programming feature is activated. When the MBP bit in the Control Register is set HIGH and the BPE is set HIGH, the contents of Bits LBPD2-0 are loaded into Bits 15-13, respectively, of the LCM.  Bits 12-0 of the LCM are set LOW            |  |  |
| 0    | BPE       | 0     | Block Programming Enable.  A LOW to HIGH transition of this bit enables the Memory Block Programming function. A LOW will be returned after 125us, upon completion of programming. Set LOW to abort the programming operation.                                                                                                                                                    |  |  |

**Table 14- Block Programming Register Bits** 

# 13.3 Bit Error Rate Test Control Register (BERCR)

Address 0002h.

The BER control register controls Backplane and Local port BER testing. It independently enables and disables transmission and reception. It is configured as follows:

| Bit   | Name     | RESET | Description                                                                                                                                                                              |  |
|-------|----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15-12 | Reserved | 0     | Reserved.                                                                                                                                                                                |  |
| 11    | LOCKB    | 0     | Backplane Lock (READ ONLY).  This bit is automatically set HIGH when the receiver has locked to the incoming data sequence. The bit is reset by a LOW to HIGH transition on SBERRXB.     |  |
| 10    | PRSTB    | 0     | PBER Reset for Backplane.  A LOW to HIGH transition initializes the Backplane BER generator to the seed value.                                                                           |  |
| 9     | CBERB    | 0     | Clear Bit Error Rate Register for Backplane.  A LOW to HIGH transition in this bit resets the Backplane internal bit error counter and the Backplane bit error (BBERR) register to zero. |  |

Table 15- Bit Error Rate Test Control Register (BERCR) Bits

| Bit | Name    | RESET | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|-----|---------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 8   | SBERRXB | 0     | Start Bit Error Rate Receiver for Backplane.  A LOW to HIGH transition enables the Backplane BER receiver. The receiver monitors incoming data for reception of the seed value. When detected, the LOCK state is indicated (LOCKB) and the receiver compares the incoming bits with the reference generator for bit equality and increments the Backplane Bit error Register (BBCR) on each failure. When set LOW, bit comparison is disabled and the error count is frozen. The error count is stored in the Backplane Bit Error Register (BBCR). |  |
| 7   | SBERTXB | 0     | Start Bit Error Rate Transmitter for Backplane.  A LOW to HIGH transition starts the BER transmission. When set LOW, transmission is disabled.                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 6   | PRBSB   | 0     | BER Mode Select for Backplane. When set HIGH, a PRBS sequence of length 2 <sup>23</sup> -1 is selected for the Backplane port. When set LOW, a PRBS sequence of length 2 <sup>15</sup> -1 is selected for the Backplane port.                                                                                                                                                                                                                                                                                                                      |  |
| 5   | LOCKL   | 0     | Local Lock (READ ONLY). This bit is automatically set HIGH when the receiver has locked to the incoming data sequence. The bit is reset by a LOW to HIGH transition on SBERRXL                                                                                                                                                                                                                                                                                                                                                                     |  |
| 4   | PRSTL   | 0     | PBER Reset for Local.  A LOW to HIGH transition initializes the Local BER generator to the seed value.                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 3   | CBERL   | 0     | Clear Bit Error Rate Register for Local.  A LOW to HIGH transition resets the Local internal bit error counter and the Local bit error (LBERR) register to zero.                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 2   | SBERRXL | 0     | Start Bit Error Rate Receiver for Local.  A LOW to HIGH transition enables the Local BER receiver. The receiver monitors incoming data for reception of the seed value. When detected, the LOCK state is indicated (LOCKL) and the receiver compares the incoming bits with the reference generator for bit equality and increments the Local Bit error Register (LBCR) on each failure. When set LOW, bit comparison is disabled and the error count is frozen. The error count is stored in the Local Bit Error Register (LBCR).                 |  |
| 1   | SBERTXL | 0     | Start Bit Error Rate Transmitter for Local.  A LOW to HIGH transition enables the Local BER transmission. When set LOW, transmission is disabled.                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 0   | PRBSL   | 0     | BER Mode Select for Local.  When set HIGH, a PRBS sequence of length 2 <sup>23</sup> -1 is selected for the Local port. When set LOW, a PRBS sequence of length 2 <sup>15</sup> -1 is selected for the Local port.                                                                                                                                                                                                                                                                                                                                 |  |

Table 15- Bit Error Rate Test Control Register (BERCR) Bits (continued)

# 13.4 Local Input Channel Delay Registers (LCDR0 to LCDR15)

Address 0003h to 0012h.

Sixteen Local input channel delay registers (LCDR0 to LCDR15) allow users to program the input channel delay for the Local input data streams LSTi0-15. The possible adjustment is 255 channels and the **LCDR0 to LCDR15** registers are configured as follows:

| LCDRn Bit<br>(where n = 0 to 15) | Name     | Reset | Description                                                                                                               |
|----------------------------------|----------|-------|---------------------------------------------------------------------------------------------------------------------------|
| 15-8                             | Reserved | 0     | Reserved                                                                                                                  |
| 7-0                              | LCD(7:0) | 0     | Local Channel Delay Register The binary value of these bits refers to the channel delay value for the Local input stream. |

Table 16- Local Channel Delay Register (LCDRn) Bits

# 13.4.1 Local Channel Delay Bits 7-0 (LCD7 - LCD0)

These eight bits define the delay, in channel numbers, the serial interface receiver takes to store the channel data from the Local stream input pins. The input channel delay can be set to 255 (16Mb/s streams), 127 (8Mb/s streams), 63 (4Mb/s streams) or 31 (2Mb/s streams) from the frame boundary.

| Input Stream<br>Channel Delay | Corresponding<br>Delay Bits |
|-------------------------------|-----------------------------|
| Chainlei Delay                | LCD7-LCD0                   |
| 0 Channel (Default)           | 0000 0000                   |
| 1 Channel                     | 0000 0001                   |
| 2 Channels                    | 0000 0010                   |
| 3 Channels                    | 0000 0011                   |
| 4 Channels                    | 0000 0100                   |
| 5 Channels                    | 0000 0101                   |
|                               |                             |
|                               |                             |
| 253 Channels                  | 1111 1101                   |
| 254 Channels                  | 1111 1110                   |
| 255 Channels                  | 1111 1111                   |

Table 17- Local Input Channel Delay Programming Table

# 13.5 Local Input Bit Delay Registers (LIDR0 to LIDR15)

Address 0023h to 0032h.

Sixteen Local input delay registers (LIDR0 to LIDR15) allow users to program the input bit delay for the Local input data streams LSTi0-15. The possible adjustment is up to 7 3/4 of the data rate, advancing forward with a resolution of 1/4 of the data rate. The data rate can be either 2Mb/s, 4Mb/s, 8Mb/s or 16Mb/s.

The LIDR0 to LIDR15 registers are configured as follows:

| LIDRn Bit<br>(where n = 0 to 15) | Name      | Reset | Description                                                                                                                  |
|----------------------------------|-----------|-------|------------------------------------------------------------------------------------------------------------------------------|
| 15-5                             | Reserved  | 0     | Reserved                                                                                                                     |
| 4-0                              | LIDn(4:0) | 0     | Local Input Bit Delay Register The binary value of these bits refers to the input bit delay value for the Local input stream |

Table 18- Local Channel Delay Register (LIDRn) Bits

# 13.5.1 Local Input Delay Bits 4-0 (LID4 - LID0)

These five bits define the delay from the bit boundary that the receiver uses to sample each input. Input bit delay adjustment can range up to  $7^3l_4$  bit periods forward, with resolution of  $^1l_4$  bit period.

This can be described as: LIDn(4:0) = (no. of bits delay) / 4.

For example, if LIDn(4:0) is set to 10011 (19), the input bit delay =  $19 * ^{1}/_{4} = 4^{3}/_{4}$ .

Table 19 "Local Input Bit Delay Programming Table" illustrates the bit delay selection.

|             |      | Corresponding Delay Bits |      |      |      |  |  |
|-------------|------|--------------------------|------|------|------|--|--|
| Data Rate   | LID4 | LID3                     | LID2 | LID1 | LID0 |  |  |
| 0 (Default) | 0    | 0                        | 0    | 0    | 0    |  |  |
| 1/4         | 0    | 0                        | 0    | 0    | 1    |  |  |
| 1/2         | 0    | 0                        | 0    | 1    | 0    |  |  |
| 3/4         | 0    | 0                        | 0    | 1    | 1    |  |  |
| 1           | 0    | 0                        | 1    | 0    | 0    |  |  |
| 1 1/4       | 0    | 0                        | 1    | 0    | 1    |  |  |
| 1 1/2       | 0    | 0                        | 1    | 1    | 0    |  |  |
| 1 3/4       | 0    | 0                        | 1    | 1    | 1    |  |  |
| 2           | 0    | 1                        | 0    | 0    | 0    |  |  |
| 2 1/4       | 0    | 1                        | 0    | 0    | 1    |  |  |
| 2 1/2       | 0    | 1                        | 0    | 1    | 0    |  |  |
| 2 3/4       | 0    | 1                        | 0    | 1    | 1    |  |  |
| 3           | 0    | 1                        | 1    | 0    | 0    |  |  |
| 3 1/4       | 0    | 1                        | 1    | 0    | 1    |  |  |
| 3 1/2       | 0    | 1                        | 1    | 1    | 0    |  |  |
| 3 3/4       | 0    | 1                        | 1    | 1    | 1    |  |  |
| 4           | 1    | 0                        | 0    | 0    | 0    |  |  |
| 4 1/4       | 1    | 0                        | 0    | 0    | 1    |  |  |

**Table 19- Local Input Bit Delay Programming Table** 

|           | Corresponding Delay Bits |      |      |      |      |  |
|-----------|--------------------------|------|------|------|------|--|
| Data Rate | LID4                     | LID3 | LID2 | LID1 | LID0 |  |
| 4 1/2     | 1                        | 0    | 0    | 1    | 0    |  |
| 4 3/4     | 1                        | 0    | 0    | 1    | 1    |  |
| 5         | 1                        | 0    | 1    | 0    | 0    |  |
| 5 1/4     | 1                        | 0    | 1    | 0    | 1    |  |
| 5 1/2     | 1                        | 0    | 1    | 1    | 0    |  |
| 5 3/4     | 1                        | 0    | 1    | 1    | 1    |  |
| 6         | 1                        | 1    | 0    | 0    | 0    |  |
| 6 1/4     | 1                        | 1    | 0    | 0    | 1    |  |
| 6 1/2     | 1                        | 1    | 0    | 1    | 0    |  |
| 6 3/4     | 1                        | 1    | 0    | 1    | 1    |  |
| 7         | 1                        | 1    | 1    | 0    | 0    |  |
| 7 1/4     | 1                        | 1    | 1    | 0    | 1    |  |
| 7 1/2     | 1                        | 1    | 1    | 1    | 0    |  |
| 7 3/4     | 1                        | 1    | 1    | 1    | 1    |  |

Table 19- Local Input Bit Delay Programming Table (continued)

# 13.6 Backplane Input Channel Delay Registers (BCDR0 to BCDR15)

Address 0043h to 0052h

Sixteen Backplane input channel delay registers (BCDR0 to BCDR15) allow users to program the input channel delay for the Backplane input data streams BSTi0-15. The possible adjustment is 255 channels and the **BCDR0 to BCDR15** registers are configured as follows:

| <b>BCDRn Bit</b> (where n = 0 to 15) | Name     | Reset | Description                                                                                                                      |
|--------------------------------------|----------|-------|----------------------------------------------------------------------------------------------------------------------------------|
| 15-8                                 | Reserved | 0     | Reserved                                                                                                                         |
| 7-0                                  | BCD(7:0) | 0     | Backplane Channel Delay Register The binary value of these bits refers to the channel delay value for the Backplane input stream |

Table 20- Backplane Channel Delay Register (BCDRn) Bits

# 13.6.1 Backplane Channel Delay Bits 8-0 (BCDn8 - BCDn0)

These eight bits define the delay, in channel numbers, the serial interface receiver takes to store the channel data from the Backplane stream input pins. The input channel delay can be set to 255 (16Mb/s streams), 127 (8Mb/s streams), 63 (4Mb/s streams) or 31 (2Mb/s streams) from the frame boundary.

| Input Stream        | Corresponding Delay Bits |  |  |
|---------------------|--------------------------|--|--|
| Channel Delay       | BCD7-BCD0                |  |  |
| 0 Channel (Default) | 0000 0000                |  |  |
| 1 Channel           | 0000 0001                |  |  |
| 2 Channels          | 0000 0010                |  |  |
| 3 Channels          | 0000 0011                |  |  |
| 4 Channels          | 0000 0100                |  |  |
| 5 Channels          | 0000 0101                |  |  |
|                     |                          |  |  |
|                     |                          |  |  |
| 253 Channels        | 1111 1101                |  |  |
| 254 Channels        | 1111 1110                |  |  |
| 255 Channels        | 1111 1111                |  |  |

Table 21- Backplane Input Channel Delay (BCD) Programming Table

# 13.7 Backplane Input Bit Delay Registers (BIDR0 to BIDR15)

Address 0063h to 0072h

Sixteen Backplane input delay registers (BIDR0 to BIDR15) allow users to program the input bit delay for the Backplane input data streams BSTi0-15. The possible adjustment is 7¾ of the data rate, in steps of ¼ of the data rate. The data rate can be either 2Mb/s, 4Mb/s, 8Mb/s, or 16Mb/s.

The **BIDR0** to **BIDR15** registers are configured as follows:

| <b>BIDRn Bit</b> (where n = 0 to 15) | Name     | Reset | Description                                                                                                                          |
|--------------------------------------|----------|-------|--------------------------------------------------------------------------------------------------------------------------------------|
| 15-5                                 | Reserved | 0     | Reserved                                                                                                                             |
| 4-0                                  | BID(4:0) | 0     | Backplane Input Bit Delay Register The binary value of these bits refers to the input bit delay value for the Backplane input stream |

Table 22- Backplane Input Bit Delay Register (BIDRn) Bits

# 13.7.1 Backplane Input Delay Bits 4-0 (BID4 - BID0 )

These five bits define how long in the cycle the serial interface receiver takes to recognize and stores the bit 0 from the BSTi input pins: i.e., start assuming a new frame. Input bit delay adjustment can range up to  $7^3/_4$  bit periods forward with resolution of  $1/_4$  bit period.

This can be described as **BIDn(4:0) = (no. of bits delay)** / **4** For example, if BID(4:0) is set to 10011 (19), the input bit delay =  $19 \times 1/_4 = 4^3/_4$ 

Table 23 illustrates the bit delay selection.

|             | Corresponding Delay Bits |      |      |      |      |  |  |
|-------------|--------------------------|------|------|------|------|--|--|
| Data Rate   | BID4                     | BID3 | BID2 | BID1 | BID0 |  |  |
| 0 (Default) | 0                        | 0    | 0    | 0    | 0    |  |  |
| 1/4         | 0                        | 0    | 0    | 0    | 1    |  |  |
| 1/2         | 0                        | 0    | 0    | 1    | 0    |  |  |
| 3/4         | 0                        | 0    | 0    | 1    | 1    |  |  |
| 1           | 0                        | 0    | 1    | 0    | 0    |  |  |
| 1 1/4       | 0                        | 0    | 1    | 0    | 1    |  |  |
| 1 1/2       | 0                        | 0    | 1    | 1    | 0    |  |  |
| 1 3/4       | 0                        | 0    | 1    | 1    | 1    |  |  |
| 2           | 0                        | 1    | 0    | 0    | 0    |  |  |
| 2 1/4       | 0                        | 1    | 0    | 0    | 1    |  |  |
| 2 1/2       | 0                        | 1    | 0    | 1    | 0    |  |  |
| 2 3/4       | 0                        | 1    | 0    | 1    | 1    |  |  |
| 3           | 0                        | 1    | 1    | 0    | 0    |  |  |
| 3 1/4       | 0                        | 1    | 1    | 0    | 1    |  |  |
| 3 1/2       | 0                        | 1    | 1    | 1    | 0    |  |  |
| 3 3/4       | 0                        | 1    | 1    | 1    | 1    |  |  |
| 4           | 1                        | 0    | 0    | 0    | 0    |  |  |
| 4 1/4       | 1                        | 0    | 0    | 0    | 1    |  |  |
| 4 1/2       | 1                        | 0    | 0    | 1    | 0    |  |  |
| 4 3/4       | 1                        | 0    | 0    | 1    | 1    |  |  |
| 5           | 1                        | 0    | 1    | 0    | 0    |  |  |
| 5 1/4       | 1                        | 0    | 1    | 0    | 1    |  |  |
| 5 1/2       | 1                        | 0    | 1    | 1    | 0    |  |  |
| 5 3/4       | 1                        | 0    | 1    | 1    | 1    |  |  |
| 6           | 1                        | 1    | 0    | 0    | 0    |  |  |
| 6 1/4       | 1                        | 1    | 0    | 0    | 1    |  |  |
| 6 1/2       | 1                        | 1    | 0    | 1    | 0    |  |  |
| 6 3/4       | 1                        | 1    | 0    | 1    | 1    |  |  |
| 7           | 1                        | 1    | 1    | 0    | 0    |  |  |
| 7 1/4       | 1                        | 1    | 1    | 0    | 1    |  |  |
| 7 1/2       | 1                        | 1    | 1    | 1    | 0    |  |  |
| 7 3/4       | 1                        | 1    | 1    | 1    | 1    |  |  |

Table 23- Backplane Input Bit Delay Programming Table

#### 13.8 Local Output Advancement Registers (LOAR0 to LOAR15)

Address 0083h to 0092h.

Sixteen Local output advancement registers (LOAR0 to LOAR15) allow users to program the output advancement for output data streams LSTo0 to LSTo15. The possible adjustment is -2, -4 or -6 cycles of the internal system clock (131.072MHz).

The LOAR0 to LOAR15 registers are configured as follows:

| LOARn Bit<br>(where n = 0 to 15) | Name     | Reset | Description                       |
|----------------------------------|----------|-------|-----------------------------------|
| 15-2                             | Reserved | 0     | Reserved                          |
| 1-0                              | LOA(1:0) | 0     | Local Output Advancement Register |

Table 24- Local Output Advancement Register (LOARn) Bits

#### 13.8.1 Local Output Advancement Bits 1-0 (LOA1-LOA0)

The binary value of these two bits is the amount of offset that a particular stream output can be advanced. When the advancement is 0, the serial output stream has the normal alignment with the Local frame pulse.

| Local Output Advancement | Corresponding A | Corresponding Advancement Bits |  |  |
|--------------------------|-----------------|--------------------------------|--|--|
| Clock Rate 131.072MHz    | LOA1            | LOA0                           |  |  |
| 0 (Default)              | 0               | 0                              |  |  |
| -2 cycle                 | 0               | 1                              |  |  |
| -4 cycles                | 1               | 0                              |  |  |
| -6 cycles                | 1               | 1                              |  |  |

Table 25- Local Output Advancement (LOAR) Programming Table

# 13.9 Backplane Output Advancement Registers (BOAR0 - 15)

Address 00A3h to 00B2h

Sixteen Backplane Output Advancement Registers (BOAR0 to BOAR15) allow users to program the output advancement for output data streams BST00 to BST015. For 2Mb/s, 4Mb/s, 8Mb/s and 16Mb/s stream operation the possible adjustment is -2, -4 or -6 cycles of the internal system clock (131.072MHz).

The **BOAR0** to **BOAR15** registers are configured as follows:

| BOARn Bit<br>(where n = 0 to 15) | Name     | Reset | Description                           |
|----------------------------------|----------|-------|---------------------------------------|
| 15-2                             | Reserved | 0     | Reserved                              |
| 1:0                              | BOA(1:0) | 0     | Backplane Output Advancement Register |

Table 26- Backplane Output Advancement Register (BOAR) Bits

# 13.9.1 Backplane Output Advancement Bits 1-0 (BOA1-BOA0)

The binary value of these two bits is the amount of offset that a particular stream output can be advanced. When the advancement is 0, the serial output stream has the normal alignment with the Backplane frame pulse.

| Backplane Output Advancement For 2Mb/s, 4Mb/s, 8Mb/s & 16Mb/s | Corresponding<br>Advancement Bits |      |
|---------------------------------------------------------------|-----------------------------------|------|
| Clock Rate 131.072 MHz                                        | BOA1                              | BOA0 |
| 0 (Default)                                                   | 0                                 | 0    |
| -2 cycle                                                      | 0                                 | 1    |
| -4 cycles                                                     | 1                                 | 0    |
| -6 cycles                                                     | 1                                 | 1    |

Table 27- Backplane Output Advancement (BOAR) Programming Table

#### 13.9.2 Local Bit Error Rate (BER) Registers

# 13.9.3 Local BER Start Send Register (LBSSR)

Address 00C3h.

Local BER Start Send Register defines the output channel and the stream in which the BER sequence starts to

be transmitted. The LBSSR register is configured as follows:

| Bit   | Name       | Reset | Description                                                                                                                                      |
|-------|------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-13 | Reserved   | 0     | Reserved.                                                                                                                                        |
| 12-8  | LBSSA(4:0) | 0     | Local BER Send Stream Address Bits. The binary value of these bits refers to the Local output stream which carries the BER data.                 |
| 7-0   | LBSCA(7:0) | 0     | Local BER Send Channel Address Bits.  The binary value of these bits refers to the Local output channel in which the BER data starts to be sent. |

Table 28- Local BER Start Send Register (LBSSR) Bits

# 13.9.4 Local Transmit BER Length Register (LTXBLR)

Address 00C4h

Local BER Transmit Length Register (LTXBLR) defines how many channels the BER sequence will be transmitted during each frame. The LTXBLR register is configured as follows:

| Bit  | Name       | Reset | Description                                                                                                                                                                                                                |
|------|------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-8 | Reserved   | 0     | Reserved.                                                                                                                                                                                                                  |
| 7-0  | LTXBL(7:0) | 0     | Local Transmit BER Length Bits The binary value of these bits define the number of channels in addition to the Start Channel that the BER data will be transmitted on. (i.e. Total Channels = Start Channel + LTXBL value) |

Table 29- Local Transmit BER Length Register (LTXBLR) Bits

#### 13.9.5 Local Receive BER Length Register (LRXBLR)

Address 00C5h

Local BER Receive Length Register (LRXBLR) defines how many channels the BER sequence will be received during each frame. The LRXBLR register is configured as follows:

| Bit  | Name       | Reset | Description                                                                                                                                                                                                     |
|------|------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-8 | Reserved   | 0     | Reserved.                                                                                                                                                                                                       |
| 7-0  | LRXBL(7:0) | 0     | Local Receive BER Length Bits The binary value of these bits define the number of channels in addition to the Start Channel allocated for the BER receiver. (i.e. Total Channels = Start Channel + LRXBL value) |

Table 30- Local Receive BER Length Register (LRXBLR) Bits

# 13.9.6 Local BER Start Receive Register (LBSRR)

Address 00C6h

Local BER Start Receive Register defines the Input Stream and Start Channel and the stream in which the BER sequence shall be received. The **LBSRR** register is configured as follows:

| Bit   | Name       | Reset | Description                                                                                                                                           |
|-------|------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-13 | Reserved   | 0     | Reserved.                                                                                                                                             |
| 12-8  | LBRSA(4:0) | 0     | Local BER Receive Stream Address Bits The binary value of these bits refers to the Local input stream to receive the BER data.                        |
| 7-0   | LBRCA(7:0) | 0     | Local BER Receive Channel Address Bits The binary value of these bits refers to the Local input Start Channel in which the BER data will be received. |

Table 31- Local BER Start Receive Register (LBSRR) Bits

# 13.9.7 Local BER Count Register (LBCR)

Address 00C7h

Local BER Count Register contains the number of counted errors. This register is read only. The **LBCR** register is configured as follows:

| Bit  | Name      | Reset | Description                                                                               |
|------|-----------|-------|-------------------------------------------------------------------------------------------|
| 15-0 | LBC(15:0) | 0     | Local Bit Error Rate Count The binary value of the bits define the Local Bit Error count. |

Table 32- Local BER Count Register (LBCR) Bits

# 13.10 Backplane Bit Error Rate (BER) Registers

# 13.10.1 Backplane BER Start Send Register (BBSSR)

Address 00C8h

Backplane BER Start Send Register defines the output channel and the stream in which the BER sequence is transmitted. The **BBSSR** register is configured as follows:

| Bit   | Name       | Reset | Description                                                                                                                                            |
|-------|------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-13 | Reserved   | 0     | Reserved.                                                                                                                                              |
| 12-9  | BBSSA(3:0) | 0     | Backplane BER Send Stream Address Bits The binary value of these bits define the Backplane output stream to transmit the BER data.                     |
| 8-0   | BBSCA(8:0) | 0     | Backplane BER Send Channel Address Bits The binary value of these bits define the Backplane output Start Channel in which the BER data is transmitted. |

Table 33- Backplane BER Start Send Register (BBSSR) Bits

# 13.10.2 Backplane Transmit BER Length Register (BTXBLR)

Address 00C9h

Backplane Transmit BER Length Register (**BTXBLR**) defines how many channels in each frame the BER sequence will be transmitted. The **BTXBLR** register is configured as follows:

| Bit  | Name       | Reset | Description                                                                                                                                                                                                             |
|------|------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-8 | Reserved   | 0     | Reserved.                                                                                                                                                                                                               |
| 7-0  | BTXBL(7:0) | 0     | Backplane Transmit BER Length Bits The binary value of these bits define the number of channels in addition to the Start Channel allocated for the BER Transmitter. (i.e. Total Channels = Start Channel + BTXBL value) |

Table 34- Backplane Transmit BER Length (BTXBLR) Bits

#### 13.10.3 Backplane Receive BER Length Register (BRXBLR)

Address 00CAh

Backplane Receive BER Length Register (**BRXBLR**) defines how many channels in each frame the BER sequence will be transmitted. The **BRXBLR** register is configured as follows:

| Bit  | Name       | Reset | Description                                                                                                                                                                                                         |
|------|------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-8 | Reserved   | 0     | Reserved.                                                                                                                                                                                                           |
| 7-0  | BRXBL(7:0) | 0     | Backplane Receive BER Length Bits The binary value of these bits define the number of channels in addition to the Start Channel allocated for the BER receiver. (i.e. Total Channels = Start Channel + BRXBL value) |

Table 35- Backplane Receive BER Length (BRXBLR) Bits

# 13.10.4 Backplane BER Start Receive Register (BBSRR)

Address 00CBh

Backplane BER Start Receive Register defines the Input Stream and the Start Channel in which the BER sequence shall be received. The **BBSRR** register is configured as follows:

| Bit   | Name       | Reset | Description                                                                                                                                                |
|-------|------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-13 | Reserved   | 0     | Reserved.                                                                                                                                                  |
| 12-9  | BBRSA(3:0) | 0     | Backplane BER Receive Stream Address Bits The binary value of these bits defines the Backplane input stream that receives the BER data.                    |
| 8-0   | BBRCA(8:0) | 0     | Backplane BER Receive Channel Address Bits The binary value of these bits define the Backplane input Start Channel in which the BER data will be received. |

Table 36- Backplane BER Start Receive Register (BBSRR) Bits

#### 13.10.5 Backplane BER Count Register (BBCR)

Address 00CCh

Backplane BER Count Register contains the number of counted errors. This register is read only. The **BBCR** register is configured as follows:

| Bit  | Name      | Reset | Description                                                                                         |
|------|-----------|-------|-----------------------------------------------------------------------------------------------------|
| 15-0 | BBC(15:0) | 0     | Backplane Bit Error Rate Count The binary value of these bits define the Backplane Bit Error count. |

Table 37- Backplane BER Count Register (BBCR) Bits

#### 13.11 Local Bit Rate Registers

#### 13.11.1 Local Input Bit Rate Registers (LIBRR0-15)

Address 00CDh to 00DCh.

Sixteen Local Input Bit Rate Registers allow the bit rate for each individual stream to be set to 2, 4, 8 or 16 Mb/s. The **LIBRR** registers are configured as follows:

| LIBRn<br>(for n=0 to 15) | Name      | Reset | Description          |
|--------------------------|-----------|-------|----------------------|
| 15-2                     | Reserved  | 0     | Reserved             |
| 1-0                      | LIBR(1:0) | 0     | Local Input Bit Rate |

Table 38- Local Input Bit Rate Register (LIBRRn) Bits

| LIBR1 | LIBR0 | Bit rate for stream n |
|-------|-------|-----------------------|
| 0     | 0     | 2Mb/s                 |
| 0     | 1     | 4Mb/s                 |
| 1     | 0     | 8Mb/s                 |
| 1     | 1     | 16Mb/s                |

Table 39- Local Input Bit Rate (LIBR) Programming Table

# 13.11.2 Local Output Bit Rate Resisters (LOBRR0-15)

Address 00EDh to 00FCh.

Sixteen Local Output Bit Rate Registers allow the bit rate for each individual stream to be set to 2, 4, 8 or 16 Mb/s. The **LOBRR** registers are configured as follows:

| LOBRn Bit<br>(where n = 0 to 15) | Name      | Reset | Description           |
|----------------------------------|-----------|-------|-----------------------|
| 15-2                             | Reserved  | 0     | Reserved              |
| 1-0                              | LOBR(1:0) | 0     | Local Output Bit Rate |

Table 40- Local Output Bit Rate Register (LOBRRn) Bits

| LOBR1 | LOBR0 | Bit rate for stream n |
|-------|-------|-----------------------|
| 0     | 0     | 2Mb/s                 |
| 0     | 1     | 4Mb/s                 |
| 1     | 0     | 8Mb/s                 |
| 1     | 1     | 16Mb/s                |

Table 41- Output BitRate (LOBR) Programming Register

#### 13.12 Backplane Bit Rate Registers

# 13.12.1 Backplane Input Bit Rate Registers (BIBRR0-15)

Address 010Dh to 011Ch

Sixteen Backplane Input Bit Rate Registers allow the bit rate for each individual stream to be set to 2, 4, 8 or

16 Mb/s. The **BIBRR** registers are configured as follows:

| BIBRn Bit<br>(for n=0 to 15) | Name      | Reset | Description              |
|------------------------------|-----------|-------|--------------------------|
| 15-2                         | Reserved  | 0     | Reserved                 |
| 1-0                          | BIBR(1:0) | 0     | Backplane Input Bit Rate |

Table 42- Backplane Input Bit Rate Register (BIBRRn) Bits

| BIBR1 | BIBR0 | Bit rate for stream n |
|-------|-------|-----------------------|
| 0     | 0     | 2Mb/s                 |
| 0     | 1     | 4Mb/s                 |
| 1     | 0     | 8Mb/s                 |
| 1     | 1     | 16Mb/s                |

Table 43- Backplane Input Bit Rate (BIBR) Programming Table

# 13.12.2 Backplane Output Bit Rate Registers (BOBRR0-15)

Address 012Dh to 013Ch

Sixteen Backplane Output Bit Rate Registers allow the bit rate for each individual stream to be set to 2, 4, 8 or 16 Mb/s. The **BOBRR** registers are configured as follows:

| BOBRn Bit<br>(for n=0 to 15) | Name      | Reset | Description               |
|------------------------------|-----------|-------|---------------------------|
| 15-2                         | Reserved  | 0     | Reserved                  |
| 1-0                          | BOBR(1:0) | 0     | Backplane Output Bit Rate |

Table 44- Backplane Output Bit Rate Register (BOBRRn) Bits

| BOBR1 | BOBR0 | Bit rate for stream n |
|-------|-------|-----------------------|
| 0     | 0     | 2Mb/s                 |
| 0     | 1     | 4Mb/s                 |
| 1     | 0     | 8Mb/s                 |
| 1     | 1     | 16Mb/s                |

Table 45- Backplane Output Bit Rate (BOBRR) Programming Table

# 13.13 Memory BIST Register

Address 014Dh

The Memory BIST register enables the self-test of chip memory. Two consecutive write operations are required to start MBIST. The first with only Bit 12 (LV\_TM) set High (i.e. 1000h), the second with Bit 12 maintained High but with the required start bit(s) set High.

The MBISTR register is configured as follows:

| Bit   | Name     | Reset | Description                                                                            |  |
|-------|----------|-------|----------------------------------------------------------------------------------------|--|
| 15-13 | Reserved | 0     | Reserved.                                                                              |  |
| 12    | LV_TM    | 0     | MBIST Test enable. High for MBIST mode, Low for scan mode.                             |  |
| 11    | BISTSDB  | 0     | Backplane Data Memory Start BIST sequence. Sequence enabled on LOW to HIGH transition. |  |

Table 46- Memory BIST Register (MBISTR) Bits

| Bit | Name    | Reset | Description                                                                                                                                                                                   |  |
|-----|---------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 10  | BISTCDB | 0     | Backplane Data Memory BIST sequence completed. (Read only). High indicates completion of Memory BIST sequence.                                                                                |  |
| 9   | BISTPDB | 0     | Backplane Data Memory Pass/Fail Bit (Read only).  This bit indicates the Pass/Fail status following completion of the Memory BIST sequence. A HIGH indicates Pass, a LOW indicates Fail.      |  |
| 8   | BISTSDL | 0     | Local Data Memory Start BIST sequence. Sequence enabled on LOW to HIGH transition.                                                                                                            |  |
| 7   | BISTCDL | 0     | Local Data Memory BIST sequence completed. (Read only). High indicates completion of Memory BIST sequence.                                                                                    |  |
| 6   | BISTPDL | 0     | Local Data Memory Pass/Fail Bit (Read only). This bit indicates the Pass/Fail status following completion of the Memory BIST sequence. A HIGH indicates Pass, a LOW indicates Fail.           |  |
| 5   | BISTSCB | 0     | Backplane Connection Memory Start BIST sequence. Sequence enabled on LOW to HIGH transition.                                                                                                  |  |
| 4   | BISTCCB | 0     | Backplane Connection Memory BIST sequence completed. (Read only). High indicates completion of Memory BIST sequence.                                                                          |  |
| 3   | BISTPCB | 0     | Backplane Connection Memory Pass/Fail Bit (Read only). This bit indicates the Pass/Fail status following completion of the Memory BIST sequence. A HIGH indicates Pass, a LOW indicates Fail. |  |
| 2   | BISTSCL | 0     | Local Connection Memory Start BIST sequence. Sequence enabled on LOW to HIGH transition.                                                                                                      |  |
| 1   | BISTCCL | 0     | Local Connection Memory BIST sequence completed. (Read only). High indicates completion of Memory BIST sequence.                                                                              |  |
| 0   | BISTPCL | 0     | Local Connection Memory Pass/Fail Bit (Read only).  This bit indicates the Pass/Fail status following completion of the Memory BIST sequence. A HIGH indicates Pass, a LOW indicates Fail.    |  |

Table 46- Memory BIST Register (MBISTR) Bits (continued)

# 13.14 Revision Control Register

Address 3FFFh

The revision control register stores the binary value of the silicon revision number. This register is read only. The **RCR** register is configured as follows:

| Bit  | Name     | Reset Value        | Description            |  |
|------|----------|--------------------|------------------------|--|
| 15-4 | Reserved | 0                  | Reserved.              |  |
| 3-0  | RC(3:0)  | defined by silicon | Revision Control Bits. |  |

Table 47- Revision Control Register (RCR) Bits

# **DC Electrical Characteristics**

# **Absolute Maximum Ratings\***

|   | Parameter                              | Symbol              | Min  | Max                     | Units |
|---|----------------------------------------|---------------------|------|-------------------------|-------|
| 1 | I/O Supply Voltage                     | $V_{DD\_IO}$        | -0.5 | 5.0                     | V     |
| 2 | Core Supply Voltage                    | $V_{DD\_CORE}$      | -0.5 | 2.5                     | V     |
| 3 | PLL Supply Voltage                     | V <sub>DD_PLL</sub> | -0.5 | 2.5                     | V     |
| 4 | Input Voltage (non-5V tolerant inputs) | Vı                  | -0.5 | V <sub>DD_IO</sub> +0.5 | V     |
| 5 | Input Voltage (5V tolerant inputs)     | V <sub>I_5V</sub>   | -0.5 | 7.0                     | V     |
| 6 | Continuous Current at digital outputs  | Io                  |      | 15                      | mA    |
| 7 | Package power dissipation              | $P_{D}$             |      | 2                       | W     |
| 8 | Storage temperature                    | T <sub>S</sub>      | - 55 | +125                    | °C    |

<sup>\*</sup> Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied.

# **Recommended Operating Conditions**

|   | Characteristics                     | Sym                 | Min  | Тур | Max          | Units |
|---|-------------------------------------|---------------------|------|-----|--------------|-------|
| 1 | Operating Temperature               | T <sub>OP</sub>     | -40  | 25  | +85          | °C    |
| 2 | Positive Supply                     | $V_{DD\_IO}$        | 3.0  | 3.3 | 3.6          | V     |
| 3 | Positive Supply                     | $V_{DD\_CORE}$      | 1.62 | 1.8 | 1.98         | V     |
| 4 | Positive Supply                     | V <sub>DD_PLL</sub> | 1.62 | 1.8 | 1.98         | V     |
| 5 | Input Voltage                       | V <sub>I</sub>      | 0    | 3.3 | $V_{DD\_IO}$ | V     |
| 6 | Input Voltage on 5V Tolerant Inputs | V <sub>I_5V</sub>   | 0    | 5   | 5.5          | V     |

Voltages are with respect to ground (V<sub>SS</sub>) unless otherwise stated.

# **DC Electrical Parameters**

|   |             | Characteristics                       | Sym                  | Min | Тур | Max | Units | Test Conditions                                                                              |
|---|-------------|---------------------------------------|----------------------|-----|-----|-----|-------|----------------------------------------------------------------------------------------------|
| 1 | S           | Static Core Supply Current            | I <sub>DD-Core</sub> |     |     | 4   | mA    | Static I <sub>DD_Core</sub> and PLL current                                                  |
| 2 | U<br>P<br>P | Operating Core Supply Current         | I <sub>DD-Core</sub> |     | 160 | 200 | mA    | Applied clock<br>C8i = 8.192 MHz                                                             |
| 3 | Ŀ           | Static Periphery Supply Current       | I <sub>DD_IO</sub>   |     |     | 100 | μΑ    | Static I <sub>DD_IO</sub>                                                                    |
| 4 | E<br>S      | Operating Periphery Supply<br>Current | I <sub>DD_IO</sub>   |     |     | 55  | mA    | I <sub>AV</sub> with all output<br>streams at max.<br>data-rate.<br>C <sub>LOAD</sub> = 50pF |

# **DC Electrical Parameters (continued)**

|    |             | Characteristics                                                | Sym                                | Min | Тур | Max    | Units                    | Test Conditions                 |
|----|-------------|----------------------------------------------------------------|------------------------------------|-----|-----|--------|--------------------------|---------------------------------|
| 5  |             | Input High Voltage                                             | V <sub>IH</sub>                    | 2.0 |     |        | V                        |                                 |
| 6  | ı           | Input Low Voltage                                              | V <sub>IL</sub>                    |     |     | 8.0    | V                        |                                 |
| 7  | N           | Input Leakage (input pins) Input Leakage (bi-directional pins) | I <sub>IL</sub><br>I <sub>BL</sub> |     |     | 5<br>5 | μ <b>Α</b><br>μ <b>Α</b> | $0 < V_I < V_{DD\_IO}$          |
| 8  | Р           | Weak Pullup Current                                            | I <sub>PU</sub>                    |     |     | -200   | μΑ                       | Input at 0V                     |
| 9  | U           | Weak Pulldown Current                                          | I <sub>PD</sub>                    |     |     | 200    | μΑ                       | Input at V <sub>in</sub> = 5.5V |
| 10 | Т           | Input Pin Capacitance                                          | Cı                                 |     |     | 5      | pF                       |                                 |
|    | S           |                                                                |                                    |     |     |        |                          |                                 |
| 11 | 0           | Output High Voltage                                            | V <sub>OH</sub>                    | 2.4 |     |        | V                        | I <sub>OH</sub> = 10mA          |
| 12 | U<br>T      | Output Low Voltage                                             | V <sub>OL</sub>                    |     |     | 0.4    | V                        | I <sub>OL</sub> = 10mA          |
| 13 | Р           | High Impedance Leakage                                         | I <sub>OZ</sub>                    |     |     | 5      | μΑ                       | $0 < V_O < V_{DD_IO}$           |
| 14 | U<br>T<br>S | Output Pin Capacitance                                         | C <sub>o</sub>                     |     |     | 5      | pF                       |                                 |

Voltages are with respect to ground (V<sub>ss</sub>) unless otherwise stated.

# AC Electrical Characteristics Timing Parameter Measurement: Voltage Levels

|   | Characteristics                  | Sym             | Level                 | Units | Conditions           |
|---|----------------------------------|-----------------|-----------------------|-------|----------------------|
| 1 | CMOS Threshold                   | V <sub>CT</sub> | 0.5V <sub>DD_IO</sub> | V     | 3.0V < VDD_IO < 3.6V |
| 2 | Rise/Fall Threshold Voltage High | $V_{HM}$        | 0.7V <sub>DD_IO</sub> | V     | 3.0V < VDD_IO < 3.6V |
| 3 | Rise/Fall Threshold Voltage Low  | $V_{LM}$        | 0.3V <sub>DD_IO</sub> | V     | 3.0V < VDD_IO < 3.6V |

# **Backplane and Local Clock Timing**

|    | Characteristic                                                      | Sym                                                                | Min             | Тур               | Max               | Units | Notes                |
|----|---------------------------------------------------------------------|--------------------------------------------------------------------|-----------------|-------------------|-------------------|-------|----------------------|
| 1  | Backplane Frame Pulse Width                                         | t <sub>BFPW244</sub><br>t <sub>BFPW122</sub><br>t <sub>BGFPW</sub> | 210<br>10<br>10 | 244<br>122<br>122 | 350<br>220<br>220 | ns    | Fig. 19 &<br>Fig. 20 |
| 2  | Backplane Frame Pulse Setup Time before C8i clock falling edge      | t <sub>BFPS244</sub><br>t <sub>BFPS122</sub><br>t <sub>BGFPS</sub> | 5 5 5           |                   | 110<br>110<br>110 | ns    |                      |
| 3  | Back <u>plane</u> Frame Pulse Hold Time from C8i clock falling edge | t <sub>BFPH244</sub><br>t <sub>BFPH122</sub><br>t <sub>BGFPH</sub> | 5<br>5<br>5     |                   | 110<br>110<br>110 | ns    |                      |
| 4  | C8i Clock Period                                                    | t <sub>BCP8</sub>                                                  | 120             | 122               | 124               | ns    |                      |
| 5  | C8i Clock Pulse Width High                                          | t <sub>BCH8</sub>                                                  | 50              | 61                | 70                | ns    |                      |
| 6  | C8i Clock Pulse Width Low                                           | t <sub>BCL8</sub>                                                  | 50              | 61                | 70                | ns    |                      |
| 7  | C8i Clock Rise/Fall Time                                            | t <sub>rBC8i</sub> , t <sub>fBC8i</sub>                            | 0               | 2                 | 3                 | ns    |                      |
| 8  | C8i Cycle to Cycle Variation                                        | t <sub>CVC8i</sub>                                                 |                 |                   | 3                 | ns    |                      |
| 9  | Local Frame Boundary Offset                                         | t <sub>LFBOS</sub>                                                 |                 |                   | 7.5               | ns    | C <sub>L</sub> =60pF |
| 10 | FP8o Width                                                          | t <sub>LFPW8</sub><br>t <sub>GFPW8</sub>                           | 117<br>117      | 122<br>122        | 127<br>127        | ns    | C <sub>L</sub> =60pF |
| 11 | FP80 Output Delay from edge to Local Frame Boundary                 | t <sub>FODF8</sub>                                                 | 56<br>56        |                   | 68<br>56          | ns    |                      |
| 12 | FP8o Output Delay<br>from Local Frame Boundary to Edge              | t <sub>FODR8</sub><br>t <sub>GFPH80</sub>                          | 59<br>59        |                   | 61<br>61          | ns    |                      |
| 13 | C8o Clock Period                                                    | t <sub>LCP8</sub>                                                  | 117             |                   | 127               | ns    | 0 00 5               |
| 14 | C8o Clock Pulse Width High                                          | t <sub>LCH8</sub>                                                  | 56              |                   | 68                | ns    | C <sub>L</sub> =60pF |
| 15 | C8o Clock Pulse Width Low                                           | t <sub>LCL8</sub>                                                  | 59              |                   | 61                | ns    |                      |
| 16 | C8o Clock Rise/Fall Time                                            | t <sub>rLC80</sub> , t <sub>fLC80</sub>                            | 3               |                   | 7                 | ns    |                      |
| 17 | FP16o Width                                                         | t <sub>FPW16</sub>                                                 | 62              |                   | 66                | ns    | C -C0=F              |
| 18 | FP160 Output Delay from Falling edge to Local Frame Boundary        | t <sub>FODF16</sub>                                                | -29             |                   | -36               | ns    | C <sub>L</sub> =60pF |
| 19 | FP160 Output Delay from Local Frame Boundary to Rising edge         | t <sub>FODR16</sub>                                                | 30              |                   | 33                | ns    |                      |
| 20 | C16o Clock Period                                                   | t <sub>LCP16</sub>                                                 | 62              |                   | 66                | ns    | 0 -00-5              |
| 21 | C16o Clock Pulse Width High                                         | t <sub>LCH16</sub>                                                 | 29              |                   | 36                | ns    | C <sub>L</sub> =60pF |
| 22 | C16o Clock Pulse Width Low                                          | t <sub>LCL16</sub>                                                 | 30              |                   | 33                | ns    |                      |
| 23 | C16o Clock Rise/Fall Time                                           | t <sub>rLC160</sub> ,<br>t <sub>fLC160</sub>                       | 0               |                   | 5                 | ns    |                      |



Figure 19 - Backplane and Local Clock Timing Diagram for ST-BUS



Figure 20 - Backplane and Local Clock Timing for GCI-BUS

# **Backplane Data Timing**

|   | Characteristic                      | Sym                                                                                   | Min                      | Тур                    | Max                          | Units | Notes                |
|---|-------------------------------------|---------------------------------------------------------------------------------------|--------------------------|------------------------|------------------------------|-------|----------------------|
| 1 | Backplane Input data sampling point | t <sub>BIDS16</sub><br>t <sub>BIDS8</sub><br>t <sub>BIDS4</sub><br>t <sub>BIDS2</sub> | 41<br>87<br>178<br>361   | 46<br>92<br>183<br>366 | 51<br>97<br>188<br>371       | ns    |                      |
| 2 | Backplane Serial Input Set-up Time  | t <sub>BSIS16</sub><br>t <sub>BSIS8</sub><br>t <sub>BSIS4</sub><br>t <sub>BSIS2</sub> | 2.1<br>2.1<br>2.1<br>2.1 |                        |                              | ns    |                      |
| 3 | Backplane Serial Input Hold Time    | t <sub>BSIH16</sub><br>t <sub>BSIH8</sub><br>t <sub>BSIH4</sub><br>t <sub>BSIH2</sub> | 3<br>3<br>3<br>3         |                        |                              | ns    |                      |
| 4 | Backplane Serial Output Delay       | t <sub>BSOD16</sub><br>t <sub>BSOD8</sub><br>t <sub>BSOD4</sub><br>t <sub>BSOD2</sub> |                          |                        | 10.5<br>10.5<br>10.5<br>10.5 | ns    | C <sub>L</sub> =50pF |



Figure 21 - ST-BUS Backplane Data Timing Diagram (8Mb/s, 4Mb/s, 2Mb/s)



Figure 22 - ST-BUS Backplane Data Timing Diagram (16Mb/s)



Figure 23 - GCI BUS Backplane Data Timing Diagram (8Mb/s, 4Mb/s, 2Mb/s)



Figure 24 - GCI BUS Backplane Data Timing Diagram (16Mb/s)

# **Local Clock Data Timing**

|   | Characteristic                 | Sym                                                                                   | Min                      | Тур                    | Max                          | Units | Notes                |
|---|--------------------------------|---------------------------------------------------------------------------------------|--------------------------|------------------------|------------------------------|-------|----------------------|
| 1 | Local Frame Boundary Offset    | t <sub>LFBOS</sub>                                                                    |                          |                        | 15                           | ns    | C <sub>L</sub> =50pF |
| 2 | Input data sampling point      | t <sub>LIDS16</sub><br>t <sub>LIDS8</sub><br>t <sub>LIDS4</sub><br>t <sub>LIDS2</sub> | 41<br>87<br>178<br>361   | 46<br>92<br>183<br>366 | 51<br>97<br>188<br>371       | ns    |                      |
| 3 | Local Serial Input Set-up Time | t <sub>LSIS16</sub><br>t <sub>LSIS8</sub><br>t <sub>LSIS4</sub><br>t <sub>LSIS2</sub> | 2.1<br>2.1<br>2.1<br>2.1 |                        |                              | ns    |                      |
| 4 | Local Serial Input Hold Time   | t <sub>LSIH16</sub><br>t <sub>LSIH8</sub><br>t <sub>LSIH4</sub><br>t <sub>LSIH2</sub> | 3<br>3<br>3<br>3         |                        |                              | ns    |                      |
| 5 | Local Serial Output Delay      | t <sub>LSOD16</sub> t <sub>LSOD8</sub> t <sub>LSOD4</sub> t <sub>LSOD2</sub>          |                          |                        | 10.5<br>10.5<br>10.5<br>10.5 | ns    | C <sub>L</sub> =50pF |

MT90871



Figure 25 - ST-BUS Local Timing Diagram (8Mb/s, 4Mb/s, 2Mb/s) FP8i C8i - t<sub>LFBOS</sub> CK\_int \* t<sub>LIDS16</sub> t<sub>LSIS16</sub> t<sub>LSIH16</sub> LSTi0 - 15 Bit1 Bit0 Bit6 Ch0 Bit5 Ch0 16.384Mb/s Ch255 Ch255 t<sub>LSOD16</sub> LSTo0 - 15 Bit7 Ch0 16.384Mb/s \* CK\_int is the internal clock signal of 131.072MHz

Figure 26 - ST-BUS Local Data Timing Diagram (16Mb/s)

# **Backplane and Local Output High-Impedance Timing**

|   | Characteristic                                                             | Sym                                | Min | Тур | Max    | Units    | Test Conditions                                      |
|---|----------------------------------------------------------------------------|------------------------------------|-----|-----|--------|----------|------------------------------------------------------|
| 1 | STo delay - Active to High-Z<br>- High-Z to Active                         | t <sub>DZ</sub><br>t <sub>ZD</sub> |     |     | 4<br>4 | ns<br>ns | R <sub>L</sub> =1K, C <sub>L</sub> =50pF, See Note 1 |
| 2 | Output Driver Enable (ODE) Delay to Active Data Output Driver Enable (ODE) | t <sub>ODE</sub>                   |     |     | 15     | ns       | R <sub>L</sub> =1K, C <sub>L</sub> =50pF, See Note 1 |
|   | Delay to High-Impedance                                                    | t <sub>ODZ</sub>                   |     |     | 14     | ns       | R <sub>L</sub> =1K, C <sub>L</sub> =50pF, See Note 1 |

Note 1: High Impedance is measured by pulling to mid-rail with RL = 1K/1K potential divider, with timing corrected to cancel time taken to discharge CL.



Figure 27 - Serial Output and External Control



Figure 28 - Output Driver Enable (ODE)

# **Non-Multiplexed Microprocessor Port Timing**

|    | Characteristics                                                        | Sym              | Min | Тур | Max      | Units    | Test Conditions                                  |
|----|------------------------------------------------------------------------|------------------|-----|-----|----------|----------|--------------------------------------------------|
| 1  | CS setup from DS falling                                               | t <sub>CSS</sub> | 0   |     |          | ns       |                                                  |
| 2  | R/W setup from DS falling                                              | t <sub>RWS</sub> | 8   |     |          | ns       |                                                  |
| 3  | Address setup from DS falling                                          | t <sub>ADS</sub> | 8   |     |          | ns       |                                                  |
| 4  | CS hold after DS rising                                                | t <sub>CSH</sub> | 0   |     |          | ns       |                                                  |
| 5  | R/W hold after DS rising                                               | t <sub>RWH</sub> | 8   |     |          | ns       |                                                  |
| 6  | Address hold after DS rising                                           | t <sub>ADH</sub> | 8   |     |          | ns       |                                                  |
| 7  | Data setup from DTA Low on Read                                        | t <sub>DDR</sub> | 14  |     |          | ns       | C <sub>L</sub> =60pF                             |
| 8  | Data hold on read                                                      | t <sub>DHR</sub> |     |     | 30       | ns       | C <sub>L</sub> =60pF, R <sub>L</sub> =1K, Note 1 |
| 9  | Data setup on write                                                    | t <sub>WDS</sub> | 8   |     |          | ns       |                                                  |
| 10 | Data hold on write                                                     | t <sub>DHW</sub> | 8   |     |          | ns       |                                                  |
| 11 | Acknowledgment Delay: Reading/Writing Registers Reading/Writing Memory | t <sub>AKD</sub> |     |     | 85<br>70 | ns<br>ns | C <sub>L</sub> =60pF<br>C <sub>L</sub> =60pF     |
| 12 | Acknowledgment Hold Time                                               | t <sub>AKH</sub> |     |     | 12       | ns       | C <sub>L</sub> =60pF, R <sub>L</sub> =1K, Note 1 |

Note 1: High impedance is measured by pulling to mid-rail with R<sub>L</sub> = 1K/1K potential divider, with timing corrected to cancel time taken to discharge C<sub>L</sub>.



Figure 29 - Motorola Non-Multiplexed Bus Timing

Note: There must be a minimum of 30ns between CPU accesses, to allow the MT90869 device to recognize the accesses as separate (i.e. a minimum of 30ns must separate the de-assertion of DTA\_b (to high) and the assertion of CS\_b and/or DS\_b (to initiate the next access).





| <u> DIMENSION</u>                     | I MIN               | MAX         |  |  |  |  |  |
|---------------------------------------|---------------------|-------------|--|--|--|--|--|
| Α                                     | 1.35 (1.55)         | 1.75 (1.97) |  |  |  |  |  |
| A1                                    | 0.30                | 0.50        |  |  |  |  |  |
| A2                                    | 0.75                | 0.85        |  |  |  |  |  |
| D                                     | 15.00 BSC           |             |  |  |  |  |  |
| D1                                    | 12.95               | 13.70       |  |  |  |  |  |
| E                                     | 15.00 BSC           |             |  |  |  |  |  |
| E1                                    | 12.95               | 13.70       |  |  |  |  |  |
| I                                     | 1.0                 | REF.        |  |  |  |  |  |
| J                                     | 1.0                 | REF.        |  |  |  |  |  |
| b                                     | 0.40                | 0.60        |  |  |  |  |  |
| е                                     | 1.00 BSC            |             |  |  |  |  |  |
| N 196                                 |                     |             |  |  |  |  |  |
| 2 LAY                                 | 2 LAYERS (4 LAYERS) |             |  |  |  |  |  |
| · · · · · · · · · · · · · · · · · · · |                     |             |  |  |  |  |  |

Conforms to JEDEC MS - 034 Except dimensions 'A1' and 'b'.

# NOTES:-

- 1. Controlling dimensions are in MM.
- 2. Seating plane is defined by the spherical crown of the solder balls.
- 3. Not to scale.
- 4. Ball arrangement: 14 x 14 array



SIDE VIEW

| © Zarlink Semiconductor 2003 All rights reserved. |         |         |  |  |
|---------------------------------------------------|---------|---------|--|--|
| ISSUE                                             | 1       | 2       |  |  |
| ACN                                               | 211873  | 213916  |  |  |
| DATE                                              | 26Nov01 | 13Jan03 |  |  |
| APPRD.                                            |         |         |  |  |



|                         | Package Code GA                                  |  |
|-------------------------|--------------------------------------------------|--|
| Previous package codes: | Package Outline for 196 Ball<br>PBGA (15 x 15mm) |  |
|                         | GPD00779                                         |  |



# For more information about all Zarlink products visit our Web Site at

www.zarlink.com

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. trading as Zarlink Semiconductor or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's  $I^2C$  components conveys a licence under the Philips  $I^2C$  Patent rights to use these components in an  $I^2C$  System, provided that the system conforms to the  $I^2C$  Standard Specification as defined by Philips.

Zarlink and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.

Copyright 2002, Zarlink Semiconductor Inc. All Rights Reserved.

TECHNICAL DOCUMENTATION - NOT FOR RESALE