

# LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER

QS5935

### **FEATURES**:

- 5V operation
- Five low noise CMOS level outputs
- <500ps output skew, Q0–Q4</li>
- Outputs 3-state and reset while OE/RST low
- PLL disable feature for low frequency testing
- Internal loop filter RC network
- Balanced drive outputs ±36mA
- 80MHz maximum frequency
- Available in QSOP package

### DESCRIPTION

The QS5935 Clock Driver uses an internal phase locked loop (PLL) to lock low skew outputs to a reference clock input. Five outputs are available: Qo–Q4. Careful layout and design ensure <500ps skew between the Qo–Q4. The QS5935 includes an internal RC filter which provides excellent jitter characteristics and eliminates the need for external components. The PLL can also be disabled by the PLL\_EN signal to allow low frequency or DC testing. The QS5935 is designed for use in cost sensitive high-performance computing systems, workstations, multi-board computers, networking hardware, and mainframe systems. Several can be used in parallel or scattered throughout a system for guaranteed low skew, system-wide clock distribution networks. In the QSOP package, the QS5935 clock driver represents the best value in small form factor, high-performance clock management products.

### FUNCTIONAL BLOCK DIAGRAM



INDUSTRIAL TEMPERATURE RANGE

JULY 2000

### **PIN CONFIGURATION**



QSOP TOP VIEW

## ABSOLUTE MAXIMUM RATINGS (1)

| Symbol    | Rating                                | Max.            | Unit |
|-----------|---------------------------------------|-----------------|------|
| AVDD, VDD | Supply Voltage to Ground              | -0.5 to +7      | ٧    |
|           | DC Input Voltage VIN                  | -0.5 to VDD+0.5 | ٧    |
|           | Maximum Power Dissipation (TA = 85°C) | 0.5             | W    |
| Tstg      | Storage Temperature Range             | -65 to +150     | °C   |

#### NOTE:

 Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## CAPACITANCE ( $T_A = 25^{\circ} C$ , f = 1MHz, $V_{IN} = 0V$ ) (1)

| Pins | Тур. | Max. | Unit |
|------|------|------|------|
| CIN  | 3    | 4    | pF   |
| Соит | 4    | 5    | pF   |

#### NOTF:

1. Capacitance is characterized but not tested.

### PIN DESCRIPTION

| Pin Name | I/O | Description                                                                                                                                                                                          |
|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK_IN   | I   | Reference clock input                                                                                                                                                                                |
| FEEDBACK | I   | External feedback provides flexibility for different output frequency relationships                                                                                                                  |
| Q0 -Q4   | 0   | Clock outputs                                                                                                                                                                                        |
| OE/RST   | I   | Output enable/asynchronous reset. Resets all output registers. When 0, all outputs are held in a tri-stated condition. When 1, outputs are enabled.                                                  |
| PLL_EN   | Ι   | When 1, PLL is enabled. When 0, PLL is disabled and the output for Q <sub>0</sub> -Q <sub>4</sub> will be CLK_IN/2 in frequency. This allows the CLK_IN input to be single-stepped for system debug. |
| VDD      | _   | Power supply for output buffers                                                                                                                                                                      |
| AVDD     | _   | Power supply for phase lock loop and other internal circuitries                                                                                                                                      |
| GND      | _   | Ground supply for output buffers                                                                                                                                                                     |
| AGND     | _   | Ground supply for phase lock loop and other internal circuitries                                                                                                                                     |

### DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:

Industrial: TA = -40°C to +85°C, AVDD/VDD = 5.0V  $\pm 10$ %

| Symbol | Parameter              | Conditions                     | Min.       | Тур. | Max. | Unit |
|--------|------------------------|--------------------------------|------------|------|------|------|
| VIH    | Input HIGH Voltage     | Guaranteed Logic HIGH Level    | 2          | _    | _    | ٧    |
| VIL    | Input LOW Voltage      | Guaranteed Logic LOW Level     | _          | _    | 0.8  | V    |
| Vон    | Output HIGH Voltage    | Iон = -36mA                    | VDD - 0.75 | _    | _    | V    |
|        |                        | Іон = -100μΑ                   | VDD - 0.2  | _    | _    | V    |
| Vol    | Output LOW Voltage     | VDD = Min., IOL = 36mA         | _          | _    | 0.45 | V    |
|        |                        | VDD = Min., IOL = 100μA        | _          | _    | 0.2  | V    |
| VH     | Input Hysteresis       | _                              | _          | 100  | _    | mV   |
| loz    | Output Leakage Current | Vout = Vdd or GND,             | _          | _    | ±5   | μА   |
|        |                        | VDD = Max., Outputs Disabled   |            |      |      |      |
| lin    | Input Leakage Current  | VIN = AVDD or GND, AVDD = Max. | _          | _    | ±5   | μΑ   |

## POWER SUPPLY CHARACTERISTICS

| Symbol         | Parameter                           | Test Conditions                        | Тур. | Max. | Unit   |
|----------------|-------------------------------------|----------------------------------------|------|------|--------|
| IDDQ           | Quiescent Power Supply Current      | $VDD = Max., OE/\overline{RST} = LOW,$ | -    | 1    | mA     |
|                |                                     | CLK_IN = LOW, All outputs unloaded     |      |      |        |
| $\Delta I D D$ | Power Supply Current per Input HIGH | VDD = Max., VIN = 3.4V                 | 0.7  | 1.5  | mA     |
| IDDD           | Dynamic Power Supply Current (1)    | VDD = Max., CL = 0pF                   | _    | 0.4  | mA/MHz |

#### NOTE:

### SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| Symbol       | Parameter (1)                                  | Min.         | Тур. | Max.         | Unit |
|--------------|------------------------------------------------|--------------|------|--------------|------|
| tskr         | Output Skew Between Rising Edges, Qo-Q4 (2,3)  | _            | _    | 500          | ps   |
| tskf         | Output Skew Between Falling Edges, Qo-Q4 (2,3) | _            | _    | 500          | ps   |
| tpw          | Pulse Width, Qo-Q4                             | Tcyc/2 - 0.4 | _    | Tcyc/2 + 0.4 | ns   |
| tu           | Cycle-to-Cycle Jitter (2,5)                    | - 0.15       | _    | +0.15        | ns   |
| tpD          | CLK_IN to Feedback Delay (2,6)                 | - 500        | _    | +500         | ps   |
| tlock        | CLK_IN to Phase Lock                           | _            | _    | 10           | ms   |
| tpzh<br>tpzl | Output Enable Time, OE/RST LOW to HIGH (4)     | 0            | _    | 14           | ns   |
| tPHZ<br>tPLZ | Output Disable Time, OE/RST HIGH to LOW (2,4)  | 0            | _    | 14           | ns   |
| tr, tr       | Output Rise/Fall Times, 0.2VDD ~ 0.8VDD (2)    | _            | _    | 2.5          | ns   |
| tr, tr       | Maximum Rise/Fall Times, 0.8V to 2V            | _            | _    | 3            | ns   |
| Fı           | Input Clock Frequency                          | 10           | _    | 80           | MHz  |
| tpwc         | Input Clock Pulse, HIGH or LOW (7)             | 2            |      |              | ns   |
| Dн           | Duty Cycle, CLK_IN (7)                         | 25           | _    | 75           | %    |

#### NOTES:

- 1. See Test Loads and Waveforms for test load and termination.
- 2. This parameter is guaranteed by characterization but not tested.
- 3. Skew specifications apply under identical environments (loading, temperature, VDD, device speed grade).
- 4. Measured in open loop mode PLL\_EN = 0.
- 5. Jitter is characterized using an oscilloscope, Q output at 20MHz. Measurement is taken one cycle after jitter.
- 6. tpp measured at device inputs at 1.5V, Q output at 80MHz.
- 7. Input timing requirements are guaranteed by design but not tested. Where pulse width implied by DH is less than tPwc limit, tPwc limit applies.

<sup>1.</sup> This value is guaranteed but not tested.

## AC TEST LOADS AND WAVEFORMS





#### **ENABLE AND DISABLE TIMES**

TEST CIRCUIT 1 is used for output enable/disable parameters. TEST CIRCUIT 2 is used for all other timing parameters.

# AC TIMING DIAGRAM



#### NOTES:

- 1. AC Timing Diagram applies to  ${\bf Q}$  output connected to FEEDBACK .
- 2. All parameters are measured at 0.5VDD except for tPD, which is measured at 1.5V

### ORDERING INFORMATION





CORPORATE HEADQUARTERS
2975 Stender Way

2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com for Tech Support: logichelp@idt.com (408) 654-6459