# TECHNOLOGY # Y 1, 2, 6 and 8 Channel, 10-Bit Serial I/O Data Acquisition Systems ## **FEATURES** - Programmable Features Unipolar/Bipolar Conversions Differential/Single Ended Multiplexer Configurations - Sample and Holds - Single Supply 5V, 10V or ±5V Operation - Direct 3 or 4 Wire Interface to Most MPU Serial Ports and All MPU Parallel I/O Ports - Analog Inputs Common-Mode to Supply Rails - Resolution 10 Bits - Total Unadjusted Error (A Grade) ± 1/2LSB Over Temp Fast Conversion Time 20μs - Low Supply Current LTC1091 3.5mA Max, 1.5mA Typ LTC1092/3/4 2.5mA Max, 1mA Typ ## DESCRIPTION The LTC1091/2/3/4 10-bit data acquisition systems are designed to provide complete function, excellent accuracy and ease of use when digitizing analog data from a wide variety of signal sources and transducers. Built around a 10-bit, switched capacitor, successive approximation A/D core, these devices include software configurable analog multiplexers and bipolar and unipolar conversion modes as well as on chip sample and holds. On-chip serial ports allow efficient data transfer to a wide range of microprocessors and microcontrollers. These circuits can provide a complete data acquisition system in ratiometric applications or can be used with an external reference in others. The high impedance analog inputs and the ability to operate with reduced spans (below 1V full scale) allow direct connection to sensors and transducers in many applications, eliminating the need for gain stages. An efficient serial port communicates without external hardware to most MPU serial ports and all MPU parallel I/O ports allowing eight channels of data to be transmitted over as few as 3 wires. This, coupled with low power consumption, makes remote location possible and facilitates transmitting data through isolation barriers. Temperature drift of offset, linearity, and full scale error are all extremely low (1ppm/ $^{\circ}$ C typically) allowing all grades to be specified with offset and linearity errors of $\pm 0.5$ LSB maximum over temperature. In addition, the A grade devices are specified with full scale error and total unadjusted error (including the effects of offset, linearity, and full scale errors) of $\pm 0.5$ LSB maximum over temperature. The lower grade has a full scale specification of $\pm 2$ LSB for applications where full scale is adjustable or less critical. ## TYPICAL APPLICATION 9-29 ## **ABSOLUTE MAXIMUM RATINGS** | (Notes 1 and 2) | | |----------------------------------------------------------------|-------------| | Supply Voltage (V <sub>CC</sub> ) to GND or V <sup>-</sup> 12V | Power Diss | | Negative Supply Voltage (V <sup>-</sup> )6V to GND | Operating 1 | | Voltage | LTC1091 | | Analog Reference and LTC1091/2 CS | LTC1091 | | Inputs(V <sup>-</sup> ) $-0.3$ V to V <sub>CC</sub> + 0.3V | Storage Ter | | Digital Inputs (except LTC1091/2 CS) 0.3V to 12V | Lead Tempe | | Digital Outputs $-0.3V$ to $Vcc \pm 0.3V$ | • | | Power Dissipation | 500mW | |---------------------------------------|---------------| | Operating Temperature Range | | | LTC1091-4AC, LTC1091-4C | 40°C to 85°C | | LTC1091-4AM, LTC1091-4M | 55°C to 125°C | | Storage Temperature Range | 65°C to 150°C | | Lead Temperature (Soldering, 10 sec.) | 300°C | ## PACKAGE/ORDER INFORMATION | TOP VIEW | ORDER PART<br>NUMBER | TOP VIEW | ORDER PART<br>NUMBER | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------| | CS T | LTC1091AMJ8<br>LTC1091MJ8<br>LTC1091ACJ8<br>LTC1091CJ8<br>LTC1091ACN8<br>LTC1091CN8 | + IN 2 LTC1092 7 CLK - IN 3 6 DOUT GND 4 5 VREF J PACKAGE N PACKAGE 8 LEAD CERAMIC DIP 8 LEAD PLASTIC DIP | LTC1092AMJ8<br>LTC1092MJ8<br>LTC1092ACJ8<br>LTC1092CJ8<br>LTC1092ACN8<br>LTC1092CN8 | | TOP VIEW CH0 1 16 V <sub>CC</sub> CH1 2 15 CLK CH2 3 14 65 CH3 4 LTC1093 13 D <sub>OUT</sub> CH4 5 12 D <sub>IN</sub> CH5 6 111 V <sub>REF</sub> COM 7 10 AGND J PACKAGE N PACKAGE N PACKAGE 16 LEAD CERAMIC DIP 16 LEAD PLASTIC DIP | LTC1093AMJ<br>LTC1093MJ<br>LTC1093CJ<br>LTC1093CJ<br>LTC1093ACN<br>LTC1093CN | TOP VIEW CHO 1 20 DV CC CH1 2 19 AV CC CH2 3 18 CLK CH3 4 17 CS CH4 5 LTC1094 16 DOUT CH5 6 15 DN CH6 7 14 REF + CH7 8 13 REF - COM 9 12 AGND DGND 10 11 V - J PACKAGE 20 LEAD CERAMIC DIP 20 LEAD PLASTIC DIP | LTC1094AMJ<br>LTC1094MJ<br>LTC1094ACJ<br>LTC1094CJ<br>LTC1094ACN<br>LTC1094CN | ## **PRODUCT GUIDE** | | | CONVERSION | ON MODES | REDUCED SPAN<br>CAPABILITY | ± 5V | | |-------------|------------|------------|----------|------------------------------|------------|---------------------------------------| | PART NUMBER | # CHANNELS | UNIPOLAR | BIPOLAR | (SEPARATE V <sub>REF</sub> ) | CAPABILITY | | | LTC1091 | 2 | • | | | | Pin for pin 10-bit upgrade of ADC0832 | | LTC1092 | 1 | • | | • | | Pin for pin 10-bit upgrade of ADC0831 | | LTC1093 | 6 | • | • | • | • | | | LTC1094 | 8 | • | • | • | • | | # RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | CONDITIONS | LTC1091-4/LT<br>MIN | C1091-4A<br>MAX | UNITS | |--------------------|------------------------------------------------|-----------------------------------|---------------------------------------------------------|-----------------|----------------------------------------| | | Supply Voltage | | 4.5 | 10 | V | | V- | Negative Supply Voltage | V <sub>CC</sub> = 5V<br>LTC1093/4 | - 5.5 | 0 | ٧ | | f | Clock Frequency | V <sub>CC</sub> = 5V | 0.01 | 0.5 | MHz | | tclk | Total Cycle Time | LTC1091 | 15 CLK Cycle | S | | | toyo | Total Gyole i ilito | LTC1092<br>LTC1093/4 | + 2μs<br>12 CLK Cycle<br>+ 2μs<br>18 CLK Cycle<br>+ 2μs | | | | | Hold Time, D <sub>IN</sub> After SCLK1 | V <sub>CC</sub> = 5V | 150 | | ns | | t <sub>hDi</sub> | Setup Time CSI Before CLK1 | V <sub>CC</sub> = 5V | 1 | | μS | | t <sub>su</sub> cs | Setup Time, D <sub>IN</sub> Stable Before CLK1 | V <sub>CC</sub> = 5V | 400 | | ns | | I <sub>suDi</sub> | CLK High Time | V <sub>CC</sub> = 5V | 0.8 | | μS | | t <sub>WHCLK</sub> | CLK Low Time | V <sub>CC</sub> = 5V | 1 | | μS | | twick | CS High Time Between Data Transfer Cycles | V <sub>CC</sub> = 5V | 2 | | μS | | twhcs<br>twcs | CS Low Time During Data Transfer | LTC1091<br>LTC1092<br>LTC1093/4 | 15<br>12<br>18 | | CLK Cycles<br>CLK Cycles<br>CLK Cycles | # CONVERTER AND MULTIPLEXER CHARACTERISTICS (Note 3) | | | | | LTC1091 | -4A | | LTC1091 | -4 | | |-----------------------------------------|----------------------------------------------|---|-----|---------|---------------------------|--------------------|---------|-------|-------| | PARAMETER | CONDITIONS | | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Offset Error | (Note 4) | • | | | ± 0.5 | | | ± 0.5 | LSB | | Linearity Error | (Notes 4 and 5) | • | | | ± 0.5 | | | ± 0.5 | LSB | | Full Scale Error | (Note 4) | • | | | ± 0.5 | | | ± 2.0 | LSB | | Total Unadjusted Error | V <sub>REF</sub> = 5.000V<br>(Notes 4 and 6) | • | | | ± 0.5 | | | | LSB | | Reference Input Resistance | V <sub>REF</sub> = 5V,<br>LTC1092/3/4 | • | 5 | 10 | | 5 | 10 | | kΩ | | Analog and REF Input Range | (Note 7) | | | | (V <sup>-</sup> ) - 0.05\ | $to V_{CC} + 0.05$ | 5V | | ν | | On Channel Leakage Current (Note 8) | On Channel = 5V<br>Off Channel = 0V | • | | | 1 | | | 1<br> | μΔ | | (,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | On Channel = 0V<br>Off Channel = 5V | • | | | - 1 | | | -1 | μΑ | | Off Channel Leakage Current (Note 8) | On Channel = 5V<br>Off Channel = 0V | • | | | -1 | | | -1 | μΑ | | (····································· | On Channel = 0V<br>Off Channel = 5V | • | | | 1 | | | 1 | μA | ## AC CHARACTERISTICS (Note 3) | PARAMETER | CONDITIONS | | LTC1091-4/LTC<br>MIN TYP | 1091-4A<br>MAX | UNITS | |-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Analog Input Sample Time | See Operating Sequence | | 1.5 | | CLK Cycles | | Conversion Time | See Operating Sequence | | 10 | | CLK Cycles | | Delay Time, CLK1 to DOIT Data Valid | See Test Circuits | • | 400 | 850 | ns | | Delay Time, CS1 to D <sub>OUT</sub> Hi-Z | See Test Circuits | • | 180 | 450 | ns | | Delay Time, CLKI to Dour Enabled | See Test Circuits | • | 160 | 450 | ns | | Time Output Data Remains Valid After SCLK | | | 150 | | ns | | | See Test Circuits | • | 90 | 300 | ns | | | See Test Circuits | • | 60 | 300 | ns | | Input Capacitance | Analog Inputs On Channel Off Channel | | 65<br>5 | | pF<br>pF<br>pF | | | Analog Input Sample Time Conversion Time Delay Time, CLKi to D <sub>OUT</sub> Data Valid Delay Time, CSi to D <sub>OUT</sub> Hi-Z Delay Time, CLKi to D <sub>OUT</sub> Enabled Time Output Data Remains Valid After SCLKi D <sub>OUT</sub> Fall Time D <sub>OUT</sub> Rise Time | Analog Input Sample Time Conversion Time Delay Time, CLKI: to D <sub>OUT</sub> Data Valid Delay Time, CSI: to D <sub>OUT</sub> Hi-Z Delay Time, CLKI: to D <sub>OUT</sub> Enabled Time Output Data Remains Valid After SCLKI D <sub>OUT</sub> Fall Time D <sub>OUT</sub> Fall Time See Test Circuits See Test Circuits See Test Circuits Analog Input Sequence | Analog Input Sample Time Conversion Time Delay Time, CLK! to D <sub>OUT</sub> Data Valid Delay Time, CSt to D <sub>OUT</sub> Hi-Z Delay Time, CLK! to D <sub>OUT</sub> Enabled Time Output Data Remains Valid After SCLK! D <sub>OUT</sub> Fall Time D <sub>OUT</sub> Rise Time Input Capacitance See Operating Sequence See Test Circuits Delay Time, CLK! to D <sub>OUT</sub> Enabled See Test Circuits Analog Input Son Channel Off Channel | PARAMETER CONDITIONS MIN TYP Analog Input Sample Time See Operating Sequence 1.5 Conversion Time See Operating Sequence 10 Delay Time, CLKI to D <sub>OUT</sub> Data Valid See Test Circuits 400 Delay Time, CSI to D <sub>OUT</sub> Hi-Z See Test Circuits 180 Delay Time, CLKI to D <sub>OUT</sub> Enabled See Test Circuits 160 Time Output Data Remains Valid After SCLKI 150 D <sub>OUT</sub> Fall Time See Test Circuits 90 D <sub>OUT</sub> Rise Time See Test Circuits 60 Input Capacitance Analog Inputs On Channel Off Channel 65 | Analog Input Sample Time See Operating Sequence 1.5 Conversion Time See Operating Sequence 10 Delay Time, CLK1 to D <sub>OUT</sub> Data Valid See Test Circuits 400 850 Delay Time, CS1 to D <sub>OUT</sub> Hi-Z See Test Circuits 180 450 Delay Time, CLK1 to D <sub>OUT</sub> Enabled See Test Circuits 160 450 Time Output Data Remains Valid After SCLK1 150 150 D <sub>OUT</sub> Fall Time See Test Circuits 90 300 D <sub>OUT</sub> Rise Time See Test Circuits 60 300 Input Capacitance Analog Inputs On Channel Off Channel 65 | ## DIGITAL AND DC ELECTRICAL CHARACTERISTICS (Note 3) | | | | | LTC1 | 091-4/LTC1 | 091-4A | UNITS V V μA μA V | |------------------|---------------------------|----------------------------------------------------------------------------------------------|---|------|------------|------------|------------------------| | SYMBOL | PARAMETER | PARAMETER CONDITIONS | | | | | UNITS | | V <sub>IH</sub> | High Level Input Voltage | V <sub>CC</sub> = 5.25V | • | 2.0 | | | ٧ | | VIL | Low Level Input Voltage | V <sub>CC</sub> = 4.75V | • | | | 0.8 | V | | I <sub>IH</sub> | High Level Input Current | $V_{IN} = V_{CC}$ | • | | | 2.5 | μА | | l <sub>IL</sub> | Low Level Input Current | V <sub>IN</sub> = 0V | • | | | - 2.5 | μА | | V <sub>OH</sub> | High Level Output Voltage | $V_{CC} = 4.75V$ , $I_O = 10\mu A$<br>$I_O = 360\mu A$ | • | 2.4 | 4.7<br>4.0 | | V | | V <sub>OL</sub> | Low Level Output Voltage | $V_{CC} = 4.75V, I_{O} = 1.6mA$ | • | | | 0.4 | V | | l <sub>oz</sub> | Hi-Z Output Leakage | $V_{OUT} = V_{CC}, \overline{CS} \text{ High}$<br>$V_{OUT} = 0V, \overline{CS} \text{ High}$ | • | | | 3<br>-3 | μA<br>μA | | SOURCE | Output Source Current | V <sub>OUT</sub> = 0V | | | - 10 | | mA | | ISINK | Output Sink Current | V <sub>OUT</sub> = V <sub>CC</sub> | | | 10 | | mA | | Icc | Positive Supply Current | CS High, LTC1091<br>CS High, REF+ Open, LTC1092/3/4 | • | | 1.5<br>1.0 | 3.5<br>2.5 | mA<br>mA | | I <sub>REF</sub> | Reference Current | V <sub>REF</sub> = 5V, LTC1092/3/4 | • | | 0.5 | 1.0 | mA | | 1- | Negative Supply Current | CS High, V = - 5V, LTC1093/4 | • | | 1 | 50 | μΑ | **Note 1:** Absolute maximum ratings are those values beyond which the life of a device may be impaired. Note 2: All voltage values are with respect to ground with DGND, AGND, GND and REF<sup>-</sup> wired together (unless otherwise noted). REF<sup>-</sup> is internally connected to the AGND pin on the LTC1093. DGND, AGND, REF<sup>-</sup> and V<sup>-</sup> are internally connected to the GND pin on the LTC1091/2. **Note 3:** $V_{CC} = 5V$ , $V_{REF} + = 5V$ , $V_{REF} - = 0V$ , $V^- = 0V$ for unipolar mode and -5V for bipolar mode, CLK = 0.5MHz unless otherwise specified. The $\bullet$ indicates specs which apply over the full operating temperature range; all other limits and typicals $T_A = 25^{\circ}C$ . **Note 4:** These specs apply for both unipolar (LTC1091-4) and bipolar (LTC1093/4 only) modes. In bipolar mode, one LSB is equal to the bipolar input span ( $2V_{REF}$ ) divided by 1024. For example, when $V_{REF} = 5V$ , 1LSB bipolar) = 2(5V)/1024 = 9.77mV. Note 5: Linearity error is specified between the actual end points of the A/D transfer curve. Note 6: Total unadjusted error includes offset, full scale, linearity, multiplexer and hold step errors. Note 7: Two on-chip diodes are tied to each reference and analog input which will conduct for reference or analog input voltages one diode drop below V $^-$ or one diode drop above V $_{\rm CC}$ . Be careful during testing at low V $_{\rm CC}$ levels (4.5V), as high level reference or analog inputs (5V) can cause this input diode to conduct, especially at elevated temperatures, and cause errors for inputs near full-scale. This spec allows 50mV forward bias of either diode. This means that as long as the reference or analog input does not exceed the supply voltage by more than 50mV, the output code will be correct. To achieve an absolute 0V to 5V input voltage range will therefore require a minimum supply voltage of 4.950V over initial tolerance, temperature variations and loading. Note 8: Channel leakage current is measured after the channel selection. ## **TEST CIRCUITS** #### On and Off Channel Leakage Current # Voltage Waveforms for D<sub>OUT</sub> Delay Time, t<sub>dDO</sub> #### Load Circuit for t<sub>dis</sub> and t<sub>en</sub> #### Load Circuit for tdDO, tr, and tf ## Voltage Waveforms for $D_{OUT}$ Rise and Fall Times, $t_{\rm f}, t_{\rm f}$ #### Voltage Waveforms for tdis NOTE 1: WAVEFORM 1 IS FOR AN OUTPUT WITH INTERNAL CONDITIONS SUCH THAT THE OUTPUT IS HIGH UNLESS DISABLED BY THE OUTPUT CONTROL. NOTE 2: WAVEFORM 2 IS FOR AN OUTPUT WITH INTERNAL CONDITIONS SUCH THAT THE OUTPUT IS LOW UNLESS DISABLED BY THE OUTPUT CONTROL. # ## **TEST CIRCUITS** #### Voltage Waveforms for ten ## PIN FUNCTIONS LTC1091/2 | LTC1091# | LTC1092# | PIN | FUNCTION | DESCRIPTION | |----------|----------|-------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | ĈŜ | Chip Select Input | A logic low on this input enables the LTC1091/2. | | 2,3 | , | CH0, CH1 | Analog Inputs | These inputs must be free of noise with respect to GND. | | , | 2,3 | IN+.IN- | Analog Inputs | These inputs must be free of noise with respect to GND. | | 4 | 4 | GND | Analog Ground | GND should be tied directly to an analog ground plane. | | 5 | 1 | D <sub>IN</sub> | Digital Data Input | The multiplexer address is shifted into this input. | | | 5 | V <sub>REF</sub> | Reference input | The reference input defines the span of the A/D converter and must be kept free of noise with respect to AGND. | | 6 | 6 | D <sub>OUT</sub> | Digital Data Output | The A/D conversion result is shifted out of this output. | | 7 | 7 | CĽK | Shift Clock | This clock synchronizes the serial data transfer. | | 8 | 1 ' | V <sub>CC</sub> (V <sub>REF</sub> ) | Positive Supply and | This pin provides power and defines the span of the A/D converter. It must be kept | | " | | -CC (- NEF) | Reference Voltage | free of noise and ripple by bypassing directly to the analog ground plane. | | | 8 | V <sub>CC</sub> | Positive Supply<br>Voltage | This pin provides power to the A/D converter. It must be kept free of noise and ripple by bypassing directly to the analog ground plane. | ## PIN FUNCTIONS LTC1093/4 | LTC1093# | LTC1094# | PIN | FUNCTION | DESCRIPTION | |--------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16 | 1-8<br>9<br>10<br>11<br>12<br>13,14<br>15<br>16<br>17<br>18 | PIN CH0-CH5 CH0-CH7 COM DGND V- AGND VREF REF+, REF - DIN DOUT CS CLK VCC | FUNCTION Analog Inputs Analog Inputs Common Digital Ground Negative Supply Analog Ground Reference Input Reference Input Data Input Digital Data Output Chip Select Input Shift Clock Positive Supply | The analog inputs must be free of noise with respect to AGND. The analog inputs must be free of noise with respect to AGND. The common pin defines the zero reference point for all single ended inputs. It must be free of noise and is usually tied to the analog ground plane. This is the ground for the internal logic. Tie to the ground plane. Tie V - to most negative potential in the circuit. (Ground in single supply applications.) AGND should be tied directly to the analog ground plane. The reference input must be kept free of noise with respect to AGND. The reference input must be kept free of noise with respect to AGND. The A/D configuration word is shifted into this input. The A/D conversion result is shifted out of this output. A logic low on this input enables the LTC1093/4. This clock synchronizes the serial data transfer. This supply must be kept free of noise and ripple by bypassing directly to the | | | 19, 20 | AV <sub>CC</sub> , DV <sub>CC</sub> | Positive Supply | analog ground plane. This supply must be kept free of noise and ripple by bypassing directly to the analog ground plane. AV $_{\rm CC}$ and DV $_{\rm CC}$ should be tied together on the LTC1094 | ## **BLOCK DIAGRAM** (Pin numbers refer to LTC1094) ## TYPICAL PERFORMANCE CHARACTERISTICS LTC1091-4 <sup>\*</sup>MAXIMUM CLK FREQUENCY REPRESENTS THE HIGHEST FREQUENCY AT WHICH CLK CAN BE OPERATED (WITH 50% DUTY CYCLE) WHILE STILL PROVIDING 100ns SETUP TIME FOR THE DEVICE RECEIVING THE $D_{QUT}$ DATA. <sup>\*\*</sup>AS THE CLK FREQUENCY IS DECREASED FROM 500kHz, MINIMUM CLK FREQUENCY (AERROR ≤ 0, 1LSB) REPRESENTS THE FREQUENCY AT WHICH A 0, 1LSB SHIFT IN ANY CODE TRANSITION FROM ITS 500kHz VALUE IS FIRST DETECTED. Sample and Hold Acquisition Time vs Source Resistance # TYPICAL PERFORMANCE CHARACTERISTICS Maximum Filter Resistor vs Cycle <sup>\*\*\*</sup>AS THE CLK FREQUENCY AND SOURCE RESISTANCE ARE INCREASED, MAXIMUM CLK FREQUENCY (ΔERROR ≤ 0.1158) REPRESENTS THE FREQUENCY AT WHICH A 0.1158 SHIFT IN ANY CODE TRANSITION FROM ITS 500kHz, OQ VALUE IS FIRST DETECTED <sup>\*\*\*\*</sup> MAXIMUM RFILTER REPRESENTS THE FILTER RESISTOR VALUE AT WHICH A 0.1LSB CHANGE IN FULL-SCALE ERROR FROM ITS VALUE AT RFILTER = 0 IS FIRST DETECTED. ## TYPICAL PERFORMANCE CHARACTERISTICS ## TYPICAL PERFORMANCE CHARACTERISTICS ## APPLICATIONS INFORMATION The LTC1091-4 are data acquisition components which contain the following functional blocks: - 1. 10-bit successive approximation A/D converter - 2. Analog multiplexer (MUX) - 3. Sample and hold (S/H) - 4. Synchronous, half duplex serial interface - 5. Control and timing logic #### **DIGITAL CONSIDERATIONS** #### 1. Serial Interface The LTC1091/3/4 communicates with microprocessors and other external circuitry via a synchronous, half duplex, four wire serial interface while the LTC1092 uses a three wire interface (see Operating Sequence). The clock (CLK) synchronizes the data transfer with each bit being transmitted on the falling CLK edge and captured on the rising CLK edge in both transmitting and receiving systems. The LTC1091/3/4 first receives input data and then transmits back the A/D conversion result (half duplex). Because of the half duplex operation, $D_{IN}$ and $D_{OUT}$ may be tied together allowing transmission over just 3 wires: $\overline{CS}$ , CLK and DATA ( $D_{IN}/D_{OUT}$ ). Data transfer is initiated by a falling chip select $(\overline{CS})$ signal. After $\overline{CS}$ falls the LTC1091/3/4 looks for a start bit. After the start bit is received, a 3-bit input word (6-bits for the LTC1093/4) is shifted into the D<sub>IN</sub> input which configures the LTC1091/3/4 and starts the conversion. After one null bit, the result of the conversion is output on the Dour line. At the end of the data exchange $\overline{CS}$ should be brought high. This resets the LTC1091/3/4 in preparation for the next data exchange. The LTC1092 does not require a configuration input word and has no $D_{IN}$ pin. A falling $\overline{CS}$ initiates data transfer as shown in the LTC1092 operating sequence. After $\overline{CS}$ falls, the first CLK pulse enables $D_{OUT}$ . After one null bit, the A/D conversion result is output on the $D_{OUT}$ line. Bringing $\overline{CS}$ high resets the LTC1092 for the next data exchange. ### 2. Input Data Word The LTC1092 requires no $D_{IN}$ word. It is permanently configured to have a single differential input and to operate in unipolar mode. The conversion result is output on the $D_{OUT}$ line is MSB first sequence, followed by LSB sequence providing easy interface to MSB or LSB first serial ports. The following discussion applies to the configuration of the LTC1091/3/4. The LTC1091/3/4 clocks data into the D<sub>IN</sub> input on the rising edge of the clock. The input data words are defined as follows: LTC1091 Operating Sequence Example: Differential Inputs (CH1 + , CH0 - ) #### MSB First Data (MSBF = 1) #### LSB First Data (MSBF = 0) #### LTC1092 Operating Sequence LTC1093/4 Operating Sequence Example: Differential Inputs (CH4 + , CH5 - ), Unipolar Mode #### MSB First Data (MSBF = 1) #### LSB First Data (MSBF = 0) #### Start Bit The first "logical one" clocked into the DIN input after CS goes low is the start bit. The start bit initiates the data Transfer. The LTC1091/3/4 will ignore all leading zeros which precede this logical one. After the start bit is received, the remaining bits of the input word will be clocked in. Further inputs on the DIN pin are then ignored until the next CS cycle. #### Multiplexer (MUX) Address The bits of the input word following the START bit assign the MUX configuration for the requested conversion. For a #### LTC1093 Channel Selection | A | AUX ADDR | ESS | | DIFF | ERENT | IAL CH | ANNEL | SELEC | TION | |--------------|--------------|----------|----------|------|-------|--------|-------|-------|------| | SGL/<br>DIFF | ODD/<br>SIGN | SEL<br>1 | ECT<br>0 | 0 | 1 | 2_ | 3 | 4 | 5 | | 0 | 0 | 0 | 0 | + | | | | | | | 0 | 0 | 0 | 1 | | | + | - | | | | 0 | 0 | 1 | 0 | | | | | + | | | 0 | 0 | 1 | 1 | | | NOT | USED | | | | 0 | 1 | 0 | 0 | - | + | | | | | | 0 | 1 | 0 | 1 | | | | + | | | | 0 | 1 | 1 | 0 | | | | | _ | +_ | | 0 | 1 | 1 | 1 | | | NOT | USED | | | | N | MUX ADDRESS | | | | | ENDEI | CHA | NNEL | SELE | CTION | |--------------|--------------|----------|----------|---|---|-------|------|------|------|-------| | SGL/<br>DIFF | ODD/<br>SIGN | SEL<br>1 | ECT<br>0 | 0 | 1 | 2 | 3 | 4 | 5 | COM | | 1 | 0 | 0 | 0 | + | | | | | | | | 1 | 0 | 0 | 1 | | | + | | | | - | | 1 | 0 | 1 | 0 | | | | | + | | _ | | 1 | 0 | 1 | 1 | | • | ı | NOTU | SED | | | | 1 | 1 | 0 | 0 | | + | | | | | _ | | 1 | 1 | 0 | 1 | | | | + | | | _ | | 1 | 1 | 1 | 0 | | | | | | + | _ | | 1 | 1 | 1 | 1 | | | ) | NOTU | SED | - | | given channel selection, the converter will measure the voltage between the two channels indicated by the + and signs in the selected row of the following tables. In single ended mode, all input channels are measured with respect to GND on the LTC1091 and COM on the LTC1093/4. #### LTC1091 Channel Selection | | MUX A | DRESS | CHAN | NEL# | GND | |----------------|--------------|--------------|------|------|-----| | | SGL/<br>DIFF | ODD/<br>SIGN | 0 | 1 | | | | 1 | 0 | + | | | | ded MUX mode | 1 | 1 | | + | | | | 0 | 0 | + | - | | | ntial MUX mode | 0 | 1 | _ | + | | Single-end Different #### LTC1094 Channel Selection | M | UX ADDI | RESS | | DI | FFER | ENTI/ | L CH | ANNE | L SEL | ECTIC | M | |--------------|--------------|----------|---------------|----|------|-------|------|------|-------|-------|---| | SGL/<br>DIFF | ODD/<br>SIGN | SEL<br>1 | SELECT<br>1 0 | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | 0 | 0 | 0 | 0 | + | - | | | | | | | | 0 | 0 | 0 | 1 | | | + | - | | | | | | 0 | 0 | 1 | 0 | | | | | + | | | | | 0 | 0 | 1 | 1 | | | | | | | + | | | 0 | 1 | 0 | 0 | - | + | | | | | | | | 0 | 1 | 0 | 1 | | | _ | + | | | | | | 0 | 1 | 1 | 0 | | | | | | + | | | | 0 | 1 | 1 | 1 | | | | | | | - | + | | M | MUX ADDRESS | | | | SINGLE ENDED CHANNEL SELECTION | | | | | | | | |--------------|--------------|----------|----------|---|--------------------------------|---|---|---|---|---|---|-----| | SGL/<br>DIFF | ODD/<br>SIGN | SEL<br>1 | ECT<br>0 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | сом | | 1 | 0 | 0 | 0 | + | | | | | | | | | | 1 | 0 | 0 | 1 | | | + | | | | | | - | | 1 | 0 | 1 | 0 | | | | | + | | | | - | | 1 | 0 | 1 | 1 | | | | | | | + | | - | | 1 | 1 | 0 | 0 | | + | | | | | | | - | | 1 | 1 | 0 | 1 | | | | + | | | _ | | | | 1 | 1 | 1 | 0 | | | | | | + | | | _ | | 1 | 1 | 1 | 1 | | | | | | | | + | - | ### MSB First/LSB First (MSBF) The output data of the LTC1091/3/4 is programmed for MSB first or LSB first sequence using the MSBF bit. When the MSBF bit is a logical one, data will appear on the Dout line in MSB first format. Logical zeros will be filled in indefinitely following the last data bit to accommodate longer word lengths required by some microprocessors. When the MSBF bit is a logical zero, LSB first data will follow the normal MSB first data on the Dout line. (See operating sequence). ## Unipolar/Bipolar (UNI) The UNI bit of the LTC1093/4 determines whether the conversion will be unipolar or bipolar. When UNI is a logical one, a unipolar conversion will be performed on the selected input voltage. When UNI is a logical zero, a bipolar conversion will result. The input span and code assignment for each conversion type are shown in the figures below. The LTC1091/2 are permanently configured for unipolar mode. ## Unipolar Output Code (UNI = 1) | OUTPUT CODE | INPUT VOLTAGE | INPUT VOLTAGE<br>(V <sub>REF</sub> = 5V) | |-------------|----------------------------------------------------|------------------------------------------| | 11111111111 | V <sub>REF</sub> - 1LSB<br>V <sub>REF</sub> - 2LSB | 4.9951V<br>4.9902V | | • | : | | | 0000000001 | 1LSB<br>0V | 0.0049V<br>0V | ## Bipolar Output Code (UNI = 0) LTC1093/4 Only | OUTPUT CODE | INPUT VOLTAGE | INPUT VOLTAGE<br>(V <sub>REF</sub> = 5V) | | | | |-------------|------------------------------|------------------------------------------|--|--|--| | 0111111111 | V <sub>REF</sub> 1LSB | 4.9902V | | | | | 0111111110 | V <sub>REF</sub> – 2LSB | 4.9805V | | | | | • | • | • | | | | | • | • | • | | | | | • | • | • | | | | | 0000000001 | 1LSB | 0.0098V | | | | | 0000000000 | 0V | 0V | | | | | 1111111111 | - 1LSB | - 0.0098V | | | | | 1111111110 | -2LSB | - 0.0195V | | | | | • | • | • | | | | | • | • | • | | | | | • | • | • | | | | | 1000000001 | - (V <sub>REF</sub> ) + 1LSB | - 4.9902V | | | | | 1000000000 | -(V <sub>REF</sub> ) | - 5.000V | | | | #### Unipolar Transfer Curve (UNI = 1) ## Bipolar Transfer Curve (UNI = 0) LTC1093/4 Only ### 3. Accommodating Microprocessors with Different Word Lengths The LTC1091/3/4 will fill zeroes indefinitely after the transmitted data until CS is brought high. At that time the D<sub>OUT</sub> line is disabled. This makes interfacing easy to MPU serial ports with different transfer increments including 4 bits (e.g., COP400) and 8 bits (e.g., SPI and MICROWIRE/PLUS). Any word length can be accommodated by the correct positioning of the start bit in the LTC1091 input word. Figure 1 shows examples of LTC1091 input and output words for 4-bit and 8-bit processors. A complete data exchange can be implemented with two 4-bit MPU outputs and three inputs in 4-bit systems and one 8-bit output and two inputs in 8-bit systems. The resulting data winds up left justified in the MPU with zeroes automatically filled in the unused low order bits by the LTC1091. In section 5 another example is given using the MC68HC05C4 which eliminates one 8-bit transfer and positions data right justified inside the MPU. #### 4. Operation with DIN and DOUT Tied Together The LTC1091/3/4 can be operated with $D_{IN}$ and $D_{OUT}$ tied together. This eliminates one of the lines required to communicate to the MPU. Data is transmitted in both directions on a single wire. The processor pin connected to this data line should be configurable as either an input or an output. The LTC1091, for example, will take control of the data line and drive it low on the 4th falling CLK edge after the start bit is received (see Figure 2). Therefore the processor port line must be switched to an input before this happens, to avoid a conflict. In the next section, an example is made of interfacing the LTC1091 with $D_{\text{IN}}$ and $D_{\text{OUT}}$ tied together to the Intel 8051 MPU. Figure 1. LTC1091 Input and Output Word Arrangements for 4-Bit and 8-Bit Serial Port Microprocessors Figure 2. LTC1091 Operation with DIN and DOUT Tied Together ## 5. Microprocessor Interfaces The LTC1091-4 can interface directly (without external hardware) to most popular microprocessor (MPU) synchronous serial formats (see Table 1). If an MPU without a dedicated serial port is used, then 3 or 4 of the MPU's parallel port lines can be programmed to form the serial link to the LTC1091-4. Included here are one serial interface example and one example showing a parallel port programmed to form the serial interface. Table 1. Microprocessors with Hardware Serial Interfaces Compatible with the LTC1091-4 | PART NUMBER | TYPE OF INTERFACE | |-----------------------|-------------------| | Motorola | | | MC6805S2, S3 | SPI | | MC68HC11 | SPI | | MC68HC05 | SPI | | RCA | | | CDP68HC05 | SPI | | Hitachi | | | HD6305 | SCI Synchronous | | HD63705 | SCI Synchronous | | HD6301 | SCI Synchronous | | HD63701 | SCI Synchronous | | HD6303 | SCI Synchronous | | HD64180 | CSI/O | | National Semiconducto | У | | COP400 Family | MICROWIRE† | | COP800 Family | MICROWIRE/PLUS† | | NS8050U | MICROWIRE/PLUS | | HPC16000 Family | MICROWIRE/PLUS | | Texas Instruments | | | TMS7002 | Serial Port | | TMS7042 | Serial Port | | TMS70C02 | Serial Port | | TMS70C42 | Serial Port | | TMS32011* | Serial Port | | TMS32020 | Serial Port | <sup>\*</sup>Requires external hardware †MICROWIRE and MICROWIRE/PLUS are trademarks of National Semiconductor Corp. #### Motorola SPI (MC68HC05C4, MC68HC11) The MC68HC05C4 has been chosen as an example of an MPU with a dedicated serial port. This MPU transfers data MSB first and in 8-bit increments. With two 8-bit transfers, the A/D result is read into the MPU. The first 8-bit transfer sends the D<sub>IN</sub> word to the LTC1091 and clocks B9 and B8 of the A/D conversion result into the processor. The sec- ond 8-bit transfer clocks the remaining bits, B7 through B0. into the MPU. ANDing the first MPU received byte with 03 Hex clears the 6 most significant bits. Notice how the position of the start bit in the first MPU transmit word is used to position the A/D result right justified in two memory locations. #### Data Exchange Between LTC1091 and MC68HC05C4 # Hardware and Software Interface to Motorola MC68HC95C4 Microcontroller D<sub>OUT</sub> from LTC1091 stored in MC68HC05C4 RAM | טטטן ווטווו בו כונ | פו כו | iton | <del>c</del> u i | 11 141 | COC | по | 0504 | DAM | • | |--------------------|-------|------|------------------|--------|-----|-----|------|-----|--------| | | | | | | | | MS | | | | Location A | 0 | 0 | 0 | 0 | 0 | 0 | B9 | B8 | byte 1 | | | | | | | | | | LSB | | | Location A + 1 | В7 | ' B( | 3 B | 5 B | 4 B | 3 B | 2 B1 | B0 | byte 2 | | LABEL | MNEMONIC | COMMENTS | |-------|----------|----------------------------------------------------------------------| | START | BCLRn | Bit 0 Port C goes low (CS goes low) | | | LDA | Load LTC1090 D <sub>IN</sub> word into Acc. | | | STA | Load LTC1090 Din word into SPI from Acc. | | | | Transfer begins. | | | TST | Test status of SPIF | | | BPL | Loop to previous instruction if not done with transfer | | | LDA | | | | LDA | Load contents of SPI data register into Acc. (D <sub>OUT</sub> MSBs) | | | STA | Start next SPI cycle | | | AND | Clear 6 MSBs of first Dour word | | | STA | Store in memory location A (MSBs) | | | TST | Test status of SPIF | | | BPL | | | | DPL | Loop to previous instruction if not done<br>with transfer | | | BSETn | Set B0 of Port C (CS goes high) | | | LDA | Load contents of SPI data register into | | | | Acc. (DONT LSBs) | | | STA | Store in memory location A + 1 (LSBs) | ## Interfacing to the Parallel Port of the Intel 8051 Family The Intel 8051 has been chosen to demonstrate the interface between the LTC1091 and parallel port microprocessors. Normally the $\overline{\text{CS}}$ , SCLK and D<sub>IN</sub> signals would be generated on 3 port lines and the DOUT signal read on a 4th port line. This works very well. However, we will demonstrate here an interface with the $D_{\mbox{\scriptsize IN}}$ and $D_{\mbox{\scriptsize OUT}}$ of the LTC1091 tied together as described in section 4. This saves one wire. The 8051 first sends the start bit and MUX address to the LTC1091 over the data line connected to P1.2. Then P1.2 is reconfigured as an input (by writing to it a one) and the 8051 reads back the 10-bit A/D result over the same data line. DOUT from LTC1091 stored in 8051 RAM | | MSI | 3 _ | | | | | | | |-----|------------|-----|----|----|------------|----|------------|----| | R2 | <b>B</b> 9 | B8 | B7 | B6 | <b>B</b> 5 | B4 | <b>B</b> 3 | B2 | | LSB | | | | | | | | | | R3 | В1 | B0 | 0 | 0 | 0 | 0 | 0 | _0 | Figure 3. Several LTC1094s Sharing One 3 Wire Serial Interface #### **Sharing the Serial Interface** The LTC1094 can share the same 2 or 3 wire serial interface with other peripheral components or other LTC1094s (see Figure 3). In this case, the $\overline{\text{CS}}$ signals decide which LTC1094 is being addressed by the MPU. #### **ANALOG CONSIDERATIONS** #### 1. Grounding The LTC1091-4 should be used with an analog ground plane and single point grounding techniques. The AGND pin (GND on the LTC1091/2) should be tied directly to this ground plane. The DGND pin of the LTC1093/4 can also be tied directly to this ground plane because minimal digital noise is generated within the chip itself. The $V_{CC}$ pin should be bypassed to the ground plane with a $4.7\mu F$ tantalum with leads as short as possible. AV<sub>CC</sub> and DV<sub>CC</sub> should be tied together on the LTC1094. The V<sup>-</sup> pin (LTC1093/4) should be bypassed with a $0.1\mu F$ ceramic disk. For single supply applications, V<sup>-</sup> can be tied to the ground plane. It is also recommended that the REF<sup>-</sup> pin and the COM pin be tied directly to the ground plane. All analog inputs should be referenced directly to the single point ground. Digital inputs and outputs should be shielded from and/or routed away from the reference and analog circuitry. Figure 4 shows an example of an ideal LTC1091 ground plane design for a two sided board. Of course this much ground plane will not always be possible, but users should strive to get as close to this ideal as possible. #### 2. Bypassing For good performance, $V_{CC}$ must be free of noise and ripple. Any changes in the $V_{CC}$ voltage with respect to analog ground during a conversion cycle can induce errors or noise in the output code. Because the $V_{CC}$ ( $V_{REF}$ ) pin of the LTC1091 defines the voltage span of the A/D converter, its bypassing is especially important. $V_{CC}$ noise and ripple can be kept below 1mV by bypassing the $V_{CC}$ pin directly to the analog ground plane with a $4.7\mu F$ tantalum with leads as short as possible. A $V_{CC}$ and D $V_{CC}$ should be tied together on the LTC1094. Figures 5 and 6 show the effects of good and poor $V_{CC}$ bypassing. Figure 4. Example Ground Plane for the LTC1091 T LINEAR 9-48 ### 3. Analog Inputs Because of the capacitive redistribution A/D conversion techniques used, the analog inputs of the LTC1091-4 have capacitive switching input current spikes. These current spikes settle quickly and do not cause a problem. However, if large source resistances are used or if slow settling op amps drive the inputs, care must be taken to insure that the transients caused by the current spikes settle completely before the conversion begins. #### **Source Resistance** The analog inputs of the LTC1091-4 look like a 60pF capacitor ( $C_{IN}$ ) is series with a 500 $\Omega$ resistor ( $R_{ON}$ ) as shown in Figure 7. $C_{IN}$ gets switched between the selected "+" and "-" inputs once during each conversion cycle. Large external source resistors and capacitances will slow the settling of the inputs. It is important that the overall RC time constants be short enough to allow the analog inputs to completely settle within the allowed time. ## "+" Input Settling This input capacitor is switched onto the "+" input during the sample phase (tsMPL, see Figure 8). The sample phase is the 1 1/2 CLK cycles before the conversion starts. The voltage on the "+" input must settle completely within this sample time. Minimizing $R_{SOURCE}^+$ and C1 will improve the input settling time. If large "+" input source resistance must be used, the sample time can be increased by using a slower CLK frequency. With the minimum possible sample time of $3\mu s$ , $R_{SOURCE}^+ < 2k$ and C1 < 20pF will provide adequate settling. Figure 5. Poor $V_{CC}$ Bypassing. Noise and Ripple Can Cause A/D Errors Figure 6. Good $V_{CC}$ Bypassing Keeps Noise and Ripple On $V_{CC}$ Below 1mV Figure 7. Analog Input Equivalent Circuit #### "-" Input Settling At the end of the sample phase the input capacitor switches to the "-" input and the conversion starts (see Figure 8). During the conversion, the "+" input voltage is effectively "held" by the sample and hold and will not affect the conversion result. However, it is critical that the "-" input voltage settle completely during the first CLK cycle of the conversion time and be free of noise. Minimizing RSOURCE and C2 will improve settling time. If large "-" input source resistance must be used, the time allowed for settling can be extended by using a slower CLK frequency. At the maximum CLK rate of 500kHz, RSOURCE $^-$ <1k $\Omega$ and C2 <20pF will provide adequate settling. #### Input Op Amps When driving the analog inputs with an op amp it is important that the op amp settle within the allowed time (see Figure 8). Again, the "+" and "-" input sampling times can be extended as described above to accommodate slower op amps. Most op amps including the LT1006 and LT1013 single supply op amps, can be made to settle well even with the minimum settling windows of $3\mu s$ ("+" input) and $2\mu s$ ("-" input) which occur at the maximum clock rate of 500kHz. Figures 9 and 10 show examples of adequate and poor op amp settling. Figure 8. "+" and "-" Input Settling Windows Figure 9. Adequate Settling of Op Amp Driving Analog Input Figure 10. Poor Op Amp Settling Can Cause A/D Errors ## **RC Input Filtering** It is possible to filter the inputs with an RC network as shown in Figure 11. For large values of $C_F$ (e.g., $1_\mu F$ ), the capacitive input switching currents are averaged into a net DC current. Therefore, a filter should be chosen with a small resistor and large capacitor to prevent DC drops across the resistor. The magnitude of the DC current is approximately $I_{DC}=60 pF \times V_{IN}/t_{CYC}$ and is roughly proportional to $V_{IN}$ . When running at the minimum cycle time of $32\mu s$ , the input current equals $9\mu A$ at $V_{IN}=5 V$ . In this case, a filter resistor of $50\Omega$ will cause 0.1LSB of full-scale error. If a larger filter resistor must be used, errors can be eliminated by increasing the cycle time as shown in the typical curve of Maximum Filter Resistor vs Cycle Time. #### Input Leakage Current Input leakage currents can also create errors if the source resistance gets too large. For instance, the maximum input leakage specification of $1\mu A$ (at $125^{\circ}C$ ) flowing through a source resistance of $1k\Omega$ will cause a voltage drop of 1mV or 0.2LSB. This error will be much reduced at lower temperatures because leakage drops rapidly (see typical curve of Input Channel Leakage Current vs Temperature). #### 4. Sample and Hold #### Single Ended Inputs The LTC1091, LTC1093 and LTC1094 provide a built-in sample and hold (S&H) function for signals acquired in the single ended mode. This sample and hold allows conversion of rapidly varying signals (see typical curve of S&H Acquisition Time vs Source Resistance). The input voltage is sampled during the t<sub>SMPL</sub> time as shown in Figure 8. The sampling interval begins as the bit preceding the MSBF bit is shifted in and continues until the falling CLK edge after the MSBF bit is received. On this falling edge, the S&H goes into hold mode and the conversion begins. Figure 11. RC Input Filtering #### **Differential Inputs** With differential inputs, the A/D no longer converts just a single voltage but rather the difference between two voltages. In this case, the voltage on the selected "+" input is still sampled and held and therefore may be rapidly time varying just as in single ended mode. However, the voltage on the selected "-" input must remain constant and be free of noise and ripple throughout the conversion time. Otherwise, the differencing operation may not be performed accurately. The conversion time is 10 CLK cycles. Therefore, a change in the "-" input voltage during this interval can cause conversion errors. For a sinusoidal voltage on the "-" input this error would be: $$V_{ERROR(MAX)} = V_{PEAK} \times 2 \times \pi \times f("-") \times 10/f_{CLK}$$ Where f("-") is the frequency of the "-" input voltage, $V_{PEAK}$ is its peak amplitude and $f_{CLK}$ is the frequency of the CLK. In most cases $V_{ERROR}$ will not be significant. For a 60Hz signal on the "-" input to generate a 1/4LSB error (1.25mV) with the converter running at CLK=500kHz, its peak value would have to be 150mV. ## 5. Reference Inputs The voltage on the reference inputs of the LTC1091-4 defines the voltage span of the A/D converter. The reference inputs look primarily like a $10k\Omega$ resistor but will have transient capacitive switching currents due to the switched capacitor conversion technique (see Figure 12). During each bit test of the conversion (every CLK cycle), a capacitive current spike will be generated on the reference pins by the A/D. These current spikes settle quickly and do not cause a problem. However, if slow settling circuitry is used to drive the reference inputs, care must be taken to ensure that transients caused by these current spikes settle completely during each bit test of the conversion. When driving the reference inputs, three things should be kept in mind: 1. The source resistance (R<sub>OUT</sub>) driving the reference inputs should be low (less than $1\Omega$ ) to prevent DC drops caused by the 1mA maximum reference current (I<sub>REF</sub>). - 2. Transients on the reference inputs caused by the capacitive switching currents must settle completely during each bit test (each CLK cycle). Figures 13 and 14 show examples of both adequate and poor settling. Using a slower CLK will allow more time for the reference to settle. However, even at the maximum CLK rate of 500kHz most references and op amps can be made to settle within the 2μs bit time. - 3. It is recommended that the REF<sup>-</sup> input of the LTC1094 be tied directly to the analog ground plane. If REF<sup>-</sup> is biased at a voltage other than ground, the voltage must not change during a conversion cycle. This voltage must also be free of noise and ripple with respect to analog ground. Figure 12. Reference Input Equivalent Circuit Figure 13. Adequate Reference Settling Figure 14. Poor Reference Settling Can Cause A/D Errors T LINEAR 9-52 ## 6. Reduced Reference Operation The minimum reference voltage of the LTC1091 is limited to 4.5V because the $V_{CC}$ supply and reference are internally tied together. However, the LTC1092/3/4 can operate with reference voltages below 1V. The effective resolution of the LTC1092/3/4 can be increased by reducing the input span of the converter. The LTC1092/3/4 exhibits good linearity and gain over a wide range of reference voltages (see typical curves of Linearity and Full Scale Error vs Reference Voltage). However, care must be taken when operating at low values of $V_{REF}$ because of the reduced LSB step size and the resulting higher accuracy requirement placed on the converter. The following factors must be considered when operating at low $V_{REF}$ values. - 1. Offset - 2. Noise - 3. Conversion speed (CLK frequency) #### Offset with Reduced VREF The offset of the LTC1092/3/4 has a larger effect on the output code when the A/D is operated with reduced reference voltage. The offset (which is typically a fixed voltage) becomes a larger fraction of an LSB as the size of the LSB is reduced. The typical curve of Unadjusted Offset Error vs Reference Voltage shows how offset in LSBs is related to reference voltage for a typical value of Vos. For example, a Vos of 0.5mV which is 0.1LSB with a 5V reference becomes 0.5LSB with a 1V reference and 2.5LSBs with a 0.2V reference. If this offset is unacceptable, it can be corrected digitally by the receiving system or by offsetting the "-" input to the LTC1092/3/4. #### Noise with Reduced VRFF The total input referred noise of the LTC1092/3/4 can be reduced to approximately 200 $\mu$ V peak-to-peak using a ground plane, good bypassing, good layout techniques and minimizing noise on the reference inputs. This noise is insignificant with a 5V reference but will become a larger fraction of an LSB as the size of the LSB is reduced. The typical curve of Noise Error vs Reference Voltage shows the LSB contribution of this 200 $\mu$ V of noise. For operation with a 5V reference, the $200\mu V$ noise is only 0.04LSB peak-to-peak. In this case, the LTC1092/3/4 noise will contribute virtually no uncertainty to the output code. However, for reduced references, the noise may become a significant fraction of an LSB and cause undesirable jitter in the output code. For example, with a 1V reference, this same $200\mu V$ noise is 0.2LSB peak-to-peak. This will reduce the range of input voltages over which a stable output code can be achieved by 0.2LSB. If the reference is further reduced to 200mV, the $200\mu V$ noise becomes equal to one LSB and a stable code may be difficult to achieve. In this case averaging readings may be necessary. This noise data was taken in a very clean setup. Any setup induced noise (noise or ripple on $V_{CC}$ , $V_{REF}$ , $V_{IN}$ or $V^-$ ) will add to the internal noise. The lower the reference voltage to be used, the more critical it becomes to have a clean, noise-free setup. ## Conversion Speed with Reduced VREF With reduced reference voltages, the LSB step size is reduced and the LTC1092/3/4 internal comparator overdrive is reduced. Therefore, it may be necessary to reduce the maximum CLK frequency when low values of V<sub>REF</sub> are used. ## TYPICAL APPLICATIONS 0°C-500°C Furnace Exhaust Gas Temperature Monitor with Low Supply Detection 0°C-100°C 0.25°C Accurate Thermistor Based Temperature Measurement System - 55°C to + 125°C Thermometer Using Current Output Silicon Sensors ## TYPICAL APPLICATIONS Micropower, 500V Opto Isolated, Multichannel, 10-Bit Data Acquisition System is Accessed Once Every Two Seconds ## PACKAGE DESCRIPTION Dimensions in inches (millimeters) unless otherwise noted.