### **General Description** The MAX3503 programmable power amplifier is designed for use in CATV upstream applications. The MAX3503 drives 61dBmV (QPSK) into a 75 $\Omega$ load when driven with a 34dBmV nominal input signal. Both input and output ports are differential, requiring that an external balun be used at the output port. The variable gain feature provides greater than 56dB of dynamic range, which is controlled by an SPI™ 3-wire interface. Gain control is available in 0.5dB steps. The device operates over a frequency range of 5MHz to 65MHz. The MAX3503 is internally matched for use with a 1:1 balun. This device operates from a single 3.3V DC supply and draws 235mA during transmit (100% duty cycle. 61dBmV out). The bias current is automatically adjusted, based on the output level to increase efficiency. Additionally, the device can be disabled between bursts to minimize noise and save power while maintaining a match at the output port. A shutdown mode is available to disable all circuitry and reduce current consumption to 5µA (typ). The MAX3503 is available in a 20-pin QFN package. The device operates in the extended industrial temperature range (-40°C to +85°C). #### Features - ♦ Single 3.3V Supply Operation - ♦ Accurate Gain Control, ±1dB over 53dB Range - ♦ Gain Programmable in 0.5dB Steps - ◆ -55dBc Harmonic Distortion at 65MHz - ♦ Low Burst On/Off Transient - ♦ High Efficiency: 182mW at 34dBmV Out; 16mW in Transmit-Disable Mode ### Ordering Information | PART | TEMP RANGE | PIN-PACKAGE | |------------|----------------|------------------------| | MAX3503EGP | -40°C to +85°C | 20 QFN-EP* (5mm × 5mm) | <sup>\*</sup>Exposed pad. ## **Applications** DOCSIS™/EuroDOCSIS™ and DVB Cable Modems OpenCable™ Set-Top Box Telephony Over Cable **CATV Status Monitor** #### Typical Operating Circuit appears at end of data sheet. SPI is a trademark of Motorola, Inc. DOCSIS/EuroDOCSIS/OpenCable are trademarks of CableLabs®. ## Pin Configuration MIXIM Maxim Integrated Products 1 #### **ABSOLUTE MAXIMUM RATINGS** | V <sub>CC</sub> , OUT+, OUT | 0.5V to +6.5V | |-----------------------------------------------------|-------------------| | Input Voltage Levels (all inputs) | | | Continuous Input Voltage (IN+, IN-) | 2V <sub>P-P</sub> | | Continuous Current (OUT+, OUT-) | | | Continuous Power Dissipation (T <sub>A</sub> = +85° | C) | | 20-Pin QFN (derate 27mW/°C above +8 | 35°C)1600mW | | Operating Temperature Range | 40°C to +85°C | |-----------------------------------|----------------| | Junction Temperature | +150°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (soldering, 10s) | +300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### DC ELECTRICAL CHARACTERISTICS (MAX3503 EV kit, $V_{CC} = 3.1V$ to 3.6V, $V_{GND} = 0$ , TXEN = $\overline{SHDN} = high$ , $T_A = -40^{\circ}C$ to +85°C. Typical parameters are at $V_{CC} = 3.3V$ , $T_A = +25^{\circ}C$ , unless otherwise specified.) (Note1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |-----------------------------------------|------------------|-------------------------------------------------|------|-----|-----|-------|--| | Supply Voltage | Vcc | | 3.1 | | 3.6 | V | | | Supply Current Transmit Made | loo | D7 = 1, gain code = 115 (A <sub>V</sub> = 27dB) | | 235 | 287 | mΛ | | | Supply-Current Transmit Mode | Icc | D7 = 0, gain code = 92 (A <sub>V</sub> = 0dB) | | 55 | | mA | | | Supply-Current Transmit Disable<br>Mode | Icc | TXEN = low | | 4.8 | 7 | mA | | | Supply-Current Low-Power<br>Standby | Icc | SHDN = low | | 5 | | μA | | | LOGIC INPUTS | | | | | | | | | Input High Voltage | VINH | | 2 | | | V | | | Input Low Voltage | V <sub>INL</sub> | | | | 0.8 | V | | | Input High Current | IBIASH | VINH = VCC | | | 100 | μΑ | | | Input Low Current | IBIASL | V <sub>INL</sub> = 0V | -100 | | | μΑ | | #### **AC ELECTRICAL CHARACTERISTICS** (MAX3503 EV kit, $V_{CC} = 3.1V$ to 3.6V, $V_{GND} = 0$ , $P_{IN} = 34dBmV$ , TXEN = $\overline{SHDN} = high$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ . Typical parameters are at $T_A = +25^{\circ}C$ , unless otherwise specified.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | МАХ | UNITS | | |---------------------------------------|--------|-------------------------------------------------------------------|-------|-------|-------|-------|--| | | | D7 = 1, gain code = 119, T <sub>A</sub> = 0°C to +85°C | 27 | 28.5 | 30 | | | | | | D7 = 1, gain code = 99, T <sub>A</sub> = 0°C to +85°C | 17 | 18.5 | 20 | | | | | | D7 = 1, gain code = 83, T <sub>A</sub> = 0°C to +85°C | 9 | 10.5 | 12 | | | | Voltage Gain, f <sub>IN</sub> = 5MHz | Av | D7 = 0, gain code = 112, T <sub>A</sub> = 0°C to +85°C 8 | | 9.5 | 11 | dB | | | | | D7 = 0, gain code = 92, T <sub>A</sub> = 0°C to +85°C | -2 | -0.5 | 1 | | | | | | D7 = 0, gain code = 72, T <sub>A</sub> = 0°C to +85°C | -12 | -10.5 | -9 | | | | | | D7 = 0, gain code = 43, T <sub>A</sub> = 0°C to +85°C | -26.5 | -25 | -23.5 | | | | Voltage Gain, f <sub>IN</sub> = 65MHz | Av | D7 = 1, gain code = 119, T <sub>A</sub> = -40°C to +85°C (Note 2) | 26.3 | | dB | | | ## **AC ELECTRICAL CHARACTERISTICS (continued)** (MAX3503 EV kit, $V_{CC} = 3.1V$ to 3.6V, $V_{GND} = 0$ , $P_{IN} = 34dBmV$ , TXEN = $\overline{SHDN} = high$ , $T_A = -40^{\circ}C$ to +85°C. Typical parameters are at $T_A = +25^{\circ}C$ , unless otherwise specified.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------|------|------|------|-------------------| | Gain Rolloff | | $V_{OUT} = 61 dBmV$ , $f_{IN} = 5 MHz$ to $42 MHz$ , (Note 2) | | -0.6 | -1.2 | dB | | Gairi Holloli | | $V_{OUT} = 61 dBmV$ , $f_{IN} = 5 MHz$ to $65 MHz$ , (Note 2) | | -1.1 | -1.9 | uв | | | | $f_{IN} = 5MHz$ to $65MHz$ , $A_V = -26dB$ to $27dB$ | | 0.5 | | | | Gain Step Size | | $f_{\text{IN}}$ = 5MHz to 65MHz, A <sub>V</sub> = -26dB to 27dB, any 2-bit transition of D0, D1 | 0.7 | 1 | 1.3 | dB | | | | f <sub>IN</sub> = 5MHz to 65MHz, D7 = 0, gain code = 112, to D7 = 1, gain code = 83 | 0.65 | 1 | 1.35 | | | Transmit-Disable Mode Noise | | TXEN = low, BW = 160kHz, f <sub>IN</sub> = 5MHz to 65MHz (Note 2) | | | -65 | dBmV | | Isolation in Transmit-Disable<br>Mode | | TXEN = low, f <sub>IN</sub> = 5MHz to 65MHz (Note 2) | 60 | | | dB | | Transmit Mode Noise | | $BW = 160kHz, f_{IN} = 5MHz \text{ to } 65MHz, \\ A_V = -26dB \text{ to } 27dB \text{ (Note 2)}$ | | | -55 | dBc | | Transmit Enable Transient Duration | | TXEN input rise/fall time < 0.1μs,<br>T <sub>A</sub> = +25°C (Note 2) | | | 2 | μs | | Transmit Disable Transient Duration | | TXEN input rise/fall time < 0.1μs,<br>T <sub>A</sub> = +25°C (Note 2) | | | 2 | μs | | | | D7 = 1, gain code = 115 (A <sub>V</sub> = 27dB),<br>T <sub>A</sub> = +25°C | | 30 | 80 | | | Transmit Disable/Transmit Enable Transient Step Size | | D7 = 0, gain code = 83 (A <sub>V</sub> = 11dB),<br>T <sub>A</sub> = -40°C to +85°C | | | 20 | mV <sub>P-P</sub> | | | | D7 = 0, gain code = 92 (A <sub>V</sub> = 0dB),<br>T <sub>A</sub> = +25°C | | 3 | | | | Input Impedance | Z <sub>IN</sub> | f <sub>IN</sub> = 5MHz to 65MHz, differential (Note 2) | | 2 | | kΩ | | Output Return Loss | | $f_{IN}$ = 5MHz to 65MHz, in 75 $\Omega$ system, D7 = 1, gain code = 119, (Av = 27dB) | | 10 | | dB | | Output Return Loss in Transmit-<br>Disable Mode | | $f_{IN}$ = 5MHz to 65MHz, in 75 $\Omega$ system, TXEN = low | | 10 | | dB | ## **AC ELECTRICAL CHARACTERISTICS (continued)** (MAX3503 EV kit, $V_{CC} = 3.1V$ to 3.6V, $V_{GND} = 0$ , $P_{IN} = 34dBmV$ , TXEN = $\overline{SHDN} = high$ , $T_A = -40^{\circ}C$ to +85°C. Typical parameters are at $T_A = +25^{\circ}C$ , unless otherwise specified.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |---------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|-------|--| | Two Tone Third Order Distortion | Input tones at 42MHz and 42.2MHz, both 31dBmV, V <sub>OUT</sub> = 58dBmV/tone (Note 2) | | | -53 | -47 | dDo | | | Two-Tone Third-Order Distortion | IIVIS | Input tones at 65MHz and 65.2MHz, both 31dBmV, VOUT = 58dBmV/tone | -49 | | | dBc | | | and Harmania Distartion | HD2 f <sub>IN</sub> = 33MHz, V <sub>OUT</sub> = 61dBmV | | | -55 | -50 | dDo | | | 2nd Harmonic Distortion | ПО2 | f <sub>IN</sub> = 65MHz, V <sub>OUT</sub> = 61dBmV (Note 2) | | -55 | -50 | dBc | | | 3rd Harmonic Distortion | HD3 | $f_{IN} = 22MHz$ , $V_{OUT} = 61dBmV$ | | -55 | -50 | dBc | | | | נטו ו | f <sub>IN</sub> = 65MHz, V <sub>OUT</sub> = 61dBmV | | -55 | -50 | ubc | | #### **TIMING CHARACTERISTICS** (VCC = 3.1V to 3.6V, V<sub>GND</sub> = 0V, TXEN = SHDN = high, D7 = 1, T<sub>A</sub> = +25°C, unless otherwise specified.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------|--------------------|------------|-----|-----|-----|-------| | SEN-to-SCLK Rise Set Time | tsens | | 20 | | | ns | | SEN-to-SCLK Rise Hold Time | tsenh | | 10 | | | ns | | SDA-to-SCLK Setup Time | tsdas | | 10 | | | ns | | SDA-to-SCLK Hold Time | tsdah | | 20 | | | ns | | SDA Pulse Width High | TDATAH | | 50 | | | ns | | SDA Pulse Width Low | T <sub>DATAL</sub> | | 50 | | | ns | | SCLK Pulse Width High | tsclkh | | 50 | | | ns | | SCLK Pulse Width Low | tsclkl | | 50 | | | ns | Note 1: All parameters guaranteed by design and characterization to ±3 sigma for TA < +25°C, unless otherwise specified. **Note 2:** Guaranteed by design and characterization to ±6 sigma. ## **Typical Operating Characteristics** (Typical Application Circuit, $V_{CC} = 3.3V$ , $V_{IN} = 34dBmV$ , TXEN = $\overline{SHDN} = high$ , $f_{IN} = 20MHz$ , $Z_{LOAD} = 75\Omega$ , $T_A = +25^{\circ}C$ , unless otherwise noted.) ## Typical Operating Characteristics (continued) (Typical Application Circuit, $V_{CC} = 3.3V$ , $V_{IN} = 34dBmV$ , TXEN = $\overline{SHDN} = high$ , $f_{IN} = 20MHz$ , $Z_{LOAD} = 75\Omega$ , $T_A = +25^{\circ}C$ , unless otherwise noted.) ## Typical Operating Characteristics (continued) (*Typical Application Circuit*, $V_{CC} = 3.3V$ , $V_{IN} = 34dBmV$ , TXEN = $\overline{SHDN} = high$ , $f_{IN} = 20MHz$ , $Z_{LOAD} = 75\Omega$ , $T_A = +25^{\circ}C$ , unless otherwise noted.) ## **Pin Description** | PIN | NAME | DESCRIPTION | |-------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>C</sub> C | Programmable-Gain Amplifier (PGA) 3.3V Supply. Bypass to GND with a 0.1µF decoupling capacitor as close to the part as possible. | | 2 | IN+ | Positive PGA Input. Along with IN-, this port forms a high-impedance differential input to the PGA. Driving this port differentially increases the rejection of second-order distortion at low output levels. | | 3 | GND | PGA RF Ground. As with all ground connections, maintain the shortest possible (low-inductance) length to the ground plane. | | 4 | IN- | Negative PGA Input. When not used, this port must be AC-coupled to ground. See IN+. | | 5 | GND | Ground | | 6 | SDA | Serial-Interface Data. TTL-compatible input. See Serial Interface section. | | 7 | SCLK | Serial-Interface Clock. TTL-compatible input. See Serial Interface section. | | 8 | CS | Serial-Interface Enable. TTL-compatible input. See Serial Interface section. | | 9 | TXEN | Transmit Enable. Drive TXEN high to place the device in transmit-enable mode. | | 10 | SHDN | Shutdown. When SHDN is set low, all functions (including the serial interface) are disabled. | | 11,13,17–20 | N.C. | No Connection | | 12 | OUT- | Negative Output. Along with OUT+, this port forms a $75\Omega$ impedance output. This port is matched to a $75\Omega$ load using a 1:1 transformer. | | 14 | OUT+ | Positive Output. See OUT | | 15 | Vcc | Output Amplifier Bias, 3.3V Supply. Bypass to GND with a 0.1µF decoupling capacitor as close to the part as possible. | | 16 | CEXT | RF Output Bypass. Bypass to GND with a 0.1µF capacitor. | | Exposed<br>Paddle | GND | Ground | ### **Functional Diagram** ### **Detailed Description** #### **Programmable-Gain Amplifier** The PGA consists of the variable-gain amplifier (VGA) and the digital-to-analog converter (DAC), which provide better than 56dB of output-level control in 0.5dB steps. The PGA is implemented as a programmable Gilbert-cell attenuator. The gain of the PGA is determined by a 7-bit word (D6–D0) programmed through the serial data interface (Tables 1 and 2). Specified performance is achieved when the input is driven differentially. The device may be driven single ended. To drive the device in this manner, one of the input pins must be capacitively coupled to ground. Use a capacitor value large enough to allow for a low-impedance path to ground at the lowest frequency of operation. For operation down to 5MHz, a $0.001\mu F$ capacitor is recommended. #### **Output Amplifiers** The output amplifiers are Class A differential amplifiers, capable of driving 61dBmV (QPSK) differentially. This architecture provides superior even-order distortion performance but requires that a transformer be used to convert to a single-ended output. In transmit-disable mode, the output amplifiers are powered down. A resistor is placed across the output, so that the output impedance remains matched when the amplifier is in transmit-disable mode. Disabling the output devices also results in low output noise. To match the output impedance to a 75 $\Omega$ load, the transformer must have a turns ratio of 1:1. The differential amplifier is biased directly from the 3.3V supply using the center tap of the output transformer. This provides a significant benefit when switching between transmit mode and transmit-disable mode. Stored energy due to bias currents cancels within the transformer and prevents switching transients from reaching the load. #### Serial Interface The serial interface has an active-low enable $\overline{(CS)}$ to bracket the data, with data clocked in MSB first on the rising edge of SCLK. Data is stored in the storage latch on the rising edge of $\overline{CS}$ . The serial interface controls the state of the PGA and the output amplifiers. Tables 1 and 2 show the register format. Serial-interface timing is shown in Figure 1. ## **Applications Information** #### **High-Power and Low-Noise Modes** The MAX3503 has two transmit modes, high power (HP) and low noise (LN). Each of these modes is actuated by the high-order bit, D7, of the 8-bit programming word. When D7 is a logic 1, HP mode is enabled. When D7 is a logic 0, LN mode is enabled. Each of these modes is characterized by the activation of a distinct output stage. In HP mode, the output stage exhibits 10.5dB higher gain than LN mode. The lower gain of LN output stage allows for significantly lower output noise and lower transmit-enable/transmit-disable transients. The full range of gain codes (D6–D0) can be used in either mode. For DOCSIS applications, HP mode is recommended for output levels at or above 10.5dBmV (D7 = 1, gain code = 83), LN mode when the output level is below 9.5dBmV (D7 = 0, gain code = 112). #### **Shutdown Mode** In normal operation, the shutdown pin (SHDN) is held high. When SHDN is taken low, all circuits within the IC are disabled. Only leakage currents flow in this state. Data stored within the serial-data interface latches are lost upon entering this mode. Current consumption is reduced to 5µA (typ) in shutdown mode. #### Transformer To match the output of the MAX3503 to a 75 $\Omega$ load, a 1:1 transformer is required. This transformer must have adequate bandwidth to cover the intended application. Note that most RF transformers specify bandwidth with a 50 $\Omega$ source on the primary and a matching resistance on the secondary winding. Operating in a 75 $\Omega$ system tends to shift the low-frequency edge of the transformer bandwidth specification up by a factor of 1.5, because of primary inductance. Keep this in mind when specifying a transformer. Bias to the output stage is provided through the center tap on the transformer primary. This greatly diminishes the on/off transients present at the output when switching between transmit and transmit-disable modes. Commercially available transformers typically have adequate balance between half-windings to achieve substantial transient cancellation. Finally, keep in mind that transformer core inductance varies proportionally with temperature. If the application requires low temperature extremes (less than 0°C), adequate primary inductance must be present to sustain low-frequency output capability as temperatures drop. In general this is not a problem, as modern RF transformers have adequate bandwidth. Figure 1. Serial-Interface Timing Diagram #### Table 1. Serial-Interface Control Word | BIT | MNEMONIC | DESCRIPTION | |-------|----------|----------------------------------| | MSB 7 | D7 | High-power/low-noise mode select | | 6 | D6 | Gain code, bit 6 | | 5 | D5 | Gain code, bit 5 | | 4 | D4 | Gain code, bit 4 | | 3 | D3 | Gain code, bit 3 | | 2 | D2 | Gain code, bit 2 | | 1 | D1 | Gain code, bit 1 | | LSB 0 | D0 | Gain code, bit 0 | #### **Input Circuit** To achieve rated performance, drive the inputs of the MAX3503 differentially with an appropriate input level. The differential input impedance is approximately $2k\Omega$ . Most applications requires a differential lowpass filter preceding the device. The filter design dictates a terminating impedance of a specified value. Place this load impedance across the AC-coupled input pins (see the *Typical Operating Circuit*). The MAX3503 has sufficient gain to produce an output level of 61dBmV (QPSK) when driven with a 34dBmV input signal. When a lower input level is present, the maximum output level is reduced proportionally and output linearity increases. If an input level greater than 34dBmV is used, the 3rd-order distortion performance degrades slightly. If single-ended sources drive the MAX3503, one of the input terminals must be capacitively coupled to ground **Table 2. Chip-State Control Bits** | SHDN | TXEN | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | GAIN CODE<br>(DECIMAL) | STATES | | |------|------|----|----|----|----|----|----|----|----|------------------------|----------------------------------|--| | 0 | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | Shutdown mode | | | 1 | 0 | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | Transmit-disable mode | | | 1 | 1 | 1 | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | Transmit-enable mode, high power | | | 1 | 1 | 0 | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | Transmit-enable mode, low noise | | | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 43 | $A_V = -26.0 dB^*$ | | | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 92 | $A_V = -0.5 dB^*$ | | | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 112 | $A_V = -95dB^*$ | | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 83 | $A_V = -10.5 dB^*$ | | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 99 | $A_V = -18.5 dB^*$ | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 119 | $A_V = -28.5 dB^*$ | | <sup>\*</sup>Typical gain at +25°C, V<sub>CC</sub> = 3.3V. (IN+ or IN-). The value of this capacitor must be large enough to look like a short circuit at the lowest frequency of interest. For operation at 5MHz with a $75\Omega$ source impedance, a value of $0.001\mu F$ suffices. #### Layout Issues A well-designed PC board is an essential part of an RF circuit. For best performance, pay attention to power-supply layout issues as well as to the output circuit layout. #### **Output Circuit Layout** The differential implementation of the MAX3503's output has the benefit of significantly reducing even-order distortion, the most significant of which is 2nd harmonic distortion. The degree of distortion cancellation depends on the amplitude and phase balance of the overall circuit. Keep the trace lengths from the output pins equal. #### **Power-Supply Layout** For minimal coupling between different sections of the IC, the ideal power-supply layout is a star configuration. This configuration has a large-value decoupling capacitor at the central power-supply node. The power-supply traces branch out from this node, each going to a separate power-supply node in the circuit. At the end of each of these traces is a decoupling capacitor that provides very low impedance at the frequency of interest. This arrangement provides local power-supply decoupling at each power-supply pin. The power-supply traces must be made as thick as is practical. Ground inductance degrades distortion performance. Therefore, make ground plane connections with multiple vias. #### **Exposed-Paddle Thermal Considerations** The MAX3503's 20-pin QFN package provides a low thermal-resistance path to the die. The PC board on which the MAX3503 is mounted must be designed to conduct heat from this contact. In addition, the EP should be provided with a low-inductance path to electrical ground. Maxim recommends that the EP be soldered to a ground plane on the PC board, either directly or through an array of plated via holes. ### Chip Information TRANSISTOR COUNT: 1180 SUBSTRATE CONNECTED TO GND ## **Typical Application Circuit** ## **Package Information** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.) ## Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.) #### **NOTES:** - 1. DIE THICKNESS ALLOWABLE IS 0.305mm MAXIMUM (.012 INCHES MAXIMUM) - 2. DIMENSIONING & TOLERANCES CONFORM TO ASME Y14.5M. 1994. - N IS THE NUMBER OF TERMINALS. Nd IS THE NUMBER OF TERMINALS IN X-DIRECTION & No IS THE NUMBER OF TERMINALS IN Y-DIRECTION. - DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.20 AND 0.25mm FROM TERMINAL TIP. - THE PIN #1 IDENTIFIER MUST BE EXISTED ON THE TOP SURFACE OF THE PACKAGE BY USING INDENTATION MARK OR INK/ LASER MARKED. - 6 EXACT SHAPE AND SIZE OF THIS FEATURE IS OPTIONAL. - 7. ALL DIMENSIONS ARE IN MILLIMETERS. - 8. PACKAGE WARPAGE MAX 0.05mm. - APPLIED FOR EXPOSED PAD AND TERMINALS. EXCLUDE EMBEDDED PART OF EXPOSED PAD FROM MEASURING. - 10. MEETS JEDEC MO220. - 11. THIS PACKAGE OUTLINE APPLIES TO ANVIL SINGULATION (STEPPED SIDES) AND TO SAW SINGULATION (STRAIGHT SIDES) QFN STYLES. | S <sub>Y</sub> | | COMMON | | | | | | | |----------------|----------|-----------|------|-----|--|--|--|--| | M I | DII | MENSION | IS | No. | | | | | | _°L | MIN. | NOM. | MAX. | Ťε | | | | | | Α | 0.80 | 0.90 | 1.00 | | | | | | | A1 | 0.00 | 0.01 | 0.05 | | | | | | | A2 | 0.00 | 0.65 | 1.00 | | | | | | | A3 | | 0.20 REF. | | | | | | | | D | 5.00 BSC | | | | | | | | | D1 | | 4.75 BSC | | | | | | | | Ε | | 5.00 BSC | | | | | | | | E1 | | 4.75 BSC | | | | | | | | Θ | ô | _ | 12° | | | | | | | Р | 0 | | 0.60 | | | | | | | D2 | 1.25 | _ | 3.25 | | | | | | | E2 | 1.25 | _ | 3.25 | | | | | | | S MB OL | PITCH<br>MIN. | VARIAT | ION B | No <sub>7E</sub> | S N N O L | PITCH<br>MIN. | VARIAT | ION B | NO <sub>TE</sub> | , 380- | PITCH<br>MIN. | VARIAT | ION C | No <sub>TE</sub> | S-MBO- | PITCH<br>MIN. | VARIAT | TON D | No <sub>TE</sub> | |---------|---------------|----------|-------|------------------|-----------|---------------|----------|-------|------------------|--------|---------------|----------|-------|------------------|--------|---------------|----------|-------|------------------| | e | | 0.80 BSC | | | e | | 0.65 BSC | | | e | | 0.50 BSC | | | e | | 0.50 BSC | | | | N | 16 | | | 3 | N | 20 | | | 3 | N | 28 | | | 3 | N | 32 | | | 3 | | Nd | 4 | | | 3 | Nd | 5 | | | 3 | Nd | 7 | | | 3 | Nd | 8 | | | 3 | | Ne | 4 | | | 3 | Ne | 5 | | | 3 | Ne | 7 | | | 3 | Ne | 8 | | | 3 | | | 0.35 | 0.55 | 0.75 | | L | 0.35 | 0.55 | 0.75 | | | 0.35 | 0.55 | 0.75 | | L | 0.30 | 0.40 | 0.50 | | | ь | 0.28 | 0.33 | 0.40 | 4 | Ь | 0.23 | 0.28 | 0.35 | 4 | ь | 0.18 | 0.23 | 0.30 | 4 | Ь | 0.18 | 0.23 | 0.30 | 4 | Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.