LB1881\



Three-Phase Brushless Motor Driver IC

#### **Overview**

The LB1881V is a three-phase brushless motor driver IC designed for use as a camcorder capstan or drum motor driver, or as a digital audio tape player/recorder motor driver.

#### **Features**

- 120° voltage linear system
- Appropriate for portable applications, since the LB1881V reduces system power requirements by using motor voltage control for speed control.
- Built-in torque ripple compensation circuit
- Small external capacitances due to the adoption of a soft switching technique (chip capacitor).
- Built-in thermal shutdown circuit
- Built-in FG amplifier

# **Package Dimensions**

unit: mm



# Specifications

#### Absolute Maximum Ratings at $Ta = 25^{\circ}C$

| Parameter                   | Symbol                | Conditions     | Ratings            | Unit |
|-----------------------------|-----------------------|----------------|--------------------|------|
|                             | V <sub>CC</sub> 1 max |                | 7                  | V    |
| Supply voltage              | V <sub>CC</sub> 2 max |                | 12                 | V    |
|                             | V <sub>S</sub> max    |                | V <sub>CC</sub> 2  | V    |
| Output applied voltage      | V <sub>O</sub> max    |                | V <sub>S</sub> + 2 | V    |
| Input applied voltage       | V <sub>I</sub> max    | All input pins | V <sub>CC</sub> 1  | V    |
| Output current              | I <sub>O</sub> max    |                | 1.0                | А    |
| Allowable power dissipation | Pd max                |                | 0.5                | W    |
| Operating temperature       | Topr                  |                | -20 to +75         | °C   |
| Storage temperature         | Tstg                  |                | -55 to +150        | °C   |

- Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.
- SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.

SANYO Electric Co., Ltd. Semiconductor Company TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110-8534 JAPAN

#### Allowable Operating Ranges at $Ta = 25^{\circ}C$

| Parameter      | Symbol            | Conditions       | Ratings                 | Unit |
|----------------|-------------------|------------------|-------------------------|------|
|                | V <sub>CC</sub> 1 | $VCC1 \leq VCC2$ | 4.0 to 6.0              | V    |
| Supply voltage | V <sub>CC</sub> 2 |                  | 4 to 10                 | V    |
|                | Vs                |                  | Up to V <sub>CC</sub> 2 | V    |

## Electrical Characteristics at Ta = $25^{\circ}$ C, V<sub>CC</sub>1 = 5 V, V<sub>CC</sub>2 = 7 V, V<sub>S</sub> = 3 V

| Deservation                                      | Quarter                |                                                                   | Ratings |      |       | Linit |
|--------------------------------------------------|------------------------|-------------------------------------------------------------------|---------|------|-------|-------|
| Parameter                                        | Symbol                 | Conditions                                                        | min     | typ  | max   |       |
|                                                  | I <sub>CC</sub> 1      | V <sub>BR</sub> = 5 V                                             |         | 3.0  | 5.0   | mA    |
| Supply current                                   | I <sub>CC</sub> 2      | V <sub>BR</sub> = 5 V                                             |         | 6.5  | 10.0  | mA    |
|                                                  | ۱ <sub>S</sub>         | $V_{BR} = 5 V, R_L = \infty$                                      |         |      | 5.0   | mA    |
| Output quiescent ourrent                         | Iccoq                  | V <sub>STBY</sub> = 0 V                                           |         |      | 100   | μA    |
|                                                  | I <sub>SOQ</sub>       | $V_{STBY} = 0 V, R_L = \infty$                                    |         |      | 150   | μA    |
| Output saturation voltage                        | V <sub>O(sat)</sub>    | I <sub>OUT</sub> = 0.6 A, sink + source                           |         |      | 1.7   | V     |
| Output TRS withstand voltage                     | V <sub>O(sus)</sub>    | I <sub>OUT</sub> = 20 mA*1                                        | 12      |      |       | V     |
| Output quiescent voltage                         | V <sub>OQ</sub>        | V <sub>BR</sub> = 5 V                                             | 1.45    | 1.55 | 1.65  | V     |
| Hall amplifier input offset voltage              | VHOFFSET               | *1                                                                | -5      |      | +5    | mV    |
| Hall amplifier common mode input voltage range   | V <sub>HCOM</sub>      |                                                                   | 1.4     |      | 2.8   | v     |
| Hall I/O voltage gain                            | GV <sub>HO</sub>       | Rangle = 8.2 k $\Omega$                                           | 34.0    | 37.0 | 40.0  | dB    |
| Brake pin high level voltage                     | V <sub>BRH</sub>       |                                                                   | 2.0     |      |       | V     |
| Brake pin low level voltage                      | V <sub>BRL</sub>       |                                                                   |         |      | 0.8   | V     |
| Brake pin input current                          | I <sub>BRIN</sub>      |                                                                   |         |      | 120   | μA    |
| Brake pin leakage current                        | IBRLEAK                |                                                                   |         |      | -30   | μA    |
| FRC pin high level voltage                       | V <sub>FRCH</sub>      |                                                                   | 2.8     |      |       | V     |
| FRC pin low level voltage                        | V <sub>FRCL</sub>      |                                                                   |         |      | 1.2   | V     |
| FRC pin input current                            | I <sub>FRCIN</sub>     |                                                                   |         |      | 100   | μA    |
| FRC pin leakage current                          | I <sub>FRCLEAK</sub>   |                                                                   |         |      | -30   | μA    |
| Upper side residual voltage                      | V <sub>XH</sub>        | $I_{OUT}$ = 100 mA, $V_{CC}2$ = 6 V, $V_{S}$ = 2 V                | 0.285   |      | 0.455 | V     |
| Lower side residual voltage                      | V <sub>XL</sub>        | $I_{OUT}$ = 100 mA, $V_{CC}2$ = 6 V, $V_{S}$ = 2 V                | 0.350   |      | 0.440 | V     |
| Residual voltage inflection point                | V <sub>SAVX</sub>      | I <sub>OUT</sub> = 100 mA, V <sub>CC</sub> 2 = 6 V*1              |         | 0.9  |       | V     |
| Overlap level                                    | OL                     | $V_{CC}2 = 6 V, V_S = 3 V, R_L = 100 \Omega (Y)$                  | 60      | 70   | 80    | %     |
| Overlap vertical difference                      | ΔOL                    | $V_{CC}2 = 6 V, V_S = 3 V, R_L = 100 \Omega (Y)$                  | -10     | 0    | +10   | %     |
| Standby on voltage                               | V <sub>STBYL</sub>     | *2                                                                | -0.2    |      | +0.8  | V     |
| Standby off voltage                              | V <sub>STBYH</sub>     |                                                                   | 2       |      | 5     | V     |
| Standby pin bias current                         | I <sub>STBYIN</sub>    |                                                                   |         |      | 100   | μA    |
| Thermal protection circuit operating temperature | T <sub>TSD</sub>       | *1                                                                | 150     | 180  | 210   | °C    |
| Thermal protection circuit hysteresis            | $\Delta T_{TSD}$       | *1                                                                |         | 15   |       | °C    |
| FG amplifier input offset voltage                | V <sub>FG OFFSET</sub> |                                                                   | -8      |      | +8    | mV    |
| Open loop voltage gain                           | GV <sub>FG</sub>       | f = 10 kHz                                                        |         | 43   |       | dB    |
| Source output saturation voltage                 | V <sub>FG OU</sub>     | $I_0 = -2 \text{ mA}$                                             | 3.7     |      |       | V     |
| Sink output saturation voltage                   | V <sub>FG OD</sub>     | I <sub>O</sub> = 2 mA                                             |         |      | 1.3   | V     |
| Common mode signal exclusion ratio               | G <sub>HR</sub>        | *1                                                                |         | 80   |       | dB    |
| FG amplifier common mode input voltage range     | V <sub>FG CH</sub>     |                                                                   | 0       |      | 3.5   | V     |
| Phase margin                                     | φM                     | *1                                                                |         | 20   |       | deg   |
| Schmitt amplifier threshold voltage              | V <sub>FGS SH</sub>    | $V_{FGIN}^+$ = 2.5 V,<br>when $V_{FGOUT}^2$ goes from high to low | 2.45    | 2.50 | 2.55  | V     |
| Schmitt amplifier hysteresis width               | V <sub>FGS HIS</sub>   | $V_{FGIN}^+ = 2.5 V$                                              | 20      | 40   | 60    | mV    |

Note: 1. These are target settings, and are not measured. The overlap ratings are taken as test ratings without change.

2. When the standby pin is open the IC will be in the standby state.

#### **Pin Assignment**



A01400

## **Block Diagram**



Pd max – Ta 0.6 Allowable power dissipation, Pd max – W 0.5 0.4 0.3 0.2 0.1 0∟ -20 0 20 40 60 80 100 Ambient temperature,  $Ta - {}^{\circ}C$ 

| Pin No. | Symbol                                   | Pin voltage                                                         | Equivalent circuit                                                                                                   | Pin function                                                                                                                                                                                                              |
|---------|------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3       | Vs                                       | ≤ V <sub>CC</sub> 2                                                 |                                                                                                                      | Power supply input that determines the output amplitude. It must be set to a voltage equal or lower than $V_{CC}^2$ .                                                                                                     |
| 4       | V <sub>CC</sub> 2                        | 4 to 10 V                                                           |                                                                                                                      | Power supply for power amplifier systems other than motor drive transistors. Power supply pin that provides voltage for blocks other than control blocks supplied by V <sub>CC</sub> 1.                                   |
| 5       | V <sub>CC</sub> 1                        | 4 to 6 V                                                            |                                                                                                                      | Power supply that provides voltage for the Hall<br>amplifier, the forward/reverse circuit, the FG<br>amplifier, and the thermal shutdown circuit.                                                                         |
| 6       | ST. BY                                   | (H): 2.0 V max<br>(L): 0.8 V min<br>(When V <sub>CC</sub> 1 is 5 V) | 50K<br>VCC1<br>100K<br>100K<br>100K<br>100K<br>A01401                                                                | All circuits can be made inoperative either by<br>connecting this pin to GND, or by leaving it open.<br>In that state the supply current will be<br>approximately 0 µA. Hold at 2 V or higher during<br>normal operation. |
| 7       | ANGLE                                    |                                                                     | VCC1<br>VCC1<br>VCC1<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7       | Connect a resistor between this pin and GND.<br>Changing the value of this resistor will change the<br>Hall input-output gain (motor waveform slope).                                                                     |
| 9<br>10 | FG <sub>IN</sub> −<br>FG <sub>IN</sub> + | 0 V min<br>3.5 V max<br>(When V <sub>CC</sub> 1 is 5 V)             | V <sub>CC1</sub><br>V <sub>CC1</sub><br>V <sub>CC1</sub><br>V <sub>CC1</sub><br>V <sub>CC1</sub><br>V <sub>CC1</sub> | FG signal input pin                                                                                                                                                                                                       |
| 11      | FG <sub>OUT</sub> 1                      |                                                                     | VCC1<br>3B<br>3B<br>(1)<br>(1)<br>A01404                                                                             | FG amplifier output pin                                                                                                                                                                                                   |

### **Pin Functions**

Unit (resistance:  $\Omega$ )

Continued on next page

#### LB1881V

| Continued from preceding page. Unit (resistance: Ω) |                                                                                                                            |                                                                     |                                                                                                                             |                                                                                                                                                                                                                                                                                                                         |  |  |
|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin No.                                             | Symbol                                                                                                                     | Pin voltage                                                         | Equivalent circuit                                                                                                          | Pin function                                                                                                                                                                                                                                                                                                            |  |  |
| 12                                                  | FG <sub>OUT</sub> 2                                                                                                        |                                                                     | VCC1                                                                                                                        | FG Schmitt amplifier output pin                                                                                                                                                                                                                                                                                         |  |  |
| 14                                                  | FRC                                                                                                                        | (H): 2.8 V min<br>(L): 1.2 V max<br>(When V <sub>CC</sub> 1 is 5 V) | VCC1                                                                                                                        | Pin for setting the motor to forward or reverse rotation<br>Low level: Forward rotation<br>(under 1.2 V: when $V_{CC}$ 1 is 5 V)<br>High level: Reverse rotation<br>(over 2.8 V: when $V_{CC}$ 1 is 5 V)                                                                                                                |  |  |
| 15                                                  | BR                                                                                                                         | (H): 2.0 V min<br>(L): 0.8 V max                                    | VCC2<br>VCC1<br>50k<br>50k<br>50k<br>50k<br>50k<br>50k<br>50k<br>50k                                                        | Motor brake pin<br>Low level: Motor drive<br>(under 0.8 V)<br>High level: Motor brake<br>(over 2.0 V)                                                                                                                                                                                                                   |  |  |
| 16<br>17<br>18<br>19<br>20<br>21                    | W <sub>IN</sub> 2<br>W <sub>IN</sub> 1<br>V <sub>IN</sub> 2<br>V <sub>IN</sub> 1<br>U <sub>IN</sub> 2<br>U <sub>IN</sub> 1 | 1.4 V min<br>2.8 V max<br>(When V <sub>CC</sub> 1 is 5 V)           | 21<br>200<br>19<br>17<br>17<br>17<br>17<br>17<br>17<br>17<br>17<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10 | W phase Hall element input pins.<br>Logic high is defined to be states where<br>$W_{IN}1 > W_{IN}2$ .<br>V phase Hall element input pins.<br>Logic high is defined to be states where<br>$V_{IN}1 > V_{IN}2$ .<br>U phase Hall element input pins.<br>Logic high is defined to be states where<br>$U_{IN}1 > U_{IN}2$ . |  |  |
| 22                                                  | R <sub>f</sub>                                                                                                             |                                                                     |                                                                                                                             | Output transistor GND                                                                                                                                                                                                                                                                                                   |  |  |
| 23<br>24<br>2                                       | Uout<br>Vout<br>Wout                                                                                                       |                                                                     | 23<br>24<br>24<br>24<br>24<br>24<br>20<br>8<br>17<br>8<br>16<br>8<br>1409                                                   | Output pin                                                                                                                                                                                                                                                                                                              |  |  |
| 1<br>13                                             | SUBGND<br>GND                                                                                                              |                                                                     |                                                                                                                             | GND for all circuits other than output transistors.                                                                                                                                                                                                                                                                     |  |  |

#### **Sample Application Circuit**



Units (resistance:  $\Omega$ , capacitance: F)

A01410

### Logic Value Table

| Source |                               | Input |   |   | Forward and reverse control |
|--------|-------------------------------|-------|---|---|-----------------------------|
|        | Sink                          | U     | V | W | F/RC                        |
|        | W phase $\rightarrow$ V phase | н     | н | L | L                           |
| 1      | V phase $\rightarrow$ W phase |       |   |   | Н                           |
| 2      | W phase $\rightarrow$ U phase |       | L | L | L                           |
| 2      | U phase $\rightarrow$ W phase |       |   |   | н                           |
| 3      | V phase $\rightarrow$ W phase |       | L | н | L                           |
|        | W phase $\rightarrow$ V phase |       |   |   | н                           |
| 4      | U phase $\rightarrow$ V phase |       | н | L | L                           |
|        | V phase $\rightarrow$ U phase |       |   |   | н                           |
| 5      | V phase $\rightarrow$ U phase |       | L | н | L                           |
|        | U phase $\rightarrow$ V phase |       |   |   | н                           |
| 6      | U phase $\rightarrow$ W phase |       | н | н | L                           |
|        | W phase $\rightarrow$ U phase |       |   |   | Н                           |

Inputs:

High: For each phase, the input 1 potential is at least 0.2 V higher than the input 2 potential. Low: For each phase, the input 1 potential is at least 0.2 V lower than the input 2 potential. Forward/reverse control:

High: 2.8 V to V<sub>CC</sub>1

Low: 0 to 1.2 V

- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of July, 1999. Specifications and information herein are subject to change without notice.