

# 16 V Quad Operational Amplifier

## ADD8704

#### FEATURES

Single-supply operation: 4.5 V to 16.5 V Upper/lower buffers swing to V<sub>DD</sub>/GND Continuous output current: 35 mA V<sub>COM</sub> peak output current: 250 mA Offset voltage: 15 mV Slew rate: 6 V/µs Unity gain stable with large capacitive loads Supply current: 700 µA per amplifier Drop-in replacement for EL5420

#### **APPLICATIONS**

TFT LCD monitor panels TFT LCD notebook panels Communications equipment Portable instrumentation Electronic games

#### **GENERAL DESCRIPTION**

The ADD8704 is a single-supply quad operational amplifier that has been optimized for today's low cost TFT LCD notebook and monitor panels. Output channels A and D swing to the rail for use as end-point gamma references. Output channels B and C provide high continuous and peak current drive for use as  $V_{COM}$  or repair amplifiers; they can also be used as midpoint gamma references. All four amplifiers have excellent transient response and have high slew rate and capacitive load drive capability. The ADD8704 is specified over the  $-40^{\circ}$ C to  $+85^{\circ}$ C temperature range and is available in either a 14-lead TSSOP or a 16-lead LFCSP package for thin, portable applications.

| Channel | VIH                     | VIL         | l <sub>o</sub> (mA) | Isc (mA) |
|---------|-------------------------|-------------|---------------------|----------|
| А       | V <sub>DD</sub> – 1.7 V | GND         | 15                  | 150      |
| В       | V <sub>DD</sub> – 1.7 V | GND         | 35                  | 250      |
| C       | V <sub>DD</sub>         | GND         | 35                  | 250      |
| D       | V <sub>DD</sub>         | GND + 1.7 V | 15                  | 150      |

#### **PIN CONFIGURATIONS**



Figure 1. 14-Lead TSSOP (RU Suffix)



Figure 2. 16-Lead CSP (CP Suffix)

#### Rev. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

### **TABLE OF CONTENTS**

| Electrical Characteristics          |
|-------------------------------------|
| Absolute Maximum Ratings            |
| Typical Performance Characteristics |
| Application Information12           |
| Theory12                            |

|   | Input             |    |
|---|-------------------|----|
|   | Output            |    |
|   | Important Note    |    |
| 0 | utline Dimensions |    |
|   | Ordering Guide    | 14 |
|   |                   |    |

#### **REVISION HISTORY**

**Revision 0: Initial Version** 

### **ELECTRICAL CHARACTERISTICS**

Table 2.  $V_s = 16 \text{ V}$ ,  $V_{CM} = V_s/2$ ,  $T_A @ 25^{\circ}C$ , unless otherwise noted

| Parameter                           | Symbol                     | Condition                                                        | Min   | Тур    | Max  | Unit  |
|-------------------------------------|----------------------------|------------------------------------------------------------------|-------|--------|------|-------|
| INPUT CHARACTERISTICS               |                            |                                                                  |       |        |      |       |
| Offset Voltage                      | Vos                        |                                                                  |       | 2      | 15   | mV    |
| Offset Voltage Drift                | $\Delta V_{OS} / \Delta T$ | $-40^{\circ}C \le T_A \le +85^{\circ}C$                          |       | 10     |      | μV/°C |
| Input Bias Current                  | IB                         |                                                                  |       | 200    | 1100 | nA    |
|                                     | -                          | $-40^{\circ}C \le T_{A} \le +85^{\circ}C$                        |       |        | 1500 | nA    |
| Input Offset Current                | los                        |                                                                  |       | 10     | 100  | nA    |
|                                     |                            | $-40^{\circ}C \le T_{A} \le +85^{\circ}C$                        |       |        | 250  | nA    |
| Common-Mode Rejection Ratio         | CMRR                       | $-40^{\circ}C \le T_{A} \le +85^{\circ}C$                        |       |        |      |       |
| Amp A                               |                            | $V_{CM} = 0$ to $(V_s - 1.7 V)$                                  | 54    | 95     |      | dB    |
| Amp B                               |                            | $V_{CM} = 0$ to $(V_s - 1.7 V)$                                  | 54    | 95     |      | dB    |
| Amp C                               |                            | $V_{CM} = 0$ to $V_s$                                            | 54    | 95     |      | dB    |
| Amp D                               |                            | $V_{CM} = 1.7 \text{ V to } V_{S}$                               | 54    | 95     |      | dB    |
| Large Signal Voltage Gain           | AVO                        | $R_L = 10 k\Omega, V_0 = 0.5 to (V_s - 0.5 V)$                   | 1     | 10     |      | V/m\  |
| Input Impedance                     | Z <sub>IN</sub>            |                                                                  |       | 400    |      | kΩ    |
| Input Capacitance                   |                            |                                                                  |       | 1      |      | pF    |
| DUTPUT CHARACTERISTIS               |                            |                                                                  |       | 1      |      | P     |
| Output Voltage High (A)             | V <sub>OH</sub>            | $I_L = 100 \ \mu A$                                              |       | 15.985 |      | v     |
| Optimized for Low Swing             | V OH                       | $I_L = 5 \text{ mA}$                                             | 15.6  | 15.965 |      | v     |
| Optimized for Low Swing             |                            |                                                                  |       | 15.75  |      | v     |
| Output Maltage Lligh (D)            | N                          | $-40^{\circ}C \le T_A \le +85^{\circ}C$                          | 15.5  | 15.005 |      |       |
| Output Voltage High (B)             | Vон                        | $I_L = 100 \mu\text{A}$                                          | 15.0  | 15.995 |      | V     |
| Optimized for V <sub>COM</sub>      |                            | $I_L = 5 \text{ mA}$                                             | 15.8  | 15.9   |      | V     |
|                                     |                            | $-40^{\circ}C \leq T_{A} \leq +85^{\circ}C$                      | 15.75 | 15.005 |      | V     |
| Output Voltage High (C)             | Vон                        | $I_L = 100 \mu\text{A}$                                          | 45.0  | 15.995 |      | V     |
| Optimized for Midrange              |                            | $I_L = 5 \text{ mA}$                                             | 15.8  | 15.9   |      | V     |
|                                     |                            | $-40^{\circ}C \le T_A \le +85^{\circ}C$                          | 15.75 |        |      | V     |
| Output Voltage High (D)             | Vон                        | $I_L = 100 \mu A$                                                |       | 15.99  |      | V     |
| Optimized for High Swing            |                            | $I_L = 5 \text{ mA}$                                             | 15.75 | 15.85  |      | V     |
|                                     |                            | $-40^{\circ}C \le T_{A} \le +85^{\circ}C$                        | 15.65 |        |      | V     |
| Output Voltage Low (A)              | Vol                        | $I_L = 100 \ \mu A$                                              |       | 20     |      | mV    |
| Optimized for Low Swing             |                            | $I_L = 5 \text{ mA}$                                             |       | 80     | 200  | mV    |
|                                     |                            | $-40^{\circ}C \le T_{A} \le +85^{\circ}C$                        |       |        | 300  | mV    |
| Output Voltage Low (B)              | Vol                        | $I_L = 100 \ \mu A$                                              |       | 5      |      | mV    |
| Optimized for V <sub>COM</sub>      |                            | $I_L = 5 \text{ mA}$                                             |       | 50     | 150  | mV    |
|                                     |                            | $-40^{\circ}C \le T_A \le +85^{\circ}C$                          |       |        | 250  | mV    |
| Output Voltage Low (C)              | Vol                        | $I_L = 100 \ \mu A$                                              |       | 5      |      | mV    |
| Optimized for Midrange              |                            | $I_L = 5 \text{ mA}$                                             |       | 50     | 150  | mV    |
|                                     |                            | $-40^{\circ}C \le T_A \le +85^{\circ}C$                          |       |        | 250  | mV    |
| Output Voltage Low (D)              | V <sub>OL</sub>            | $I_L = 100 \ \mu A$                                              |       | 50     |      | mV    |
| Optimized for High Swing            |                            | $I_L = 5 \text{ mA}$                                             |       | 375    | 500  | mV    |
|                                     |                            | $-40^\circ C \le T_A \le +85^\circ C$                            |       |        | 600  | mV    |
| Continuous Output Current (A and D) | Іоит                       |                                                                  |       | 15     |      | mA    |
| Continuous Output Current (B and C) | Іоит                       |                                                                  |       | 35     |      | mA    |
| Peak Output Current (A and D)       | Ірк                        | $V_s = 16 V$                                                     |       | 50     |      | mA    |
| Peak Output Current (B and C)       | Ірк                        | $V_s = 16 V$                                                     |       | 200    |      | mA    |
| SUPPLY CHARACTERISTICS              |                            |                                                                  |       |        |      | 1     |
| Supply Voltage                      | Vs                         |                                                                  | 4.5   |        | 16   | v     |
| Power Supply Rejection Ratio        | PSRR                       | $V_{s} = 4 V$ to 17 V, $-40^{\circ}C \le T_{A} \le +85^{\circ}C$ | 70    | 90     |      | dB    |
| Total Supply Current                | I <sub>SY</sub>            | $V_0 = V_s/2$ , No Load                                          | -     | 2.8    | 3.4  | mA    |
|                                     | -51                        | $-40^{\circ}C \le T_{A} \le +85^{\circ}C$                        |       |        | 4    | mA    |

## ELECTRICAL CHARACTERISTICS (CONTINUED)

| Parameter                           | Symbol | Condition                                          | Min | Тур | Мах | Unit    |
|-------------------------------------|--------|----------------------------------------------------|-----|-----|-----|---------|
| DYNAMIC PERFORMANCE                 |        |                                                    |     |     |     |         |
| Slew Rate                           | SR     | $R_L = 2 \text{ k}\Omega, C_L = 200 \text{ pF}$    | 4   | 6   |     | V/µs    |
| Gain Bandwidth Product              | GBP    | $R_L = 10 \text{ k}\Omega, C_L = 40 \text{ pF}$    |     | 5.8 |     | MHz     |
| –3 dB Bandwidth                     | BW     | $R_L = 10 \text{ k}\Omega$ , $C_L = 40 \text{ pF}$ |     | 6.8 |     | MHz     |
| Phase Margin                        | Øo     | $R_L = 10 \text{ k}\Omega, C_L = 40 \text{ pF}$    |     | 55  |     | Degrees |
| Channel Separation                  |        |                                                    |     | 75  |     | dB      |
| NOISE PERFORMANCE                   |        |                                                    |     |     |     |         |
| Voltage Noise Density (A, B, and C) | en     | f = 1 kHz                                          |     | 26  |     | nV/√Hz  |
|                                     | en     | f = 10 kHz                                         |     | 25  |     | nV/√Hz  |
| Voltage Noise Density (D)           | en     | f = 1 kHz                                          |     | 36  |     | nV/√Hz  |
|                                     | en     | f = 10 kHz                                         |     | 35  |     | nV/√Hz  |
| Current Noise Density               | in     | f = 10 kHz                                         |     | 0.8 |     | pA/√Hz  |

#### ABSOLUTE MAXIMUM RATINGS

#### Table 3. ADD8704 Stress Ratings<sup>1</sup>

| Parameter                   | Rating                           |
|-----------------------------|----------------------------------|
| Supply Voltage (Vs)         | 18 V                             |
| Input Voltage               | -0.5 V to V <sub>s</sub> + 0.5 V |
| Differential Input Voltage  | Vs                               |
| Storage Temperature Range   | –65°C to +150°C                  |
| Operating Temperature Range | –40°C to +85°C                   |
| Junction Temperature Range  | –65°C to +150°C                  |
| Lead Temperature Range      | 300°C                            |
| ESD Tolerance (HBM)         | ±1500 V                          |
| ESD Tolerance (MM)          | 175 V                            |

#### **Table 4. Package Characteristics**

| Package Type       | θ <sub>JA</sub> <sup>2</sup> | οıc             | Unit |
|--------------------|------------------------------|-----------------|------|
| 14-Lead TSSOP (RU) | 180                          | 35              | °C/W |
| 16-Lead LFCSP (CP) | 38 <sup>3</sup>              | 30 <sup>3</sup> | °C/W |

<sup>1</sup> Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

 $^2$   $\theta_{JA}$  is specified for worst-case conditions, i.e.,  $\theta_{JA}$  is specified for devices soldered onto a circuit board for surface-mount packages.

<sup>3</sup> DAP is soldered down to PCB.

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this part features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.









Figure 11. Channel C Output Voltage vs. Load Current



Figure 12. Channel D Output Voltage vs. Load Current



Figure 13. Output Source Voltage vs. Load Current, All Channels



Figure 14. Output Sink Voltage vs. Load Current, All Channels





Figure 20. Frequency vs. Gain and Shift



Figure 23. Impedance vs. Frequency









Figure 34. Voltage Noise Density vs. Frequency



Figure 35. Voltage Noise Density vs. Frequency

#### APPLICATION INFORMATION THEORY

The ADD8704 is designed for use in LCD gamma correction circuits. Depending on the panel architecture, between 4 and 18 different gamma voltages may be needed. These gamma voltages provide the reference voltages for the column driver RDACs. Due to the capacitive nature of LCD panels, it is necessary for these drivers to provide high capacitive load drive.

In addition to providing gamma reference voltages, these parts are also capable of providing the  $V_{\rm COM}$  voltage.  $V_{\rm COM}$  is the center voltage common to all the LCD pixels. Since the  $V_{\rm COM}$  circuit is common to all the pixels in the panel, the  $V_{\rm COM}$  driver is designed to supply continuous currents up to 35 mA.

#### INPUT

The ADD8704 has four amplifiers specifically designed for the needs of an LCD panel. Figure 36 shows a typical gamma correction curve for a normally white twisted nematic LCD panel. The symmetric curve comes from the need to reverse the polarity on the LC pixels to avoid "burning" in the image. The application therefore requires gamma voltages that come close to both supply rails. To accommodate this transfer function, the ADD8704 has been designed to have four different amplifiers in one package.



Figure 36. LCD Gamma Correction Curve

Amplifier A has a single-supply PNP input stage followed by a folded cascode stage. This provides an input range that goes to the bottom rail. This amplifier can therefore be used to provide the bottom voltage on the RDAC string.

Amplifier B (PNP folded cascode) swings to the low rail as well, but it provides 35 mA continuous output current versus 15 mA. This buffer is suitable for lower RDAC range, middle RDAC range, or  $V_{COM}$  applications.

Amplifier C is a rail-to-rail input range that makes the ADD8704 suitable for use anywhere on the RDAC as well as for  $V_{COM}$  applications.

Amplifier D has an NPN follower input stage. This covers the upper rail to GND plus 1.7 V. This amplifier is suitable for the upper range of the RDAC.

#### OUTPUT

The outputs of the amplifiers have been designed to match the performance needs of the gamma correction circuit. All four of the amplifiers have rail-to-rail outputs, but the current drive capabilities differ. Since amplifier A is suited for voltages close to  $V_{SS}$  (GND), the output is designed to sink more current than it sources; it can sink 15 mA of continuous current. Likewise, since amplifier D is primarily used for voltages close to  $V_{DD}$ , it sources more current. Amplifiers B and C are designed for use as either midrange gamma or  $V_{COM}$  amplifiers. They therefore sink and source equal amounts of current. Since they are used as  $V_{COM}$  amplifiers, they have a drive capability of up to 35 mA of continuous current.

The nature of LCD panels introduces a large amount of parasitic capacitance from the column drivers as well as the capacitance associated with the liquid crystals via the common plane. This makes capacitive drive capability an important factor when designing the gamma correction circuit.

#### **IMPORTANT NOTE**

Because of the asymmetric nature of amplifiers A and D, care must be taken to connect an input that forces the amplifiers to operate in their most productive output states. Amplifier D has very limited sink capabilities, while amplifier A does not source well. If more than one ADD8704 is used, set the amplifier D input to enable the amplifier output to source current and set the amplifier A input to force a sinking output current. This means making sure the input is above the midpoint of the common-mode input range for amplifier D and below the midpoint for amplifier A. Mathematically speaking, make sure  $V_{IN} > V_S/2$  for amplifier D and  $V_{IN} < V_S/2$  for amplifier A.

Figure 37 shows an example using 4 ADD8704s to generate 10 gamma outputs. Note that the top three resistor tap-points are connected to the amplifier D inputs, thus assuring these channels will source current. Likewise, the bottom three resistor tap-points are connected to the amplifier A inputs to provide sinking output currents.



Figure 37. Using Four ADD8704s to Generate 10 Gamma Outputs

#### **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MO-153AB-1





COMPLIANT TO JEDEC STANDARDS MO-220-VGGC

Figure 39. 16-Terminal Leadless Frame Chip Scale Package [LFCSP] (CP) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model                         | Temperature Range | Package Description                   | Package Option |
|-------------------------------|-------------------|---------------------------------------|----------------|
| ADD8704ARU                    | –40°C to +85°C    | 14-Lead Thin Shrink SOIC              | RU-14          |
| ADD8704ARU-REEL               | –40°C to +85°C    | 14-Lead Thin Shrink SOIC              | RU-14          |
| ADD8704ARUZ <sup>1</sup>      | –40°C to +85°C    | 14-Lead Thin Shrink SOIC              | RU-14          |
| ADD8704ARUZ-REEL <sup>1</sup> | –40°C to +85°C    | 14-Lead Thin Shrink SOIC              | RU-14          |
| ADD8704ACPZ-R21               | –40°C to +85°C    | 16-Terminal Leadless Frame Chip Scale | CP-16          |
| ADD8704ACPZ-REEL71            | –40°C to +85°C    | 16-Terminal Leadless Frame Chip Scale | CP-16          |

 $^{1}$  Z = Pb-free part.

### NOTES

### NOTES



© 2003 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. C04417–0–10/03(0)

www.analog.com

Rev. 0 | Page 16 of 16