# 262, 144 WORD X 1-BITS DYNAMIC RAM ### **GENERAL DESCRIPTION** The MSM51C256 is a new generation dynamic RAM organized as 262,144 words by 1 bit. The technology used to fabricate the MSM51C256 is OKI's CMOS silicon gate process technology. The device operates at a single + 5V power supply. Its I/O pins are TTL compatible. #### **FEATURES** - Silicon gate, double polysilicon CMOS, 1-transistor memory cell - 262,144 words by 1 bit - Standard 16 lead plastic DIP/18 lead PLCC - Family organization | | <u>.</u> | | Power Dissipation | | | | | |--------------|-------------------------------------------------------------|-----------------|-------------------|-------|--|--|--| | Family | (MAX) (MIN) M51C256-8 80 ns 145 ns M51C256-10 100 ns 175 ns | Operating (MAX) | Standby<br>(MAX) | | | | | | MSM51C256-8 | 80 ns | 145 ns | 330 mW | | | | | | MSM51C256-10 | 100 ns | 175 ns | 275 mW | 20 mW | | | | | MSM51C256-12 | 120 ns | 205 ns | 248 mW | | | | | - Single + 5V supply, ± 10% tolerance - Input: TTL compatible, address input, data input latch - Output: TTL compatible, tristate, nonlatch - Refresh: 256 cycles/4 ms - Common I/O capability using "Early Write" operation - Fast page mode, read/write capability - CAS before RAS refersh, CAS before RAS hidden refresh, RAS only refresh capability - "Gated" CAS - Built-in V<sub>BB</sub> generator circuit MSM51C256RS 16 Lead Plastic DIP PIN CONFIGURATION Top View MSM51C256JS 18 Lead PLCC Package PIN CONFIGURATION Top View # DYNAMIC RAM-MSM51C256RS/JS # **ELECTRICAL CHARACTERISTICS** ### Absolute Maximum Ratings | Rating | Symbol | Condition | Value | Unit | | |------------------------------------------------|------------------|-----------|----------------|------|--| | Voltage on any pin relative to V <sub>SS</sub> | VT | Ta = 25°C | - 1.0 to + 7.0 | V | | | Short circuit output current | los | Ta = 25°C | 50 | mA | | | Power dissipation | · P <sub>D</sub> | Ta = 25°C | 1 | w | | | Operating temperature | Topr | = | 0 to + 70 | °C | | | Storage temperature | Tstg | 4 | - 55 to + 125 | °C | | # Recommended Operating Conditions (Ta = 0 to + 70°C) | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------|-----------------|------------|-------|-----|-----------------------|------| | Supply Voltage | V <sub>CC</sub> | - | 4.5 | 5.0 | 5.5 | ٧ | | | Vss | - | 0 | 0 | 0 | ٧ | | Input high voltage | V <sub>IH</sub> | - | 2.4 | | V <sub>CC</sub> + 1.0 | ٧ | | Input low voltage | VIL | - | - 1.0 | - | 0.8 | ٧ | ### • DC Characteristics T-46-23-15 $(V_{CC} = 5V \pm 10\%, Ta = 0 to + 70$ °C) | Parameter | Symbol | Condition | ons . | | 1C256 | | 1C256 | | 1C256 | Unit | Note | |-----------------------------------------------------------|------------------|---------------------------------------------------------------------------------|--------------------------|-------------------|-------|------|-------|------|-------|------|------| | | | | | Min | Max | Min | Max | Min | Max | | l | | Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -5.0 | I <sub>OH</sub> = -5.0mA | | - | 2.4 | | 2.4 | _ | V | | | Output low voltage | VoL | I <sub>OL</sub> = 4.2mA | I <sub>OL</sub> = 4.2mA | | 0.4 | - | 0.4 | - | 0.4 | v | | | Input<br>leakage<br>current | lu | V <sub>SS</sub> ≦ VI ≦ V <sub>CC</sub><br>all other pins not<br>under test = 0V | | - 10 | 10 | - 10 | 10 | - 10 | 10 | μА | | | Output<br>leakage<br>current | ILO | D <sub>OUT</sub> disable<br>V <sub>SS</sub> ≦ VO ≦ V <sub>CC</sub> | | - 10 <sup>°</sup> | 10 | - 10 | 10 | - 10 | 10 | μА | | | Average power supply current* (Operating) | l <sub>CC1</sub> | RAS, CAS cycling,<br>t <sub>RC</sub> = min | | - | 60 | - | 50 | - | 45 | mA | | | Power supply current" | lcc2 | RAS = VIH | TTL | - | 3.5 | - | 3.5 | - | 3.5 | mA | | | (Štandby) | | D <sub>OUT</sub> = Hz | MOS | - | 2.5 | - | 2.5 | _ | 2.5 | mA | | | Average<br>power supply<br>current* (RAS<br>only refresh) | I <sub>CC3</sub> | RAS = cyclir<br>CAS = V <sub>IH</sub><br>t <sub>RC</sub> = min | | | 60 | _ | 50 | - | 45 | mA | | | Average power supply current* (CAS before RAS refresh) | I <sub>CC6</sub> | RAS = cycling,<br>CAS before<br>RAS | | - | 60 | - | 50 | - | 45 | mA | | | Average power supply current* (Fast page mode) | 1 <sub>CC7</sub> | RAS = V <sub>IL</sub> ,<br>CAS = cyclir<br>t <sub>PC</sub> = min | ng - | - | 40 | 1 | 35 | 1 | 30 | mA | - | <sup>\*</sup>Note: I<sub>CC</sub> is dependent on output loading and cycle. Specified values are obtained with the output open. ## Capacitance $(Ta = 25^{\circ}C, f = 1 MHz)$ | Parameter | Symbol | Conditions | TYP | MAX | Unit | |------------------------------------------------|------------------|------------|-----|-----|------| | Input capacitance (A0 to A8, D <sub>IN</sub> ) | Cini | _ | _ | 4 | pF | | Input capacitance (RAS, CAS, WE) | C <sub>IN2</sub> | - | - | 5 | pF | | Output capacitance (D <sub>OUT</sub> ) | Cout | _ | - | 6 | pF | T-46-23-15 # AC Characteristics $(V_{CC} = 5V \pm 10\%, Ta = 0 \text{ to } + 70^{\circ}\text{C})$ Note 1, 2, 3 | Parameter | Symbol | MSM5 | 1C256 | | 1C256<br>0 | | 1C256 | Unit | Note | |---------------------------------------------------|-------------------|------|-------|----------------|------------|-----|-------|----------|------| | | | Min | Max | Min | Max | Min | Max | <u> </u> | | | Refresh period | t <sub>REF</sub> | - | 4 | - | 4 | - | 4 | ms | | | Random read or write cycle time | t <sub>RC</sub> | 145 | - | 175 | - | 205 | - | ns | - | | Read/write cycle time | t <sub>RWC</sub> | 180 | _ | 210 | _ | 245 | - | ns | | | Fast page mode cycle time | t <sub>PC</sub> | 55 | - | 60 | - | 70 | - | ns | | | Fast page mode read/write cycle time | t <sub>PRWC</sub> | 85 | - | 95 | - | 110 | - | ns | | | Access time from RAS | t <sub>RAC</sub> | - | 80 | - | 100 | - | 120 | ns | 4.5 | | Access time from CAS | t <sub>CAC</sub> | | 20 | _ | 25 | | 30 | ns | 4.5 | | Access time from column address | t <sub>AA</sub> | - | 40 | <del>-</del> . | 45 | _ | 55 | ns | 4.6 | | Access time from CAS precharge | t <sub>CPA</sub> | - | 50 | <b>-</b> . | 55 | 1 | 65 | ns | 4 | | Output low impedance time from CAS | t <sub>CLZ</sub> | 0 , | - | 0 | - | 0 | - | . ns | 4 | | Output buffer turn-off delay | toff | 0 | 20 | 0 | 25 | 0 | 30 | ns | | | Transition time | t <sub>T</sub> | · 3 | 50 | 3 | 50 | 3 | 50 | ns | 3 | | RAS precharge time | t <sub>RP</sub> | 55 | - | 65 | - | 75 | - | ns ' | | | RAS pulse width | t <sub>RAS</sub> | 80 | 16K | 100 | 16K | 120 | 16K | ns | | | RAS hold time | t <sub>RSH</sub> | 25 | - | 30 | _ | 35 | - | ns | | | CAS precharge time<br>(Fast page mode cycle only) | t <sub>CP</sub> | 15 | - | 20 | _ | 25 | - | ns | | | CAS pulse width | t <sub>CAS</sub> | 25 | 16K | 30 | 16K | 35 | 16K | ns | | | CAS hold time | t <sub>CSH</sub> | 80 | _ | 100 | - | 120 | - | ns | | | RAS to CAS delay time | t <sub>RCD</sub> | 25 | 60 | 25 | 75 | 25 | 90 | ns | 5 | | RAS to column address delay time | t <sub>RAD</sub> | 20 | 40 | 20 | 55 | 20 | 65 | ns | 6 | | CAS to RAS precharge time | t <sub>CRP</sub> | 15 | - | 15 | - | 20 | _ | ns | | | Row address set-up time | t <sub>ASR</sub> | 0 | | 0 | - | 0 | - | ns | | | Row address hold time | t <sub>RAH</sub> | 15 | | 15 | _ | 15 | - | ns | | | Column address set-up time | t <sub>ASC</sub> | 0 | - | 0 | - | 0 | - | · ns | | | Column address hold time | tcah | 15 | _ | 20 | _ | 25 | _ | ns | | # • AC Characteristics (Cont.) T-46-23-15 | Parameter | Symbol | | 1C256<br>8 | | 1C256 | | 1C256 | Unit | Note | |-------------------------------------------|--------------------|-----|------------|-----------------|-------|------|-------|------|---------------------------------------| | | <u></u> | Min | Max | Min | Max | Min | Max | | | | Column address hold time from RAS | t <sub>AR</sub> | 65 | - | 70 | - | 80 | _ | ns | | | Column address to RAS lead time | t <sub>RAL</sub> | 40 | - | 45 | - | 55 | - | ns | | | Read command set-up time | t <sub>RCS</sub> | 0 | _ | 0 | - | 0 | | nş | | | Read command hold time | t <sub>RCH</sub> | 0 | - | 0 | _ | 0 | _ | ns | 8 | | Write command hold time from RAS | t <sub>WCR</sub> | 65 | - | 70 | - | - 80 | - | ns | | | Write command set-up time | t <sub>WCS</sub> | 0 | - | 0 | _ | 0 | - | ns | 7 | | Write command hold time | t <sub>WCH</sub> | 15 | _ | 20 | | 25 | _ | ns | | | Write command pulse width | t <sub>WP</sub> | 15 | | 20 | - | 25 | _ | ns | | | Write command to RAS lead time | t <sub>RWL</sub> | 25 | - | 30 | - | 35 | - | ns | | | Write command to CAS lead time | t <sub>CWL</sub> | 25 | - | 30 | - | 35 | - | ns | | | Data-in set-up time | t <sub>D\$</sub> | 0. | _ | 0 | _ | 0 | - | ns | - | | Data-in hold time | t <sub>DH</sub> | 15 | 1 | 20 | - | 25 | | ns | | | Data-in hold time from RAS | t <sub>DHR</sub> | 65 | - | 70 | - | 80 | - | ns | | | CAS to WE delay | t <sub>CWD</sub> | 20 | - | 25 | - | 30 | _ | ns | 7 | | RAS to WE delay | t <sub>RWD</sub> | 85 | - | 100 | - | 120 | - | ns | 7 | | Column address to WE delay time | t <sub>AWD</sub> | 40 | | 45 | - | 55 | - | ns | 7 | | Read command hold time reference to RAS | t <sub>RRH</sub> . | 10 | 1 | 10 | - | 10 | - | ns | 8 | | RAS to CAS set-up time (CAS before RAS) | t <sub>CSR</sub> | 10 | - | <sup>'</sup> 10 | - | 10 | - | ns | | | RAS to CAS hold time (CAS before RAS) | t <sub>CHR</sub> | 25 | - | 30 | - | 40 | - | ns | | | CAS active delay from RAS precharge | t <sub>RPC</sub> | 0 | - | 0 | - | 0 | - | ns | · · · · · · · · · · · · · · · · · · · | | CAS precharge time (Refresh counter test) | t <sub>СРТ</sub> | 45 | - | 50 | - | 60 | - | ns | • | | CAS precharge time | t <sub>CPN</sub> | 15 | - | 20 | - | 25 | - | ns | | Notes: 1. An initial pause of 100 µs is required after power-up followed by any 8 RAS cycles (Example: RAS only) before proper device operation is achieved. - 2. The AC characteristics assume at $t_T = 5$ ns. - VIH (min.) and VIL (max.) are reference levels for measuring of input signals. Also, transition times are measured between $V_{IH}$ and $V_{IL}$ - Measured with a load circuit equivalent to 2TTL + 100 pF. - 5. Operation within the t<sub>RCD</sub> (max.) limit insures that t<sub>RAC</sub> (max.) can be met. t<sub>RCD</sub> (max.) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max.) limit, then access time is controlled exclusively by tCAC. - 6. Operation within the $t_{RAD}$ (max.) limit insures that $t_{RAC}$ (max.) can be met. $t_{RAD}$ (max.) is specified as a reference point only; if tRAD is greater than the specified t<sub>RAD</sub> (max.) limit, then access time is controlled exclusively by t<sub>AA</sub>. - 7. $t_{WCS}$ , $t_{CWD}$ , $t_{RWD}$ and $t_{AWD}$ are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only; if twcs ≥ twcs (min.), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if t<sub>CWD</sub> (min.), t<sub>RWD</sub> ≥ t<sub>RWD</sub> (min.) and t<sub>AWD</sub> ≥ t<sub>RWD</sub> (min.) the cycle is read/write cycle and the data out will contain data read from the selected cell; if neither of the above sets of conditions is satisfied the condition of the data out (at access time) is indeterminate. - 8. Either $t_{RRH}$ or $t_{RCH}$ must be satisfied for a read cycle. ### READ CYCLE # WRITE CYCLE (EARLY WRITE) ## READ/WRITE CYCLE # FAST PAGE MODE READ CYCLE # FAST PAGE MODE WRITE CYCLE (EARLY WRITE) # FAST PAGE MODE READ/WRITE CYCLE # RAS ONLY REFRESH CYCLE # CAS BEFORE RAS REFRESH CYCLE # HIDDEN REFRESH READ CYCLE # HIDDEN REFRESH WRITE CYCLE # **FUNCTIONAL DESCRIPTION** Γ-46-23-15 ### Simple timing Requirements: The MSM51C256 is a CMOS dynamic RAM optimized for high speed access time operations, low power applications. It is functionally similar to a traditional dynamic RAM. The MSM51C256 reads and writes data by multiplexing 18-bit address into 9-bit row and 9-bit column address. Because access time is primarily dependent on a valid column address rather than the precise time that CAS edge occurs, the delay time from RAS to CAS (t<sub>RCD</sub>) has little effect on the access time. And the MSM51C256 can commit better memory system through-put during operations in an interleared system. ### Fast-Read-While-Write Cycle: The MSM51C256 has the fast read while write cycle which is achieved by excellent control of the three-state output buffer in adition to the simplified timings described in the previous section. The output buffer is controlled by the state of WE when CAS goes low. When WE is low during CAS transition to low, the MSM51C256 goes to early write mode where the output becomes floating and common I/O bus can be used on the system level. Whereas, when WE goes low after t<sub>CWD</sub> following CAS transition to low, the MSM51C256 goes to delayed write mode where the output contains the data from the cell selected and the data from D<sub>IN</sub> is written into the cell selected. Therefore, very fast read write cycle becomes available. #### Address Inputs: A total of eighteen binary input address bits are required to decode any 1 of 262,144 storage cell location within the MSM51C256. Nine row-address bits are established on the input pins ( $A_0$ through $A_0$ ) and latched with the Row Address Strobe (RAS). Then nine column adress bits are established on the input pins and latched with the Column Address Strobe (CAS). All input addresses must be stable on or before the falling edge of RAS, CAS is internally inhibited (or "gated") by RAS to permit triggering of CAS as soon as the Row Address Hold Time ( $t_{RAH}$ ) specification has been satisfied and the address inputs have been changed form row-addresses to column-addresses. ### Write Enable: The read or write mode is selected with the WE input. A logic "high" on WE dictates read mode, logic "low" dictates write mode. Data input is disabled when read mode is selected. ### Data Input: Data is written into the MSM51C256 during a write or read-write cycle. The last falling edge of $\overline{\text{WE}}$ or $\overline{\text{CAS}}$ is a strobe for the Data in (D<sub>IN</sub>) register. In a write cycle, if $\overline{\text{WE}}$ is brought "low" (write mode) before $\overline{\text{CAS}}$ , D<sub>IN</sub> is strobed by $\overline{\text{CAS}}$ , and the set-up and hold times are referenced to $\overline{\text{CAS}}$ . In a read-write cycle, $\overline{\text{WE}}$ will be delayed until CAS has made its negative transition. Thus D<sub>IN</sub> is storbed by $\overline{\text{WE}}$ , and set-up and hold times are referenced to $\overline{\text{WE}}$ . ### ■ DYNAMIC RAM·MSM51C256RS/JS ■ T-46-23-15 ### Data Output: The output buffer is three-state TTL compatible with a fan-out of two standard TTL loads. Data out is the same polarity as data in. The output is in a high impedance state until $\overline{CAS}$ is brought "low". In a read cycle, or a read-write cycle, the output is valid after $t_{RAC}$ from transition of $\overline{RAS}$ when $t_{RCD}$ (max.) is satisfied, or after $t_{CAC}$ from transition of $\overline{CAS}$ when the transition occurs after $t_{RCD}$ (max.). Data remain valid until $\overline{CAS}$ is returned to "high". In a write cycle, the identical sequence occurs, but data is not valid. ### Page Mode: Page-mode operation permits strobing the row-address while maintaining RAS at a logic low (0) throughout all successive memory operations in which the row-address doesn't change. Thus the power dissipated by the negative going edge of RAS is saved. Further, access and cycle times are decreased because the time normally required to strobe a new row-address is eliminated. ### RAS Only Refresh: Refresh of the dynamic memory cells is accomplished by performing a memory cycle at each of the 256 row-addresses ( $A_0$ to $A_7$ ) at least every 4 milliseconds. $\overline{RAS}$ only refresh avoids any output during refresh because the output buffer is in the high impedance state unless $\overline{CAS}$ is brought low. Strobing each of the 256 row-addresses ( $A_0$ to $A_7$ ) with $\overline{RAS}$ will cause all bits in each row to be refreshed. Further $\overline{RAS}$ only refresh results in a substantial reduction in power dissipation. ### CAS Before RAS Refresh: CAS before RAS refreshing available on the MSM51C256 offers an alternate refresh method. If CAS is held on low for the specified period (t<sub>FCS</sub>) before RAS goes to low, on chip refresh control clock generators and the refresh address counter are enabled, and an internal refresh operation takes place. After the refresh operation is performed, the refresh address counter is automatically incremented in preparation for the next CAS before RAS refresh operation. ### Hidden Refresh: Hidden refresh cycle may take place while maintaining latest valid data at the output by extending CAS active time from the previous memory read cycle. In MSM51C256 hidden refresh means CAS before RAS refresh and the internal refresh addresses from the counter are used to refresh addresses, because CAS is always low when RAS goes to low in this mode.