This product is obsolete.
This information is available for your convenience only.

For more information on Zarlink's obsolete products and replacement product lists, please visit http://products.zarlink.com/obsolete products/

## MA2901

## RADIATION HARD 4-BIT MICROPROCESSOR SLICE

The MA2901 is an industry standard 4-bit microprocessor slice It provides a set of ALU functions selected by microcode data applied to the inputs. The device is cascadable to handle any word length. It can be used as a building block in the construction of microcomputers and controllers tailored to meet specialised applications.

## Dual Address Architecture

Machine cycles are saved by simultaneous, independent access to two working registers.

## ALU has Eight Functions

Operations performed are addition, two subtractions and five logic functions on two source operands.

## Four State Flags

Zero, negative, carry and overflow.

## Left / Right Shift is Independent of ALU

Only one cycle taken for add and shift operations.

## Expandable

Any number of MA2901 units can be connected together to achieve longer word lengths.

## Micro Programmable

Three groups, each of three bits, for ALU function, source operand and destination control.

## FEATURES

■ Fully Compatible with Industry Standard 2901

- CMOS SOS Technology
- High SEU Immunity and Latch-up Free

■ High Speed

- Low Power


## OPERATION

A detailed block diagram of the microprogrammable microprocessor structure is shown in figure 1 . The circuit is a four-bit slice, cascadable to any number of bits. Therefore, all data paths within the circuit are four bits wide. The two key elements in the figure 1 are the 16 -word by 4 -bit 2-port RAM and the high speed ALU.

Data from any of the 16 words of the Random Access Memory (RAM) can be read from the A-port of the RAM as controlled by the 4-bit A-address field input. Likewise, data from any of the 16 words of the RAM as defined by the Baddress field input can be simultaneously read from the B-port of the RAM. The same code can be applied to the A-select field and $B$-select field in which case the identical file data will appear at both the RAM A-port and B-port outputs simultaneously.

When enabled by the RAM write enable (RAM EN), new data is always written into the file (word) defined by the Baddress field of the RAM. The RAM data input field is driven by a 3 -input multiplexer. This configuration is used to shift the ALU output data (F) if desired. This three-input multiplexer scheme allows the data to be shifted up one bit position, shifted down one bit position, or not shifted in either direction.

The RAM A-port data outputs and RAM B-port data outputs drive separate 4-bit latches. These latches hold the RAM data while the clock input is LOW. This eliminates any possible race conditions that could occur while new data is being written into the RAM.

The high-speed Arithmetic Logic Unit (ALU) can perform three binary arithmetic and five logic operations on the two 4bit input words $R$ and $S$. The $R$ input field is driven from a $2-$ input multiplexer, while $S$ input field is driven from a 3 -input multiplexer. Both multiplexers also have an inhibit capability; that is, no data is passed. This is equivalent to a "zero" source operand.

The ALU R-input multiplexer has the RAM A-port and the direct data inputs (D) connected as inputs. Likewise, the ALU S-input multiplexer has the RAM A-port, the RAM B-port and the $Q$ register connected as inputs.


Figure 1: Block Diagram

This multiplexer scheme gives the capability of selecting various pairs of the $A, B, D, Q$ and " 0 " inputs as source operands to the ALU. These five inputs, when taken two at a time, result in ten possible combinations of source operand pairs. These combinations include $A B, A D, A Q, A 0, B D, B Q$, $B 0, D Q, D 0$ and $Q 0$. It is apparent the $A D, A Q$ and $A 0$ are somewhat redundant with $B D, B Q$ and $B 0$ in that if the $A$ address and $B$ address are the same, the identical function results. Thus, there are only seven completely non-redundant sourced operand pairs for the ALU. The MA2901 microprocessor implements eight of these pairs. The microinstruction inputs used to select the ALU source operands are the $I_{0}, l_{1}$, and $I_{2}$ inputs. The definition of $I_{0}, l_{1}$, and $\mathrm{I}_{2}$ for the eight source operand combinations are as shown in figure 2. Also shown is the octal code for each selection.

The two source operands not fully described as yet are the $D$ input and $Q$ input. The $D$ input is the four-bit wide direct data field input. This port is used to insert all data into the working registers inside the device. Likewise this input can be used in the ALU to modify any of the internal data files. The Q register is a separate 4-bit file intended primarily for multiplication and division routines but it can also be used as an accumulator or holding register for some applications.

The ALU itself is a high speed arithmetic/logic operator capable of performing three binary arithmetic and five logic functions. The $I_{3}, I_{4}$, and $I_{5}$ microinstruction inputs are used to select the ALU function. The definition of these inputs is shown in Figure 3. The octal code is also shown for reference. The normal technique for cascading ALU of several devices is in a look-ahead carry mode. Carry generate, GN, and carry propagate, PN, are outputs of the device for use with a carry-look-ahead-generator. A carry-out $\mathrm{Cn}+4$, is also generated and is available as an output for use as the carry flag in a status register. Both carry-in (Cn) and carry-out (Cn+4) are active HIGH.

| Microcode |  |  |  | ALU Source Operands |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{2}$ | $\mathrm{I}_{1}$ | $\mathrm{I}_{0}$ | Octal Code | R | S |
| L | L | L | 0 | A | C |
| L | L | H | 1 | A | B |
| L | H | L | 2 | 0 | Q |
| L | H | H | 3 | 0 | B |
| H | L | L | 4 | 0 | A |
| H | L | H | 5 | D | A |
| H | H | L | 6 | D | Q |
| H | H | H | 7 | D | 0 |

Figure 2: ALU Source Operand Control

The ALU has three other status-oriented outputs. These are $F_{3}, F=0$, and overflow (OVR). The $F_{3}$ output is the most significant (sign) bit of the ALU and can be used to determine positive or negative results without enabling the three-state data outputs. $F_{3}$ is non-inverted with respect to the sign bit output Y3. The F = 0 output is used for zero detect. It is an open-collector output and can be wire OR'ed between microprocessor slices. $\mathrm{F}=0$ is HIGH when all F outputs are LOW. The overflow output (OVR) is used to flag arithmetic operations that exceed the available two's complement number range. The overflow output (OVR) is HIGH when overflow exists. That is when $\mathrm{Cn}+3$ and $\mathrm{Cn}+4$ are not the same polarity.

The ALU data output is routed to several destinations. It can be a data output of the device and it can also be stored in the RAM or the Q register. Eight possible combinations of ALU destination functions are available as defined by the $\mathrm{I}_{6}, \mathrm{I}_{7}$, and $\mathrm{I}_{8}$ microinstruction inputs. These combinations are shown in figure 4.

The four-bit data output field (Y) features three-state outputs and can be directly bus organised. An output control (OEN) is used to enable the three-state outputs. When OEN is HIGH, the Y outputs are in the high impedance state.

A two-input multiplexer is also used at the data output such that either the A-port of the RAM or the ALU outputs (F) are selected at the device Y outputs. This selection is controlled by the $\mathrm{I}_{6}, \mathrm{I}_{7}$, and $\mathrm{I}_{8}$ microinstruction inputs.

As was discussed previously, the RAM inputs are driven from a three-input multiplexer. This allows the ALU outputs to be entered non-shifted, shifted up one position (x 2 ) or shifted down one position ( $\div 2$ ). The shifter has two ports; labeled $R A M_{0}$ and RAM ${ }_{3}$. Both of these ports consist of a buffer-driver with a three-state output and an input to the multiplexer.

| Microcode |  |  |  | ALU <br> Function | Symbol |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{5}$ | 14 | $I_{3}$ | Octal Code |  |  |
| L | L | L | 0 | R plus $S$ | $R+S$ |
| L | L | H | 1 | S minus R | S-R |
| L | H | L | 2 | $R$ minus $S$ | R-S |
| L | H | H | 3 | R OR S | $R \vee S$ |
| H | L | L | 4 | RN AND S | $R N \wedge S$ |
| H | L | H | 5 | R AND S | $R \wedge S$ |
| H | H | L | 6 | R EX-OR S | $R \nabla S$ |
| H | H | H | 7 | R EX-NOR S | RN $\mathrm{V}^{\text {SN }}$ |

+ = plus; - = minus; $\mathrm{V}=\mathrm{OR} ; \Lambda=$ AND; $\nabla=$ EX-OR
Figure 2: ALU Function Control

In the shift up mode, the RAM ${ }_{3}$ buffer is enabled and the RAM ${ }_{0}$ multiplexer input is enabled. Likewise, in the shift down mode, the RAM $_{0}$ buffer and RAM $_{3}$ input are enabled. In the noshift mode, both buffers are in the high-impedance state and the multiplexer inputs are not selected. The shifter is controlled from the $I_{6}, I_{7}$ and $I_{8}$ microinstruction inputs as defined in Figure 4.

Similarly, the $Q$ register is driven from a 3-input multiplexer. In the non-shift mode, the multiplexer enters the ALU data into the Q register. In either the shift-up or shift-down mode, the multiplexer selects the Q register data appropriately shifted up or down. The Q shifter also has two ports; one is labeled $Q_{0}$ and the other is $Q_{3}$. The operation of these two ports is similar to the RAM shifter and is also controlled from $I_{6}$, $I_{7}$ and $I_{8}$ as shown in Figure 4.

The clock input shown in Figure 1 controls the RAM, the Q resister and the $A$ and $B$ data latches. When enabled, data is clocked into the Q register on the LOW-to-HIGH transition of the clock. When the clock input is HIGH, the A and B latches are open and will pass whatever data is present at the RAM outputs. When the clock input is LOW, the latches are closed and will retain the last data entered. If the RAM-EN is enabled new data will be written into the RAM file (word) defined by the $B$ address field when the clock input is LOW.

## SOURCE OPERANDS \& ALU FUNCTION

Any one of eight source operand pairs can be selected by instruction inputs lo, $I_{1}$ and $I_{2}$ for use by the ALU; instruction inputs $I_{3}, I_{4}$, and $I_{5}$ then control function selection for the ALU five logic and three arithmetic functions. In the arithmetic mode, the carry input ( Cn ) also affects the ALU functions; the carry input has no effect on the ' $F$ ' result in the logic mode. These control parameters ( $I_{6}-I_{0}$ and Cn ) are summarised in Figure 5 to completely define the ALU/source operand functions.

The ALU functions can also be examined on a task basis: that is, add, subtract, AND, OR, and so on. Again, in the arithmetic mode, the carry input still affects the result, whereas in the logic mode it will not. Figures 6 and 7, respectively, define the various logic and arithmetic functions of the ALU; both carry states $(\mathrm{Cn}=0 / \mathrm{Cn}=1)$ are defined in the function matrices.

| Microcode |  |  |  | RAM Function |  | Q-Reg Function |  | Y Output | RAM Shifter |  | Q Shifter |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 18 | $\mathrm{I}_{7}$ | 16 | Octal Code | Shift | Load | Shift | Load |  | RAM 0 | $\mathrm{RAM}_{3}$ | $Q_{0}$ | $Q_{3}$ |
| L | L | L | 0 | X | None | None | $\mathrm{F} \rightarrow \mathrm{Q}$ | F | X | X | X | X |
| L | L | H | 1 | X | None | X | None | F | X | X | X | X |
| L | H | L | 2 | None | $\mathrm{F} \rightarrow \mathrm{B}$ | X | None | A | X | X | X | X |
| L | H | H | 3 | None | $\mathrm{F} \rightarrow \mathrm{B}$ | X | None | F | X | X | X | X |
| H | L | L | 4 | Down | $\mathrm{F} / 2 \rightarrow \mathrm{~B}$ | $\mathrm{Q} / 2 \rightarrow \mathrm{Q}$ | F | - | F0 | $\mathrm{IN}_{3}$ | $\mathrm{Q}_{0}$ | $\mathrm{IN}_{3}$ |
| H | L | H | 5 | Down | $\mathrm{F} / 2 \rightarrow \mathrm{~B}$ | X | None | F | $\mathrm{F}_{0}$ | $\mathrm{IN}_{3}$ | $\mathrm{Q}_{0}$ | X |
| H | H | L | 6 | Up | $2 \mathrm{~F} \rightarrow \mathrm{~B}$ | Up | $2 \mathrm{Q} \rightarrow \mathrm{Q}$ | F | $\mathrm{IN}_{0}$ | $\mathrm{F}_{3}$ | $\mathrm{IN}_{3}$ | Q |
| H | H | H | 7 | Up | $2 \mathrm{~F} \rightarrow \mathrm{~B}$ | X | None | F | $\mathrm{IN}_{0}$ | $\mathrm{F}_{3}$ | X | $\mathrm{Q}_{3}$ |

$X=$ Don't Care. Electrically, the shift pin is a TTL input internally connected to a TRI-STATE output which is in the high-impedance state. $B=$ Register addressed by 8 inputs. Up is towards MSB, Down is towards LSB.

Figure 4: ALU Destination Control

|  | I2,1,0 0 ctal | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \text { Octal } \\ I_{5,4,3} \end{gathered}$ | ALU Source /ALU <br> Function | A,Q | A,B | 0,Q | 0,B | 0,A | D,A | D,Q | D,0 |
| 0 | $\begin{gathered} C_{n}=L \\ \text { R plus } S \\ C_{n}=H \end{gathered}$ | $\begin{gathered} A+Q \\ A+Q+1 \end{gathered}$ | $\begin{gathered} A+B \\ A+B+1 \end{gathered}$ | $\begin{gathered} Q \\ Q+1 \end{gathered}$ | $\begin{gathered} B \\ B+1 \end{gathered}$ | $\begin{gathered} A \\ A+1 \end{gathered}$ | $\begin{gathered} D+A \\ D+A+1 \end{gathered}$ | $\begin{gathered} D+Q \\ D+Q+1 \end{gathered}$ | $\begin{gathered} \mathrm{D} \\ \mathrm{D}+1 \\ \hline \end{gathered}$ |
| 1 | $\begin{gathered} C n=L \\ S \text { minus } R \\ C_{n}=H \end{gathered}$ | $\begin{aligned} & \text { Q-A-1 } \\ & \text { Q-A } \end{aligned}$ | $\begin{gathered} \hline \text { B-A-1 } \\ \text { B-A } \\ \hline \end{gathered}$ | $\begin{gathered} \hline Q-1 \\ Q \\ \hline \end{gathered}$ | $\begin{gathered} \hline B-1 \\ B \\ \hline \end{gathered}$ | $\begin{gathered} \hline \mathrm{A}-1 \\ \mathrm{~A} \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{A}-\mathrm{D} 1 \\ & \mathrm{~A}-\mathrm{D} \end{aligned}$ | $\begin{gathered} \hline Q-D-1 \\ Q-D \end{gathered}$ | $\begin{gathered} -\mathrm{D}-1 \\ -\mathrm{D} \\ \hline \end{gathered}$ |
| 2 | $\begin{gathered} C_{n}=L \\ R \operatorname{minus}^{C_{n}=H} \end{gathered}$ | $\begin{gathered} \hline \mathrm{A}-\mathrm{Q}-1 \\ \mathrm{~A}-\mathrm{Q} \\ \hline \end{gathered}$ | $\begin{gathered} \hline \text { A-B-1 } \\ \text { A-B } \end{gathered}$ | $\begin{aligned} & \hline-\mathrm{Q}-1 \\ & -\mathrm{Q} \\ & \hline \end{aligned}$ | $\begin{gathered} \hline-\mathrm{B}-1 \\ -\mathrm{B} \end{gathered}$ | $\begin{gathered} -\mathrm{A}-1 \\ -\mathrm{A} \\ \hline \end{gathered}$ | $\begin{gathered} \hline D-A-1 \\ D-A \end{gathered}$ | $\begin{gathered} \hline D-Q-1 \\ D-Q \\ \hline \end{gathered}$ | D -1 D |
| 3 | R or S | $\mathrm{A}_{\vee} \mathrm{Q}$ | $\mathrm{A}_{\mathrm{V}} \mathrm{B}$ | Q | B | A | $\mathrm{D}_{\vee} \mathrm{A}$ | $\mathrm{D}_{\vee} \mathrm{Q}$ | D |
| 4 | $R$ and $S$ | $\mathrm{A} \Lambda \mathrm{Q}$ | $\mathrm{A} \Lambda \mathrm{B}$ | 0 | 0 | 0 | D $\wedge$ A | D $\Lambda$ Q | 0 |
| 5 | RN and S | $\mathrm{AN} \Lambda$ Q | AN $\Lambda$ B | Q | B | A | DN $\wedge$ A | DN $\wedge$ Q | 0 |
| 6 | R EX-OR S | $A \nabla Q$ | A $\nabla$ B | Q | B | A | D $\nabla$ A | D $\nabla$ Q | D |
| 7 | R EX NOR S | AN $\overline{\text { a }}$ Q | AN $\overline{\text { B }}$ BN | Q | B | A | DN $\overline{\text { AN }}$ | DN $\overline{\text { QN }}$ | DN |

+ = plus; - = minus; V = OR; $\Lambda=$ AND; $\nabla=$ EX-OR
Figure 5: Source Operand and ALU Function Matrix

| $\begin{gathered} \text { Octal } \\ I_{5,4,3} / I_{2,1,0} \end{gathered}$ | Group | Function |
| :---: | :---: | :---: |
| 40 |  | $\mathrm{A} \wedge \mathrm{Q}$ |
| 41 |  | $A \wedge B$ |
| 45 | AND | D $\wedge$ A |
| 46 |  | $D \wedge Q$ |
| 30 |  | $A \vee Q$ |
| 31 |  | $A_{\vee} \mathrm{B}$ |
| 35 | OR | DVA |
| 36 |  | $D_{\vee} Q$ |
| 60 |  | $A \nabla Q$ |
| 61 |  | $A \nabla B$ |
| 65 | EX-OR | D $\nabla$ A |
| 66 |  | $D \nabla Q$ |
| 70 |  | AN $\nabla$ QN |
| 71 |  | AN $\nabla$ BN |
| 75 | EX-NOR | DND AN |
| 76 |  | DN $\nabla$ QN |
| 72 |  | Q |
| 73 |  | B |
| 74 | INVERT | A |
| 77 |  | D |
| 62 |  | Q |
| 63 |  | B |
| 64 | PASS | A |
| 67 |  | D |
| 32 |  | Q |
| 33 |  | B |
| 34 | PASS | A |
| 37 |  | D |
| 40 |  | 0 |
| 43 |  | 0 |
| 44 | ‘ZERO' | 0 |
| 47 |  | 0 |
| 50 |  | AN $\wedge$ Q |
| 51 |  | AN $\wedge$ B |
| 55 | AND | DN^A |
| 56 |  | DN $\wedge$ Q |

+ = plus; - = minus; $\mathrm{V}=\mathrm{OR} ; \Lambda=$ AND; $\nabla=\mathrm{EX}-\mathrm{OR}$
Figure 6: ALU Logic Mode Functions ( $C_{n}$ Irrelevant)

| Octal | Cn=0(Low) |  | Cn = 1 (High) |  |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{5,4,3} \mathrm{l}_{2,1,0}$ | Group | Function | Group | Function |
| $\begin{aligned} & 00 \\ & 01 \\ & 05 \\ & 06 \\ & \hline \end{aligned}$ | ADD | $\begin{gathered} \hline A+Q \\ A+B \\ D+A \\ D+Q \end{gathered}$ | ADD plus one | $\begin{gathered} A+Q+1 \\ A+B+1 \\ D+A+1 \\ D+Q+1 \\ \hline \end{gathered}$ |
| $\begin{aligned} & 02 \\ & 03 \\ & 04 \\ & 07 \\ & \hline \end{aligned}$ | PASS | $\begin{aligned} & \mathrm{Q} \\ & \mathrm{~B} \\ & \mathrm{~A} \\ & \mathrm{D} \\ & \hline \end{aligned}$ | Increment | $\begin{aligned} & \mathrm{Q}+1 \\ & \mathrm{~B}+1 \\ & \mathrm{~A}+1 \\ & \mathrm{D}+1 \\ & \hline \end{aligned}$ |
| $\begin{aligned} & 12 \\ & 13 \\ & 14 \\ & 27 \\ & \hline \end{aligned}$ | Decrement | $\begin{aligned} & \hline \text { Q-1 } \\ & B-1 \\ & A-1 \\ & D-1 \end{aligned}$ | PASS | $\begin{aligned} & \mathrm{Q} \\ & \mathrm{~B} \\ & \mathrm{~A} \\ & \mathrm{D} \end{aligned}$ |
| $\begin{aligned} & 22 \\ & 23 \\ & 24 \\ & 17 \\ & \hline \end{aligned}$ | 1s comp | $\begin{aligned} & -Q-1 \\ & -B-1 \\ & -A-1 \\ & -D-1 \\ & \hline \end{aligned}$ | 2s comp (negate) | $\begin{aligned} & -\mathrm{Q} \\ & -\mathrm{B} \\ & -\mathrm{A} \\ & -\mathrm{D} \\ & \hline \end{aligned}$ |
| $\begin{aligned} & 10 \\ & 11 \\ & 15 \\ & 16 \\ & 20 \\ & 21 \\ & 25 \\ & 26 \\ & \hline \end{aligned}$ | SUBTRACT (1s comp) | $\begin{aligned} & \hline \text { Q - A - } \\ & \text { B - A-1 } \\ & \text { A - D-1 } \\ & \text { Q - D-1 } \\ & \text { A - Q-1 } \\ & \text { A - B-1 } \\ & D-A-1 \\ & D-Q-1 \\ & \hline \end{aligned}$ | SUBTRACT (2s comp) | $\begin{aligned} & \text { Q-A } \\ & B-A \\ & A-D \\ & Q-D \\ & A-Q \\ & A-B \\ & D-A \\ & D-Q \end{aligned}$ |

Figure 7: ALU Arithmetic Mode Functions

MA2901
PIN DESCRIPTION

| Name | I/O | Description |
| :---: | :---: | :---: |
| $\mathrm{A}_{0-3}$ | I | The four address inputs to the register stack used to select one register whose contents are displayed through the A port |
| $\mathrm{B}_{0-3}$ | I | The four address inputs to the register stack used to select one register whose contents are displayed through the B port and into which new data can be written when the clock goes LOW |
| $\mathrm{I}_{0-8}$ | I | The nine instruction control lines. Used to determine what data sources will be applied to the $\operatorname{ALU}\left(\mathrm{I}_{0,1,2}\right)$, what function the ALU will perform ( $\mathrm{I}_{3,4,5}$ ), and what data is to be deposited in the Q-register or the register stack ( $I_{6,7,8}$ ) |
| Q3 RAM $_{3}$ | I/O | The shift line at the MSB of the Q-register $\left(\mathrm{Q}_{3}\right)$ and the register stack $\left(\mathrm{RAM}_{3}\right)$. Electrically these lines are three-state outputs connected to TTL inputs internal to the device. When the destination code on $\mathrm{I}_{6,7,8}$ indicates an up shift (Octal 6 or 7) the three state outputs are enabled and the MSB of the Q-register is available on the $Q_{3}$ pin and the MSB of the ALU output is available on the RAM 3 pin. Otherwise, the three state outputs are electrically OFF (high impedance) and the pins are electrically LS-TTL inputs. When the destination code calls for a down shift, the pins are used as the data inputs to the MSB of the Q-register (Octal 4) and RAM (Octal 4 or 5) |
| $Q_{0}$ RAM0 | I/O | Shift lines like $Q_{3}$ and RAM 3 , but at the LSB of the Q-register and RAM. These pins are tied to the $Q_{3}$ and RAM ${ }_{3}$ pins of the adjacent device to transfer data between devices for up and down shifts of the Q-register and ALU data. |
| $\mathrm{D}_{0-3}$ | I | Direct data inputs. A four-bit data field which may be selected as one of the ALU data sources for entering data into the device $\mathrm{D}_{0}$ is the LSB |
| $\mathrm{Y}_{0-3}$ | O | The four data outputs. These are three-state output lines. When they are enabled, they display either the four outputs of the ALU or the data on the A-port of the register stack, as determined by the destination code I 6,7,8. |
| OEN | I | Output enable. When OEN is HIGH, the Y outputs are OFF; when OEN is LOW, the Y outputs are active (HIGH or LOW) |
| GN,PN | O | The carry generate and propagate outputs of the internal ALU. These signals are used with the MA2901 for carry lookahead. |
| OVR | O | Overflow. This pin is logically the Exclusive OR of the carry-in and carry-out of the MSB of the ALU. At the most significant end of the word, this pin indicates that the result of an arithmetic two's complement operation has overflowed into the sign-bit |
| $\mathrm{F}=0$ | 0 | This is an open collector output which goes HIGH(OFF) if the data on the four ALU outputs $\mathrm{F}_{0-3}$ are all LOW. In positive logic, it indicates that the result of the ALU operation is zero |
| $\mathrm{F}_{3}$ | O | The most significant ALU output bit. |
| $\mathrm{C}_{n}$ | 1 | The carry-in to the internal ALU. |
| $\mathrm{C}_{\mathrm{n}}+4$ | 0 | The carry-out of the ALU internal ALU. |
| CP | I | The clock input. The Q-register and register stack outputs change on the clock LOW - to HIGH transition. The clock LOW time is internally the write enable to the $16 \times 4$ RAM which compromises the "master" latches of the register stack. While the clock is LOW, the "slave" latches on the RAM outputs are closed, storing the data previously on the RAM outputs. This allows synchronous master-slave operation of the register stack. |

Figure 8: Pin Description

DC CHARACTERISTICS AND RATINGS

| Parameter | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage | -0.5 | 7 | V |
| Input Voltage | -0.3 | $\mathrm{~V}_{\mathrm{DD}}+0.3$ | V |
| Current Through Any Pin | -20 | +20 | mA |
| Operating Temperature | -55 | 125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |

Note: Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions, or at any other condition above those indicated in the operations section of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Figure 9: Absolute Maximum Ratings

| Subgroup | Definition |
| :---: | :--- |
| 1 | Static characteristics specified in Figure 11 at $+25^{\circ} \mathrm{C}$ |
| 2 | Static characteristics specified in Figure 11 at $+125^{\circ} \mathrm{C}$ |
| 3 | Static characteristics specified in Figure 11 at $-55^{\circ} \mathrm{C}$ |
| 7 | Functional characteristics at $+25^{\circ} \mathrm{C}$ |
| 8 A | Functional characteristics at $+125^{\circ} \mathrm{C}$ |
| 8 B | Functional characteristics at $-55^{\circ} \mathrm{C}$ |
| 9 | Switching characteristics specified in Figures 12,13 and 14 at $+25^{\circ} \mathrm{C}$ |
| 10 | Switching characteristics specified in Figures 12,13 and 14 at $+125^{\circ} \mathrm{C}$ |
| 11 | Switching characteristics specified in Figures 12,13 and 14 at $-55^{\circ} \mathrm{C}$ |

Figure 10: Definition of Subgroups

| Symbol | Parameter | Conditions | Total dose radiation not exceeding $3 \times 10^{5} \operatorname{Rad}(\mathrm{Si})$ |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| $V_{D D}$ | Supply Voltage | - | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage | - | 2.4 | - | - | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage | - | - | - | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-6 \mathrm{~mA}$ | 2.4 | - | - | V |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=10 \mathrm{~mA}$ | - | - | 0.4 | V |
| $\mathrm{I}_{\mathrm{N}}$ | Input Leakage Current (Note 1) | $\begin{gathered} V_{D D}=5.5 \mathrm{~V}, \\ V_{\mathbb{I N}}=V_{S S} \text { or } V_{D D} \end{gathered}$ | - | - | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\mathrm{Oz}}$ | Output Leakage Current (Note 1) | $\begin{gathered} V_{D D}=5.5 \mathrm{~V}, \\ \mathrm{~V}_{I N}=\mathrm{V}_{S S} \text { or } \mathrm{V}_{\mathrm{DD}} \end{gathered}$ | - | - | $\pm 50$ | $\mu \mathrm{A}$ |
| $I_{\text {D }}$ | Power Supply Current | Static, $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$ | - | 0.1 | 10 | mA |

[^0]Figure 11: Operating Electrical Characteristics

## MA2901

## AC ELECTRICAL CHARACTERISTICS

| Read-Modify-Write Cycle (from selection of A,B registers to end of a cycle | 40 ns |
| :--- | :--- |
| Maximum Clock Frequency to shift Q(50\% duty cycle, I = 432 or 632) | 25 MHz |
| Minimum Clock LOW time | 20 ns |
| Minimum Clock HIGH time | 20 ns |
| Minimum Clock Period | 40 ns |

Note: 1. These timings are applied during functional tests and are not routinely measured.
Figure 12: Cycle Time and Clock Characteristics

| From Input | To Output |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Y | $F_{3}$ | $C_{n}+4$ | G,P | $F=0$ | OVR | RAM 0 <br> RAM $_{3}$ | Qo $\mathbf{Q}_{3}$ |
| A, B Address | 65 | 55 | 60 | 55 | 70 | 65 | 65 | - |
| D | 55 | 40 | 50 | 50 | 65 | 55 | 55 | - |
| $\mathrm{C}_{\mathrm{n}}$ | 60 | 40 | 35 | - | 55 | 35 | 50 | - |
| $\mathrm{I}_{0,1,2}$ | 70 | 50 | 55 | 55 | 70 | 55 | 65 | - |
| $\mathrm{I}_{3,4,5}$ | 60 | 45 | 50 | 45 | 65 | 50 | 65 | - |
| I $6,7,8$ | 45 | - | - | - | - | - | 30 | 30 |
| A Bypass ALU( $1=2 \mathrm{xx}$ ) | 45 | - | - | - | - | - | - | - |
| Clock | 55 | 50 | 55 | 50 | 50 | 55 | 55 | 35 |

Note: All timings in ns
Figure 13: Combinational Propagation Delays

| Input | CP: |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Set-up Time Before H $\rightarrow$ L | Hold Time After H $\rightarrow$ L | Set-up Time Before L $\rightarrow$ H | Hold Time After L $\rightarrow \mathbf{H}$ |
| A,B Source Address | 25 | 5 | 30 | - |
| $B$ Destination Address | 25 | No change | No change | 5 |
| D | - | - | 40 | 0 |
| $\mathrm{C}_{n}$ | - | - | 40 | 0 |
| $\mathrm{I}_{0,1,2}$ | - | - | 45 | 0 |
| $\mathrm{I}_{3,4,5}$ | - | - | 45 | 0 |
| I6,7,8 | 10 | No change | No change | 10 |
| $\mathrm{RAM}_{0,3,} \mathrm{Q}_{0,3}$ | - | - | 15 | 10 |

MIL-STD-883, method 5005, subgroups 9, 10, 11
Note: 1. $\mathrm{V} D \mathrm{DD}=5 \mathrm{~V} \pm 10 \%$, over full operational temperature range
2. $\mathrm{CL}=50 \mathrm{pF}$

Figure 14: Set-up and Hold Times Relative to Clock (CP) Input

## OUTLINES AND PIN ASSIGNMENTS

| Ref | Millimetres |  |  | Inches |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Nom. | Max. | Min. | Nom. | Max. |
| A | - | - | 5.715 | - | - | 0.225 |
| A1 | 0.38 | - | 1.53 | 0.015 | - | 0.060 |
| b | 0.35 | - | 0.59 | 0.014 | - | 0.023 |
| c | 0.20 | - | 0.36 | 0.008 | - | 0.014 |
| D | - | - | 51.31 | - | - | 2.020 |
| e | - | 2.54 Typ. | - | - | 0.100 Typ. | - |
| $\mathbf{e 1}$ | - | 15.24 Typ. | - | - | 0.600 Typ. | - |
| H | 4.71 | - | 5.38 | 0.185 | - | 0.212 |
| Me | - | - | 15.90 | - | - | 0.626 |
| $\mathbf{Z}$ | - | - | 1.27 | - | - | 0.050 |
| W | - | - | 1.53 | - | - | 0.060 |

XG405

| А3 1 | J | 40 OE |
| :---: | :---: | :---: |
| A2 2 |  | 39 Y 3 |
| A1 3 |  | 38 Y 2 |
| A0 4 |  | 37 Y 1 |
| 165 |  | 36 Yo |
| 18.6 |  | 35 P |
| 177 |  | 34 OVR |
| RAM3 8 |  | $33 \mathrm{Cn}+4$ |
| RAMO 9 |  | 32 G |
| VdD 10 | $\begin{aligned} & \text { Top } \\ & \text { View } \end{aligned}$ | 31 F 3 |
| $\mathrm{F}=011$ |  | 30 vSs |
| $1 0 \longdiv { 1 2 }$ |  | 29 Cn |
| 11.13 |  | 2814 |
| $12 \boxed{14}$ |  | 2715 |
| CP 15 |  | 2613 |
| Q3 16 |  | 25 DO |
| во 17 |  | 24 D1 |
| B1 18 |  | 23 D2 |
| B2 19 |  | 22 D 3 |
| в3 20 |  | 21 Q0 |



Figure 15: 40-Lead Ceramic DIL (Solder Seal) - Package Style C

| Ref | Millimetres |  | Inches |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |
| A | 1.75 | 2.49 | 0.070 | 0.098 |
| b | 0.43 | 0.53 | 0.017 | 0.023 |
| c | 0.15 | 0.25 | 0.006 | 0.010 |
| D | 26.67 | 27.69 | 1.050 | 1.080 |
| E | 15.75 | 16.76 | 0.620 | 0.660 |
| E1 | - | 17.27 | - | 0.630 |
| E2 | 13.21 | - | 0.520 | - |
| E3 | 0.76 | - | 0.030 | - |
| e | 1.14 | 1.40 | 0.045 | 0.055 |
| L | 7.87 | 9.40 | 0.310 | 0.370 |
| L1 | 32.51 | 34.54 | 1.250 | 1.360 |
| Q | 0.76 | 1.52 | 0.030 | 0.060 |
| S | - | 1.14 | - | 0.045 |
| S1 | 0.13 | - | 0.005 | - |

XG136


Figure 16: 42-Lead Flatpack (Solder Seal)

## RADIATION TOLERANCE

## Total Dose Radiation Testing

For product procured to guaranteed total dose radiation levels, each wafer lot will be approved when all sample devices from each lot pass the total dose radiation test.

The sample devices will be subjected to the total dose radiation level (Cobalt-60 Source), defined by the ordering code, and must continue to meet the electrical parameters specified in the data sheet. Electrical tests, pre and post irradiation, will be read and recorded.

GEC Plessey Semiconductors can provide radiation testing compliant with Mil-Std-883 method 1019 lonizing Radiation (total dose) test.

| Total Dose (Function to specification) ${ }^{*}$ | $3 \times 10^{5} \mathrm{Rad}(\mathrm{Si})$ |
| :--- | :--- |
| Transient Upset (Stored data loss) | $5 \times 10^{10} \mathrm{Rad}(\mathrm{Si}) / \mathrm{sec}$ |
| Transient Upset (Survivability) | $>1 \times 10^{12} \mathrm{Rad}(\mathrm{Si}) / \mathrm{sec}$ |
| Neutron Hardness (Function to specification) | $>1 \times 10^{15} \mathrm{n} / \mathrm{cm}^{2}$ |
| Single Event Upset** | $1 \times 10^{-10} \mathrm{Errors} / \mathrm{bit}$ day |
| Latch Up | Not possible |

* Other total dose radiation levels available on request
** Worst case galactic cosmic ray upset - interplanetary/high altitude orbit
Figure 17: Radiation Hardness Parameters

ORDERING INFORMATION


HEADQUARTERS OPERATIONS
GEC PLESSEY SEMICONDUCTORS
Cheney Manor, Swindon,
Wiltshire, SN2 2QW, United Kingdom.
Tel: (01793) 518000
Fax: (01793) 518411

## GEC PLESSEY SEMICONDUCTORS

P.O. Box 660017,

1500 Green Hills Road, Scotts Valley,
California 95067-0017,
United States of America.
Tel: (408) 4382900
Fax: (408) 4385576

CUSTOMER SERVICE CENTRES

- FRANCE \& BENELUX Les Ulis Cedex Tel: (1) 64462345 Fax: (1) 64460607
- GERMANY Munich Tel: (089) 3609 06-0 Fax: (089) 3609 06-55
- ITALY Milan Tel: (02) 66040867 Fax: (02) 66040993
- JAPAN Tokyo Tel: (03) 5276-5501 Fax: (03) 5276-5510
- NORTH AMERICA Scotts Valley, USA Tel: (408) 4382900 Fax: (408) 4387023
- SOUTH EAST ASIA Singapore Tel: (65) 3827708 Fax: (65) 3828872
- SWEDEN Stockholm Tel: 4687029770 Fax: 4686404736
- TAIWAN, ROC Taipei Tel: 88625461260 Fax: 88627190260
- UK, EIRE, DENMARK, FINLAND \& NORWAY Swindon, UK Tel: (01793) 518527/518566 Fax: (01793) 518582

These are supported by Agents and Distributors in major countries world-wide. © GEC Plessey Semiconductors 1995 Publication No. DS3576-3.3 February 1995 TECHNICAL DOCUMENTATION - NOT FOR RESALE. PRINTED IN UNITED

[^1]
[^0]:    $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%$, over full operating temperature range.
    Mil-Std-883, method 5005, subgroups 1, 2, 3
    Notes: 1. Guaranteed but not measured at $-55^{\circ} \mathrm{C}$

[^1]:    This publication is issued to provide information only which (unless agreed by the Company in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or be regarded as a representation relating to the products or services concerned. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. The company reserves the right to alter without prior knowledge the specification, design or price of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. These products are not suitable for use in any medical products whose
    failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to the Company's conditions of sale, which are available on request.

