

# **KH300** Wideband, High-Speed Operational Amplifier

### Features

- -3dB bandwidth of 85MHz
- 3000V/µsec slew rate
- 4ns rise and fall time
- 100mA output current
- Low distortion, linear phase

## **Applications**

- Digital communications
- Baseband and video communications
- Instrument input/output amplifiers
- Fast A to D, D to A conversion
- Graphic CRT video drive amp
- Coaxial cable line driver



## KH300 Equivalent Circuit Diagram

Pin 11 provides access to a  $1500\Omega$  feedback resistor which can be connected to the output or left open if an external feedback resistor is desired. All undesignated pins are internally unconnected.

## **General Description**

The KH300 operational amplifier is a current feedback amplifier that provides a DC-85MHz -3dB bandwidth that is virtually independent of gain setting. Rise and fall times of 4ns and drive capability of  $22V_{pp}$  and 100mA add to the KH300's impressive specifications.

Using the KH300 is as easy as adding power supplies and a gain-setting resistor. Unlike conventional op amp designs in which optimum gain-bandwidth product occurs at a high gain, minimum settling time at a gain of -1, maximum slew rate at a gain of +1, et cetera, the KH300 offers consistent performance at gain settings from 1 to 40 inverting or non-inverting. As a result, designing with the KH300 is greatly simplified. And since no external compensation is necessary, "tweeks" on the production line have been eliminated, making the KH300 an efficient component for use in production situations.

Flat gain and phase response from DC to 45MHz and superior rise and fall times make the KH300 an ideal amplifier for a broad range of pulse, analog, and digital applications. A 45MHz full power bandwidth ( $20V_{pp}$  into  $100\Omega$ ) and  $3000V/\mu$ sec slew rate eliminate the need for power buffers in many applications such as driving "flash" A to D converters or line-driving. For applications requiring lower power consumption, the KH300 can operate on supplies as low as ±5V. Fast overload recovery (20ns) helps prevent loss of data in communications applications and flat phase response reduces distortion, even when data must be sent over extended lengths of line.

The KH300A is packaged in a side-brazed 24-pin ceramic DIP and is specified at 25°C.

## KH300 Electrical Characteristics (25°C, $V_{CC} = \pm 15V$ , $R_L = 100\Omega$ ; unless noted)

| magnitude of gain { V <sub>out</sub> /V <sub>in</sub>  ]                                                                                                                                                                                                                  |                                                                                                                                                                | 4*                                         |                  | 20                                                                            |                                   | 40                                      |                                                                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------|-------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------|
| PARAMETERS                                                                                                                                                                                                                                                                | CONDITIONS                                                                                                                                                     | ТҮР                                        | MIN <sup>2</sup> | ТҮР                                                                           | MAX <sup>2</sup>                  | ТҮР                                     | UNITS                                                                                |
| Frequency Domain Response<br>-3dB bandwidth<br>gain flatness<br>phase shift<br>deviation from linear phase<br>reverse isolation<br>distortion                                                                                                                             | $V_0 < 4V_{pp}$<br>$V_0 = 20V_{pp}$<br>100KHz to 20MHz<br>20MHz to 45MHz<br>DC to 45MHz<br>refer to graphs                                                     | 105<br>45<br>±0.25<br>±0.5<br>1<br>2<br>60 | 75               | 85<br>45<br>±0.08<br>±0.25<br>1.6<br>3<br>70                                  | ±0.3<br>±0.6                      | 70<br>45<br>±0.25<br>±1<br>2<br>5<br>70 | MHz<br>MHz<br>dB<br>dB<br>deg/MHz<br>deg<br>dB                                       |
| Time Domain Responserise and fall timesettling time to $0.8\%$ overshoot (input rise time $\leq 1ns$ )slew rateoverload recovery (200% od)                                                                                                                                | 5V output step<br>20V output step<br>10V output step<br>5V output step<br>< 50ns pulse width                                                                   | 3<br>7<br>20<br>5<br>3<br>20               |                  | 4<br>7<br>20<br>5<br>3<br>20                                                  |                                   | 5<br>7<br>25<br>5<br>3<br>20            | ns<br>ns<br>ns<br>%<br>V/μs<br>ns                                                    |
| General Information                                                                                                                                                                                                                                                       | CONDITIONS                                                                                                                                                     |                                            | MIN <sup>2</sup> | ТҮР                                                                           | MAX <sup>2</sup>                  |                                         | UNITS                                                                                |
| input offset voltage (drift)<br>input bias current (drift)<br>equivalent input noise <sup>1</sup><br>second/third harmonic distortion<br>input impedance<br>power supply rejection ratio<br>common mode rejection ratio<br>output drive voltage,current<br>supply current | non-inverting<br>inverting<br>integrated 0.1 to 100MHz,<br>$(R_s = 50\Omega, gain = 20)$<br>20MHz, +10dBm<br>non-inverting<br>input referred<br>input referred |                                            | 45               | 10(25)<br>10(20)<br>30(50)<br>22<br>48<br>100K/3<br>60<br>64<br>10, 100<br>24 | 32<br>30<br>100<br>56<br>38<br>33 |                                         | mV(μV/°C)<br>μV(nA/°C)<br>μV(nA/°C)<br>μV<br>-dBc<br>Ω/pF<br>dB<br>dB<br>V, mA<br>mA |

Min/max ratings are based on product characterization and simulation. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters.

#### NOTES:

1) For Noise Figure, refer to Distortion and Noise section in text.

2) 100% tested at +25°C,  $A_V$  = +20,  $R_L$  = 100 $\Omega,$  and  $V_{CC}$  = ±15V.

\* Refer to Low Gain Operation section.

### **Absolute Maximum Ratings**

| supply voltage (±V <sub>CC</sub> )             | 16V (±5V min)                             |
|------------------------------------------------|-------------------------------------------|
| output current (I <sub>o</sub> )               | 100mA                                     |
| input voltage (V <sub>imax</sub> )             | ( V <sub>CC</sub>   - 2.5)/A <sub>V</sub> |
| common mode input voltage                      | ±1/2  V <sub>CC</sub>                     |
| power dissipation                              | refer to graph                            |
| junction temperature (T <sub>J</sub> )         | 150°C                                     |
| storage temperature                            | -55°C to +150°C                           |
| still air thermal resistance ( $\theta_{ca}$ ) | +25°C/W                                   |
|                                                |                                           |

## KH300 Performance Characteristics (25°C, V<sub>CC</sub> = ±15V, R<sub>L</sub> = 100Ω; unless noted)





# KH300 Performance Characteristics (25°C, V<sub>CC</sub> = ±15V, R<sub>L</sub> = 100Ω; unless noted)





#### Layout Considerations

To assure optimum performance the user should follow good layout practices which minimize the unwanted coupling of signals between nodes. During initial breadboarding of the circuit, use direct point to point wiring, keeping lead lengths to less than 0.25". The use of solid, unbroken ground plane is helpful. Avoid wire-wrap type pc boards and methods. Sockets with small, short pin receptacles may be used with minimal performance degradation although their use is not recommended.



Figure 1: Recommended Non-inverting Gain Circuit



#### Figure 2: Recommended Inverting Gain Circuit

During pc board layout keep all traces short and direct.  $R_f$  and  $R_g$  should be as close as possible to pin 8 to minimize capacitance at that point. For the same reason, remove ground plane from the vicinity of pins 8 and 6. In other areas, use as much ground plane as possible on one side of the pc board. It is especially important to provide a ground return path for current from the load resistor to the power supply bypass capacitors. Ceramic capacitors of 0.01 to  $0.1\mu$ F should be close to pins 13

and 16. Larger tantalum capacitors should also be placed within one inch of these pins. To prevent signal distortion caused by reflections from impedance mismatches, use terminated microstrip or coaxial cable when the signal must traverse more than a few inches. Since the pc board forms such an important part of the circuit, much time can be saved if prototype boards of any high frequency sections are built and tested early in the design phase.

#### Controlling Bandwidth and Passband Response

As with any op amp, the ratio of the two feedback resistors  $R_f$  and  $R_a$ , determines the gain of the KH300. Unlike conventional op amps, however, the closed loop polezero response of the KH300 is affected very little by the value of R<sub>a</sub>. R<sub>a</sub> scales the magnitude of the gain, but does not change the value of the feedback. Rf does influence the feedback and so the KH300 has been internally compensated for optimum performance with  $R_f = 1500\Omega$ , but any value of  $R_f > 500\Omega$  may be used with a single capacitor placed between pins 8 and 12 for compensation. See table 1. As R<sub>f</sub> decreases, C<sub>c</sub> must increase to maintain flat gain. Large values of R<sub>f</sub> and C<sub>c</sub> can be used together or separately to reduce the bandwidth. This may be desirable for reducing the noise bandwidth in applications not requiring the full frequency response available.

#### Table 1: Bandwidth vs. $R_f$ and $C_c$ ( $A_v = +20$ )

| R <sub>f</sub><br>(ΚΩ) | C <sub>c</sub><br>(pF) | f <sub>±0.3dB</sub><br>(MHz) | f <sub>-3.0dB</sub><br>(MHz) |
|------------------------|------------------------|------------------------------|------------------------------|
| 10.0                   | 0                      | 2                            | 5                            |
| 5.0                    | 0                      | 3                            | 12                           |
| 2.0                    | 0                      | 8                            | 40                           |
| 1.5                    | 0                      | 45                           | 85                           |
| 1.0                    | 0.3                    | 90                           | 115                          |
| 0.75                   | 1.1                    | 95                           | 130                          |
| 0.50                   | 1.9                    | 110                          | 135                          |

#### Low Gain Operation

The small amount of stray capacitance present at the inverting input can cause peaking which increases with decreasing gain. The gain setting resistor  $R_g$  is effectively in parallel with this capacitance and so a frequency domain pole results. With small  $R_g$  (Gain > 8), this pole is at a high frequency and it affects the closed loop gain of the KH300 only slightly. At lower values of gain, this pole becomes significant. For example, at a gain of +2, the gain may peak as much as 3dB at 75MHz, and have a bandwidth exceeding 150MHz. The same behavior does not exist for low inverting gains, however, since the inverting input is a virtual ground which maintains a constant voltage across the stray capacitance. Even at inverting gains << 1, the frequency response remains unchanged.

To avoid the peaking at low non-inverting gains, place a resistor  $R_p$  in series with the input signal path just ahead of pin 6, the non-inverting input. This forms a low pass filter with the capacitance at pin 6 which can be made to cancel the peaking due to the capacitance at pin 8, the inverting input. At a gain of +2, for example, choosing  $R_p$  such that the source impedance in parallel with  $R_i$  (see Figure 1), plus  $R_p$  equals  $175\Omega$  will flatten the frequency response. For larger gains,  $R_p$  will decrease.

#### Settling Time, Offset, and Drift

After an output transition has occurred, the output settles very rapidly to final value and no change occurs for several microseconds. Thereafter, thermal gradients inside the KH300 will cause the output to begin to drift. When this can not be tolerated, or when the initial offset voltage and drift is unacceptable, the use of a composite amplifier is advised. This technique reduces the offset and drift to that of a monolithic, low frequency op amp, such as an LF356A. The composite amplifier technique is fully described in the KH103 data sheet.

A simple offset adjustment can be implemented by connecting the wiper of a potentiometer, whose end terminals connect to  $\pm 15V$ , through a 20K resistor to pin 8 of the KH300.

#### **Overload Protection**

To avoid damage to the KH300, care must be taken to insure that the input voltage does not exceed ( $|V_{CC}|$  - 2.5)/A<sub>V</sub>. High speed, low capacitance diodes should be used to limit the maximum input voltage to safe levels if a potential for overload exists.

If in the non-inverting configuration the resistor R<sub>i</sub>, which sets the input impedance, is large, the bias current at pin 6, which is typically a few pA but which may be as large as  $18\mu$ A, can create a large enough input voltage to exceed the overload condition. It is therefore recommended that R<sub>i</sub> < [(|V<sub>CC</sub>| -2.5)/ A<sub>V</sub>]/(18\muA).

#### **Distortion and Noise**

The graphs of intercept point versus frequency on the preceding page make it easy to predict the distortion at any frequency, given the output voltage of the KH300. First, convert the output voltage (V<sub>o</sub>) to V<sub>rms</sub> = (V<sub>pp</sub>/2 $\sqrt{2}$ ) and then to P = (10log<sub>10</sub>(20V<sub>rms</sub><sup>2</sup>)) to get output power in dBm. At the frequency of interest, its 2nd harmonic will be S<sub>2</sub> = (I<sub>2</sub> - P) dB below the level of P. Its third harmonic will be S<sub>3</sub> = 2 (I<sub>3</sub> = P) dB below P as will the two tone third order intermodulation products. These approximations are useful for P < -1dB compression levels.

Approximate noise figure can be determined for the KH300 using the Equivalent Input Noise graph on the preceding page. The following equation can be used to determine noise figure (F) in dB:

$$F = 10\log\left[1 + \frac{v_n^2 + \frac{i_n^2 R_f^2}{A_{v^2}}}{4 \, kTR_s \, \Delta f}\right]$$

Where  $v_n$  is the rms noise voltage and in is the rms noise current. Beyond the breakpoint at the curves (i.e., where they are flat), broadband noise figure equals spot noise figure, so  $\Delta f$  should equal one (1) and  $v_n$  and in should be read directly off of the graph. Below the breakpoint, the noise must be integrated and  $\Delta f$  set to the appropriate bandwidth.

### **KH300 Package Dimensions**



| Symbol         | Inc       | hes     | Milimeters |         |  |
|----------------|-----------|---------|------------|---------|--|
| Cymbol         | Minimun   | Maximum | Minimum    | Maximum |  |
| A-Metal Lid    | 0.180     | 0.240   | 4.57       | 6.10    |  |
| A-Ceramic Lid  | 0.195     | 0.255   | 4.95       | 6.48    |  |
| A1-Metal Lid   | 0.145     | 0.175   | 3.68       | 4.45    |  |
| A1-Ceramic Lid | 0.160     | 0.190   | 4.06       | 4.83    |  |
| b              | 0.014     | 0.026   | 0.36       | 0.66    |  |
| b1             | 0.050 BSC |         | 1.27 BSC   |         |  |
| с              | 0.008     | 0.018   | 0.20       | 0.46    |  |
| D              | 1.275     | 1.310   | 33.39      | 33.27   |  |
| D1             | 1.095     | 1.105   | 27.81      | 28.07   |  |
| E              | 0.785     | 0.815   | 19.94      | 20.70   |  |
| E1             | 0.790     | 0.810   | 20.07      | 20.57   |  |
| e              | 0.100 BSC |         | 2.54 BSC   |         |  |
| L              | 0.165 BSC |         | 4.19 BSC   |         |  |
| Q              | 0.015     | 0.075   | 0.38       | 1.91    |  |

NOTES:

Seal: seam weld (AM, AK), epoxy (AI) Lead finish: gold finish Package composition: Package: ceramic Lid: kovar/nickel (AM, AK), ceramic (AI) Leadframe: alloy 42 Die attach: epoxy

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICES TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.