

Data Sheet April 1999 File Number 2874.2

# 2A, 120V, 1.750 Ohm, Logic Level, N-Channel Power MOSFET

The RFP2N12L is an N-Channel enhancement mode silicon gate power field effect transistor specifically designed for use with logic level (5V) driving sources in applications such as programmable controllers, automotive switching, and solenoid drivers. This performance is accomplished through a special gate oxide design which provides full rated conduction at gate biases in the 3V - 5V range, thereby facilitating true on-off power control directly from logic circuit supply voltages.

Formerly developmental type TA09528.

## **Ordering Information**

| PART NUMBER | PACKAGE  | BRAND    |
|-------------|----------|----------|
| RFP2N12L    | TO-220AB | RFP2N12L |

NOTE: When ordering, include the entire part number.

#### **Features**

- 2A, 120V
- $r_{DS(ON)} = 1.750\Omega$
- Design Optimized for 5V Gate Drives
- Can be Driven Directly from QMOS, NMOS, TTL Circuits
- · Compatible with Automotive Drive Requirements
- · SOA is Power Dissipation Limited
- · Nanosecond Switching Speeds
- · Linear Transfer Characteristics
- · High Input Impedance
- · Majority Carrier Device
- · Related Literature
  - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards"

## Symbol



### **Packaging**

**JEDEL TO-220AB** 



#### RFP2N12L

## **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

|                                                                                        | RFP2N12L   | UNITS |
|----------------------------------------------------------------------------------------|------------|-------|
| Drain to Source Voltage (Note 1)V <sub>DSS</sub>                                       | 120        | V     |
| Drain to Gate Voltage RGS = $20K\Omega$ (Note 1)                                       | 120        | V     |
| Gate to Source Voltage                                                                 | ±10        | V     |
| Continuous Drain Current                                                               | 2          | Α     |
| Pulsed Drain Current (Note 3)                                                          | 5          | Α     |
| Maximum Power Dissipation                                                              | 25         | W     |
| Derate Above T <sub>C</sub> = 25 <sup>o</sup> C                                        | 0.2        | W/ °C |
| Operating and Storage Temperature                                                      | -55 to 150 | °C    |
| Maximum Temperature for Soldering           Leads at 0.063in (1.6mm) from Case for 10s | 300<br>260 | °C    |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1.  $T_J = 25^{\circ}C$  to  $125^{\circ}C$ .

### **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

| PARAMETER                                      | SYMBOL              | TEST CONDITIONS                                                                                  | MIN | TYP | MAX   | UNITS |
|------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------|-----|-----|-------|-------|
| Drain to Source Breakdown Voltage              | BV <sub>DSS</sub>   | $I_D = 250\mu A, V_{GS} = 0$                                                                     | 120 | -   | -     | V     |
| Gate to Threshold Voltage                      | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ , $I_D = 250\mu A$ (Figure 8)                                                  | 1   | -   | 2     | V     |
| Zero-Gate Voltage Drain Current I <sub>D</sub> | I <sub>DSS</sub>    | V <sub>DS</sub> = Rated BV <sub>DSS</sub> , V <sub>GS</sub> = 0V                                 | -   | -   | 1     | μА    |
|                                                |                     | $V_{DS}$ = 0.8 x Rated BV <sub>DSS</sub> , $V_{GS}$ = 0V, $T_C$ = 125°C                          | -   | -   | 25    | μА    |
| Gate to Source Leakage Current                 | I <sub>GSS</sub>    | $V_{GS} = \pm 10V, V_{DS} = 0V$                                                                  | -   | -   | ±100  | nA    |
| Drain to Source On Voltage (Note 2)            | V <sub>DS(ON)</sub> | I <sub>D</sub> = 2A, V <sub>GS</sub> = 5V                                                        | -   | -   | 3.5   | V     |
| Drain to Source On Resistance (Note 2)         | r <sub>DS(ON)</sub> | I <sub>D</sub> = 2A, V <sub>GS</sub> = 5V (Figure 6, 7)                                          | -   | -   | 1.750 | Ω     |
| Turn-On Delay Time                             | t <sub>d(ON)</sub>  | $I_D \approx$ 2A, $V_{DD}$ = 75V, $R_G$ = 6.25Ω, $R_L$ = 75Ω, $V_{GS}$ = 5V (Figures 10, 11, 12) | -   | 10  | 25    | ns    |
| Rise Time                                      | t <sub>r</sub>      |                                                                                                  | -   | 10  | 45    | ns    |
| Turn-Off Delay Time                            | t <sub>d(OFF)</sub> |                                                                                                  | -   | 24  | 45    | ns    |
| Fall Time                                      | t <sub>f</sub>      |                                                                                                  | -   | 20  | 25    | ns    |
| Input Capacitance                              | C <sub>ISS</sub>    | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 25V, f = 1MHz<br>(Figure 9)                              | -   | -   | 200   | pF    |
| Output Capacitance                             | C <sub>OSS</sub>    |                                                                                                  | -   | -   | 80    | pF    |
| Reverse Transfer Capacitance                   | C <sub>RSS</sub>    |                                                                                                  | -   | -   | 35    | pF    |
| Thermal Resistance Junction to Case            | $R_{	heta JC}$      |                                                                                                  | -   | -   | 5     | °C/W  |

#### **Source to Drain Diode Specifications**

| PARAMETER                              | SYMBOL          | TEST CONDITIONS                          | MIN | TYP | MAX | UNITS |
|----------------------------------------|-----------------|------------------------------------------|-----|-----|-----|-------|
| Source to Drain Diode Voltage (Note 2) | V <sub>SD</sub> | I <sub>SD</sub> = 2A                     | -   | -   | 1.4 | V     |
| Diode Reverse Recovery Time            | t <sub>rr</sub> | $I_{SD} = 2A$ , $dI_{SD}/dt = 50A/\mu s$ | -   | 150 | -   | ns    |

#### NOTES:

- 2. Pulsed: pulse duration =  $300\mu s$  max, duty cycle = 2%.
- 3. Repetitive rating: pulse width limited by maximum junction temperature.

### Typical Performance Curves Unless Otherwise Specified



FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE



FIGURE 3. FORWARD BIAS SAFE OPERATING AREA



FIGURE 5. TRANSFER CHARACTERISTICS



FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE



FIGURE 4. SATURATION CHARACTERISTICS



FIGURE 6. DRAIN TO SOURCE ON RESISTANCE vs DRAIN CURRENT

### Typical Performance Curves Unless Otherwise Specified (Continued)



FIGURE 7. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE



FIGURE 9. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE

## Test Circuits and Waveforms



FIGURE 11. SWITCHING TIME TEST CIRCUIT



FIGURE 8. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE



NOTE: Refer to Intersil Applications Notes AN7254 and AN7260
FIGURE 10. NORMALIZED SWITCHING WAVEFORMS FOR





FIGURE 12. RESISTIVE SWITCHING WAVEFORMS

#### RFP2N12L

All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.

Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site http://www.intersil.com

## Sales Office Headquarters

**NORTH AMERICA** 

Intersil Corporation P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902 TEL: (407) 724-7000

FAX: (407) 724-7240

**EUROPE** 

Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05

**ASIA** 

Intersil (Taiwan) Ltd. 7F-6, No. 101 Fu Hsing North Road Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029