# **S71PL-N MirrorBit™ MCPs** S71PL256N, S71PL127N, S71PL129N 256/128/128 Megabit (16/8/8 M x 16-Bit) CMOS 3.0 Volt-only Simultaneous Read/Write, Page Mode Flash Memory Data Sheet **Notice to Readers:** This document states the current technical specifications regarding the Spansion product(s) described herein. Each product described herein may be designated as Advance Information, Preliminary, or Full Production. See *Notice On Data Sheet Designations* for definitions. ## **Notice On Data Sheet Designations** Spansion Inc. issues data sheets with Advance Information or Preliminary designations to advise readers of product information or intended specifications throughout the product life cycle, including development, qualification, initial production, and full production. In all cases, however, readers are encouraged to verify that they have the latest information before finalizing their design. The following descriptions of Spansion data sheet designations are presented here to highlight their presence and definitions. #### **Advance Information** The Advance Information designation indicates that Spansion Inc. is developing one or more specific products, but has not committed any design to production. Information presented in a document with this designation is likely to change, and in some cases, development on the product may discontinue. Spansion Inc. therefore places the following conditions upon Advance Information content: "This document contains information on one or more products under development at Spansion Inc. The information is intended to help you evaluate this product. Do not design in this product without contacting the factory. Spansion Inc. reserves the right to change or discontinue work on this proposed product without notice." #### **Preliminary** The Preliminary designation indicates that the product development has progressed such that a commitment to production has taken place. This designation covers several aspects of the product life cycle, including product qualification, initial production, and the subsequent phases in the manufacturing process that occur before full production is achieved. Changes to the technical specifications presented in a Preliminary document should be expected while keeping these aspects of production under consideration. Spansion places the following conditions upon Preliminary content: "This document states the current technical specifications regarding the Spansion product(s) described herein. The Preliminary status of this document indicates that product qualification has been completed, and that initial production has begun. Due to the phases of the manufacturing process that require maintaining efficiency and quality, this document may be revised by subsequent versions or modifications due to changes in technical specifications." #### Combination Some data sheets contain a combination of products with different designations (Advance Information, Preliminary, or Full Production). This type of document distinguishes these products and their designations wherever necessary, typically on the first page, the ordering information page, and pages with the DC Characteristics table and the AC Erase and Program table (in the table notes). The disclaimer on the first page refers the reader to the notice on this page. #### **Full Production (No Designation on Document)** When a product has been in production for a period of time such that no changes or only nominal changes are expected, the Preliminary designation is removed from the data sheet. Nominal changes may include those affecting the number of ordering part numbers available, such as the addition or deletion of a speed option, temperature range, package type, or $V_{IO}$ range. Changes may also include those needed to clarify a description or to correct a typographical error or incorrect specification. Spansion Inc. applies the following conditions to documents in this category: "This document states the current technical specifications regarding the Spansion product(s) described herein. Spansion Inc. deems the products to have been in sufficient production volume such that subsequent versions of this document are not expected to change. However, typographical or specification corrections, or modifications to the valid combinations offered may occur." Questions regarding these document designations may be directed to your local sales office. # S71PL-N MirrorBit<sup>TM</sup> MCPs S71PL256N, S71PL127N, S71PL129N 256/128/128 Megabit (16/8/8 M x 16-Bit) CMOS 3.0 Volt-only Simultaneous Read/Write, Page Mode Flash Memory Data Sheet ### **Features** - Speed - Flash: 70 nspSRAM: 70 ns - 8.0 x 11.6 x 1.2 mm Packages - 84-Ball Fine-Pitch Ball Grid Array (FBGA) S71PL256NC0 S71PL256ND0 - 64 Ball Fine-Pitch Ball Grid Array (FBGA) S71PL129NB0 S71PL129NC0 S71PL127NB0 S71PL127NC0 - Speed - Flash: 70 nspSRAM: 70 ns - Operating Temperature Range - Temperature Range of -25°C to +85°C ## **General Description** This document contains information for the S71PL-N MirrorBit MCP product. For detailed specifications, please refer to the individual data sheets: | Document | Publication Identification Number (PID) | | |-------------------|-----------------------------------------|--| | S29PL-N | S29PL-N_00 | | | 32M pSRAM Type 8 | pSRAM_31 | | | 32M pSRAM Type 7 | pSRAM_29 | | | 32M pSRAM Type 2 | pSRAM_19 | | | 64M pSRAM Type 2 | pSRAM_20 | | | 64M pSRAM Type 8 | pSRAM_32 | | | 128M pSRAM Type 2 | pSRAM_15 | | ## 1. Flash/RAM Combinations Table | | | pSRAM Density | | | |---------------|--------|---------------|-------------|-------------| | | | 32 Mb | 64 Mb | 128 Mb | | | PL127N | S71PL127NB0 | S71PL127NC0 | | | Flash Density | PL129N | S71PL129NB0 | S71PL129NC0 | | | | PL256N | | S71PL256NC0 | S71PL256ND0 | ## 2. Product Selector Guide | Device | pSRAM Density | pSRAM Type | |-------------|---------------|--------------| | S71PL127NB0 | 32 Mb | pSRAM Type 2 | | S71PL127NB0 | 32 Mb | pSRAM Type 7 | | S71PL127NB0 | 32 Mb | pSRAM Type 8 | | S71PL127NC0 | 64 Mb | pSRAM Type 2 | | S71PL127NC0 | 64 Mb | pSRAM Type 8 | | S71PL129NB0 | 32 Mb | pSRAM Type 2 | | S71PL129NB0 | 32 Mb | pSRAM Type 7 | | S71PL129NB0 | 32 Mb | pSRAM Type 8 | | S71PL129NC0 | 64 Mb | pSRAM Type 2 | | S71PL129NC0 | 64 Mb | pSRAM Type 8 | | S71PL256NC0 | 64 Mb | pSRAM Type 2 | | S71PL256NC0 | 64 Mb | pSRAM Type 8 | | S71PL256ND0 | 128 Mb | pSRAM Type 2 | ## 3. Ordering Information The order number is formed by a valid combinations of the following: ### 3.1 Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations. Flash pSRAM pSRAM Package & Model Packing Speed **Base Ordering** Speed Options Option Part Number (2) Temperature Number Type Type Package Name 4B Type 2 S71PL127NB0 4U Type 8 TLA064 -4Z Type 7 8 x 11.6 x 1.2 mm, 64-ball 4B Type 2 S71PL127NC0 4U Type 8 4B Type 2 S71PL129NB0 4U 0, 2, 3 Type 8 HAW. HFW 70 ns TLA064 -70 ns (1), (2) 47 Type 7 8 x 11.6 x 1.2 mm, 64-ball 4B Type 2 S71PL129NC0 4l J Type 8 5B Type 2 TLA084-S71PL256NC0 8 x 11.6 x 1.2 mm, 84-ball 5U Type 8 TSB084 -S71PL256ND0 5B Type 2 Table 3.1 Valid Combinations #### Notes - 1. Type 0 is standard. Specify other options as required. - 2. BGA package marking omits leading "S" and packing type designator from ordering part number. - 3. Contact factory for availability for any of the OPNs listed since RAM type availability may vary over time. 8 x 11.6 x 1.2, 84-ball ## 4. Block Diagram #### Notes: - 1. RY/BY# is an open drain output. - 2. $A_{MAX} = A23 \; (PL256N), \; A22 \; (PL127N), \; A21 \; (PL129N).$ S71PL-N MirrorBit<sup>TM</sup> MCPs ## 5. Physical Dimensions/Connection Diagrams This section shows the I/O designations and package specifications for the S71PL-N. ## 5.1 Special Handling Instructions for FBGA Package Special handling is required for Flash Memory products in FBGA packages. Flash memory devices in FBGA packages may be damaged if exposed to ultrasonic cleaning methods. The package and/or data integrity may be compromised if the package body is exposed to temperatures above 150°C for prolonged periods of time. ### 5.2 S71PL256N TLA084/TSB084 Figure 5.1 84-ball Fine-Pitch Ball Grid Array (S71PL256N) #### Note: Top view—balls facing down. The addresses that are shared vary by MCP combination as shown in the table below: | | Flash-only Addresses | Shared Addresses | |-------------|----------------------|------------------| | S71PL256NC0 | A23-A22 | A21:A0 | | S71PL256ND0 | A23 | A22:A0 | Figure 5.2 TSB084 Physical Dimensions | PACKAGE | TSB 084 | | | | |---------|-----------------------------------------------------------------------------------------------------------------------------------|------------|------|--------------------------| | JEDEC | N/A | | | | | DxE | 11.60 mm x 8.00 mm<br>PACKAGE | | mm | | | SYMBOL | MIN | NOM | MAX | NOTE | | Α | | | 1.20 | PROFILE | | A1 | 0.17 | | | BALL HEIGHT | | A2 | 0.81 | | 0.97 | BODY THICKNESS | | D | | 11.60 BSC. | | BODY SIZE | | Е | | 8.00 BSC. | | BODY SIZE | | D1 | 8.80 BSC. | | | MATRIX FOOTPRINT | | E1 | 7.20 BSC. | | | MATRIX FOOTPRINT | | MD | 12 | | | MATRIX SIZE D DIRECTION | | ME | 10 | | | MATRIX SIZE E DIRECTION | | n | 84 | | | BALL COUNT | | φb | 0.35 | 0.40 | 0.45 | BALL DIAMETER | | eЕ | 0.80 BSC | | | BALL PITCH | | eD | 0.80 BSC | | | BALL PITCH | | SD / SE | 0.40 BSC | | | SOLDER BALL PLACEMENT | | | A2,A3,A4,A5,A6,A7,A8,A9<br>B1,B10,C1,C10,D1,D10<br>E1,E10,F1,F10,G1,G10<br>H1,H10,J1,J10,K1,K10,L1,L10<br>M2,M3,M4,M5,M6,M7,M8,M9 | | | DEPOPULATED SOLDER BALLS | #### NOTES: - DIMENSIONING AND TOLERANCING METHODS PER ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. - 3. BALL POSITION DESIGNATION PER JESD 95-1, SPP-010. - 4. e REPRESENTS THE SOLDER BALL GRID PITCH. - SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. - SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION. - $\ensuremath{\mathsf{n}}$ is the number of populted solder ball positions for matrix size MD x Me. - 6 DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. - /7 SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. - WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW SD OR SE = 0.000. - WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE = $\boxed{e/2}$ - 8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS. - 9. N/A - A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS. 3439 \ 16-038.22 \ 01.04.05 Figure 5.3 TLA084 Physical Dimensions | PACKAGE | TLA 084 | | | | |---------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|--------------------------| | JEDEC | N/A | | | | | DxE | 11.6 | 60 mm x 8.00<br>PACKAGE | mm | | | SYMBOL | MIN | NOM | MAX | NOTE | | Α | | | 1.20 | PROFILE | | A1 | 0.17 | | | BALL HEIGHT | | A2 | 0.81 | | 0.97 | BODY THICKNESS | | D | | 11.60 BSC. | | BODY SIZE | | E | | 8.00 BSC. | | BODY SIZE | | D1 | | 8.80 BSC. | | MATRIX FOOTPRINT | | E1 | 7.20 BSC. | | | MATRIX FOOTPRINT | | MD | 12 | | | MATRIX SIZE D DIRECTION | | ME | 10 | | | MATRIX SIZE E DIRECTION | | n | 84 | | | BALL COUNT | | Øb | 0.35 | 0.40 | 0.45 | BALL DIAMETER | | eЕ | 0.80 BSC. | | | BALL PITCH | | eD | 0.80 BSC | | | BALL PITCH | | SD / SE | 0.40 BSC. | | | SOLDER BALL PLACEMENT | | | A2,A3,A4,A5,A6,A7,A8,A9<br>B1,B10,C1,C10,D1,D10,<br>E1,E10,F1,F10,G1,G10,<br>H1,H10,J1,J10,K1,K10,L1,L10,<br>M2,M3,M4,M5,M6,M7,M8,M9 | | | DEPOPULATED SOLDER BALLS | #### NOTES: - 1. DIMENSIONING AND TOLERANCING METHODS PER ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. - 3. BALL POSITION DESIGNATION PER JESD 95-1, SPP-010. - 4. e REPRESENTS THE SOLDER BALL GRID PITCH. - SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION. n IS THE NUMBER OF POPULTED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME. 6 DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW SD OR SE = 0.000. WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE = $\boxed{e/2}$ - "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS. 41 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS. 3372-2 \ 16-038.22a ### 5.3 S71PL127N—TLA064 A10 DNU RFU Legend D5 D7 D8 E4 E5 E6 E7 E8 F8 pSRAM Only G8 Do Not Use/ Н8 Reserved for Future Use J3 J8 J4 J5 J7 R-V<sub>CC</sub> K5 К6 Κ7 К8 M10 DNU Figure 5.4 64-ball Fine-Pitch Ball Grid Array (S71PL127N) Note: Top view—balls facing down. The addresses that are shared vary by MCP combination as shown in the table below: | | Flash-only Addresses | Shared Addresses | |-------------|----------------------|------------------| | S71PL127NB0 | A22-A21 | A20:A0 | | S71PL127NC0 | A22 | A21:A0 | ### 5.4 S71PL129N—TLA064 A10 DNU С6 Legend D5 D8 D7 E4 E5 E6 E7 E8 F8 pSRAM Only G8 G9 Do Not Use/ Н4 Н6 Н7 Н8 Reserved for Future Use J4 J8 J7 K5 Κ7 К6 DQ11 RFU M10 М1 DNU Figure 5.5 64-ball Fine-Pitch Ball Grid Array (S71PL129N) Note: Top view—balls facing down. The addresses that are shared vary by MCP combination as shown in the table below: | | Flash-only Addresses | Shared Addresses | |-------------|----------------------|------------------| | S71PL129NB0 | A21 | A20:A0 | | S71PL129NC0 | _ | A21:A0 | A D1 D eD △ 0.15 C (2X) 10 + + + + + + + + + + 0 9 + + 0 0 0 0 0 0 + + + +00000000++ 8 SE /7 + 0 0 0 0 0 0 0 0 + + 000++0000-+ Ė E1 000+1+0000+ 00000000++ еE 3 00000000++ + + 0 0 0 0 0 0 0 + + + + + + + + + 0 0 + + + +INDEX MARK кЈН G F E D C B A PIN A1 PIN A1 CORNER B 10 CORNER SD TOP VIEW ○ 0.15 C (2X) **BOTTOM VIEW** Ā A2 // 0.20 C ○ 0.08 C A1 Ċ 6 SIDE VIEW 64X Ø b Ø 0.15 M C A B Ø 0.08 M C $|\Phi|$ Figure 5.6 TLA064 Physical Dimensions | PACKAGE | TLA 064 | | | | |---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|--------------------------| | JEDEC | N/A | | | | | DxE | 11.60 mm x 8.00 mm<br>PACKAGE | | mm | | | SYMBOL | MIN | NOM | MAX | NOTE | | Α | | | 1.20 | PROFILE | | A1 | 0.17 | | | BALL HEIGHT | | A2 | 0.81 | | 0.97 | BODY THICKNESS | | D | | 11.60 BSC. | | BODY SIZE | | E | | 8.00 BSC. | | BODY SIZE | | D1 | 8.80 BSC. | | | MATRIX FOOTPRINT | | E1 | 7.20 BSC. | | | MATRIX FOOTPRINT | | MD | 12 | | | MATRIX SIZE D DIRECTION | | ME | 10 | | | MATRIX SIZE E DIRECTION | | n | 64 | | | BALL COUNT | | φb | 0.35 | 0.40 | 0.45 | BALL DIAMETER | | eЕ | 0.80 BSC. | | | BALL PITCH | | eD | 0.80 BSC | | | BALL PITCH | | SD / SE | 0.40 BSC. | | | SOLDER BALL PLACEMENT | | | A2,A3,A4,A5,A6,A7,A8,A9<br>B1,B2,B3,B4,B7,B8,B9,B10<br>C1,C2,C9,C10,D1,D10,E1,E10,<br>F1,F5,F6,F10,G1,G5,G6,G10<br>H1,H10,J1,J10,K1,K2,K9,K10<br>L1,L2,L3,L4,L7,L8,L9,L10<br>M2,M3,M4,M5,M6,M7,M8,M9 | | | DEPOPULATED SOLDER BALLS | #### NOTES: - DIMENSIONING AND TOLERANCING METHODS PER ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. - 3. BALL POSITION DESIGNATION PER JESD 95-1, SPP-010. - 4. e REPRESENTS THE SOLDER BALL GRID PITCH. - 5. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION. $\ensuremath{\mathsf{n}}$ IS THE NUMBER OF POPULTED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME. DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW SD OR SE = 0.000. WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE = $\boxed{0/2}$ - 8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS. - 9. N/A - 1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS. 3352 \ 16-038.22a # 6. Revision History | Section | Description | |----------------------------------------------------|-----------------------------------------------------------------------------| | Revision A (March 11, 2005) | | | | Initial release | | Revision A1 (April 27, 2005) | | | Performance Characteristics pSRAM<br>Density table | Added 128 Mb pSRAM device | | Ordering Information and Valid Combination tables | Updated options to include 128 Mb pSRAM device | | Block Diagram | Changed chip enable pin from CE#f1 to F1-CE# | | Physcial Dimensions/Connection Diagrams | Replaced VBH084 with TLA084 and VSA084 Replaced VBU056 with TLC056 | | V <sub>CC</sub> Power Up | Changed t <sub>VCS</sub> speed from 30 μs to 50 μs | | DC Characteristics | Changed I <sub>CC4</sub> Max. to 50 μA | | Revision A2 (August 18, 2005) | | | Global | Removed all references to 56-ball package | | Performance Characteristis | Updated the product selector tables | | Ordering Information | Updated model number | | Valid Combinations table | Added new ordering options | | Connection Diagram | Updated the PL127N connection diagram Updated the PL12xN connection diagram | | Revision A3 (October 21, 2005) | Opation the FETEAR Controller angular | | Performance Characteristics | Updated the Typical Sector Erase times | | Revision A4 (November 29, 2005) | | | • | Added the 1.2 mm option to S71PL256ND0 | | Global | Updated the S29PL-N Flash data sheet | | Revision A5 (January 3, 2006) | | | | Changed the name of in F3 from A14 to A4 in pinout figure of section 3.2 | | | Removed all references to Type 6 pSRAMs from the Product Selector Guide | | Clobal | Added a document reference table | | Global | Modified the Package Type and Material options | | | Removed the VSA084 package option | | | Removed the datasheet from the MCP wrapper | | Revision A6 (April 12, 2006) | | | Global | Added pSRAM Type 7 as an option to S71PL127NB0 and S71PL129NB0 | | Revision A7 (September 6, 2006) | | | Global | Updated document to new template. | | Revision A8 (October 6, 2006) | | | Global | Added 32 Mb pSRAM Type 8 to the valid combinations | | Revision A9 (December 8, 2006) | | | Global | Added 64 Mb pSRAM Type 8 to the valid combinations. | #### Colophon The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for any use that includes fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for any use where chance of failure is intolerable (i.e., submersible repeater and artificial satellite). Please note that Spansion will not be liable to you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the US Export Administration Regulations or the applicable laws of any other country, the prior authorization by the respective government entity will be required for export of those products. #### Trademarks and Notice The contents of this document are subject to change without notice. This document may contain information on a Spansion product under development by Spansion. Spansion reserves the right to change or discontinue work on any product without notice. The information in this document is provided as is without warranty or guarantee of any kind as to its accuracy, completeness, operability, fitness for particular purpose, merchantability, non-infringement of third-party rights, or any other warranty, express, implied, or statutory. Spansion assumes no liability for any damages of any kind arising out of the use of the information in this document. Copyright © 2005-2006 Spansion Inc. All Rights Reserved. Spansion, the Spansion logo, MirrorBit, ORNAND, HD-SIM, and combinations thereof are trademarks of Spansion Inc. Other names are for informational purposes only and may be trademarks of their respective owners.