# 256Mbit GDDR SDRAM # Revision 1.3 March 2005 INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS, AND IS SUBJECT TO CHANGE WITHOUT NOTICE. NOTHING IN THIS DOCUMENT SHALL BE CONSTRUED AS GRANTING ANY LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IN SAMSUNG PRODUCTS OR TECHNOLOGY. ALL INFORMATION IN THIS DOCUMENT IS PROVIDED ON AS "AS IS" BASIS WITHOUT GUARANTEE OR WARRANTY OF ANY KIND. - 1. For updates or additional information about Samsung products, contact your nearest Samsung office. - 2. Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where Product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply. Samsung Electronics reserves the right to change products or specification without notice. # **Revision History** #### Revision 1.3(March 11, 2005) • Typo corrected #### Revision 1.2(February 23, 2005) • Typo corrected #### **Revision 1.1 (December 29, 2004)** • Typo corrected #### Revision 1.0 (November 11, 2004) - Defined DC specification - Changed AC spec format #### Revision 0.0 (September 7, 2004) - Target Spec • Defined target specification #### K4D553238F-GC # 2M x 32Bit x 4 Banks Graphic Double Data Rate Synchronous DRAM with Bi-directional Data Strobe and DLL #### **FEATURES** - 2.5V ± 5% power supply for device operation - 2.5V ± 5% power supply for I/O interface - SSTL\_2 compatible inputs/outputs - · 4 banks operation - MRS cycle with address key programs - -. Read latency 4, 5 and 6 (clock) - -. Burst length (2, 4 and 8) - -. Burst type (sequential & interleave) - All inputs except data & DM are sampled at the positive going edge of the system clock - · Differential clock input - No Wrtie-Interrupted by Read Function - 4 DQS's (1DQS / Byte) - Data I/O transactions on both edges of Data strobe - DLL aligns DQ and DQS transitions with Clock transition - Edge aligned data & data strobe output - · Center aligned data & data strobe input - · DM for write masking only - · Auto & Self refresh - 32ms refresh period (4K cycle) - 144-Ball FBGA - · Maximum clock frequency up to 350MHz - Maximum data rate up to 700Mbps/pin #### ORDERING INFORMATION | Part NO. | Max Freq. | Max Data Rate | Interface | Package | |-----------------|-----------|---------------|-----------|---------------| | K4D553238F-GC2A | 350MHz | 700Mbps/pin | | | | K4D553238F-GC33 | 300MHz | 600Mbps/pin | SSTL_2 | 144-Ball FBGA | | K4D553238F-GC36 | 275MHz | 550Mbps/pin | | | <sup>\*</sup> K4D553238F-VC is the Lead Free package part number. #### **GENERAL DESCRIPTION** #### FOR 2M x 32Bit x 4 Bank DDR SDRAM The K4D553238F is 268,435,456 bits of hyper synchronous data rate Dynamic RAM organized as 4 x 2,097,152 words by 32 bits, fabricated with SAMSUNG's high performance CMOS technology. Synchronous features with Data Strobe allow extremely high performance up to 2.8GB/s/chip. I/O transactions are possible on both edges of the clock cycle. Range of operating frequencies, programmable burst length and programmable latencies allow the device to be useful for a variety of high performance memory system applications. # PIN CONFIGURATION (Top View) | | , a | 3 | 4 | 5 | c | 7 | | 0 | 10 | 44 | 40 | 42 | |-----|------|------|------|-------|----------------|----------------|----------------|------------------|------------------|-------|------|------| | | 2 | | 4 | э<br> | 6 | 7 | 8 | 9 | 10 | | 12 | 13 | | / B | DQS0 | DM0 | VSSQ | DQ3 | DQ2 | DQ0 | DQ31 | DQ29 | DQ28 | VSSQ | DM3 | DQS3 | | С | DQ4 | VDDQ | NC | VDDQ | DQ1 | VDDQ | VDDQ | DQ30 | VDDQ | NC | VDDQ | DQ27 | | D | DQ6 | DQ5 | VSSQ | VSSQ | VSSQ | VDD | VDD | VSSQ | VSSQ | VSSQ | DQ26 | DQ25 | | E | DQ7 | VDDQ | VDD | VSS | VSSQ | VSS | VSS | VSSQ | VSS | VDD | VDDQ | DQ24 | | F | DQ17 | DQ16 | VDDQ | VSSQ | VSS<br>Thermal | VSS<br>Thermal | VSS<br>Thermal | VSS<br>Thermal | VSSQ | VDDQ | DQ15 | DQ14 | | G | DQ19 | DQ18 | VDDQ | VSSQ | VSS<br>Thermal | VSS<br>Thermal | VSS<br>Thermal | VSS<br>Thermal | VSSQ | VDDQ | DQ13 | DQ12 | | н | DQS2 | DM2 | NC | VSSQ | VSS<br>Thermal | VSS<br>Thermal | VSS<br>Thermal | VSS<br>Thermal | VSSQ | NC | DM1 | DQS1 | | J | DQ21 | DQ20 | VDDQ | VSSQ | VSS<br>Thermal | VSS<br>Thermal | VSS<br>Thermal | VSS<br>Thermal | VSSQ | VDDQ | DQ11 | DQ10 | | K | DQ22 | DQ23 | VDDQ | VSSQ | VSS | VSS | VSS | VSS | VSSQ | VDDQ | DQ9 | DQ8 | | L | CAS | WE | VDD | VSS | A10 | VDD | VDD | RFU <sub>1</sub> | VSS | VDD | NC | NC | | М | RAS | NC | NC | BA1 | A2 | A11 | A9 | A5 | RFU <sub>2</sub> | СК | CK | MCL | | N | CS | NC | BA0 | A0 | A1 | А3 | A4 | A6 | A7 | A8/AP | CKE | VREF | | | | | | | | | | | | | | | #### NOTE: - 1. RFU1 is reserved for A12 - 2. RFU2 is reserved for BA2 - 3. VSS Thermal balls are optional #### **PIN DESCRIPTION** | CK, <del>CK</del> | Differential Clock Input | BA0, BA1 | Bank Select Address | |-------------------|--------------------------|------------|---------------------| | CKE | Clock Enable | A0 ~A11 | Address Input | | CS | Chip Select | DQ0 ~ DQ31 | Data Input/Output | | RAS | Row Address Strobe | VDD | Power | | CAS | Column Address Strobe | Vss | Ground | | WE | Write Enable | VDDQ | Power for DQ's | | DQS | Data Strobe | Vssq | Ground for DQ's | | DM | Data Mask | NC | No Connection | | RFU | Reserved for Future Use | MCL | Must Connect Low | # INPUT/OUTPUT FUNCTIONAL DESCRIPTION | Symbol | Туре | Function | |-------------------------------------|-------------------------|----------------------------------------------------------------------| | | | The differential system clock Input. | | CK, CK*1 | Input | All of the inputs are sampled on the rising edge of the clock except | | | | DQ's and DM's that are sampled on both edges of the DQS. | | | | Activates the CK signal when high and deactivates the CK signal | | CKE | Input | when low. By deactivating the clock, CKE low indicates the Power | | | | down mode or Self refresh mode. | | | | CS enables the command decoder when low and disabled the com- | | CS | Input | mand decoder when high. When the command decoder is disabled, | | | | new commands are ignored but previous operations continue. | | RAS | Input | Latches row addresses on the positive going edge of the CK with | | | 1 | RAS low. Enables row access & precharge. | | CAS | Input | Latches column addresses on the positive going edge of the CK with | | | | CAS low. Enables column access. | | WE | Input | Enables write operation and row precharge. | | | | Latches data in starting from CAS, WE active. | | | | Data input and output are synchronized with both edge of DQS. | | DQS <sub>0</sub> ~ DQS <sub>3</sub> | Input/Output | DQSo for DQ0 ~ DQ7, DQS1 for DQ8 ~ DQ15, DQS2 for DQ16 ~ DQ23, | | | | DQS3 for DQ24 ~ DQ31. | | | | Data In mask. Data In is masked by DM Latency=0 when DM is high | | DMo ~ DM3 | Input | in burst write. DMo for DQo ~ DQ7, DM1 for DQ8 ~ DQ15, DM2 for | | | | DQ16 ~ DQ23, DM3 for DQ24 ~ DQ31. | | DQ0 ~ DQ31 | Input/Output | Data inputs/Outputs are multiplexed on the same pins. | | BA0, BA1 | Input | Selects which bank is to be active. | | | | Row/Column addresses are multiplexed on the same pins. | | A0 ~ A11 | Input | Row addresses : RA0 ~ RA11, Column addresses : CA0 ~ CA7, CA9 | | | | Column address CA8 is used for auto precharge. | | VDD/VSS | Power Supply | Power and ground for the input buffers and core logic. | | VDDQ/VSSQ | Power Supply | Isolated power supply and ground for the output buffers to provide | | V DDQ/ V 33Q | 1 ower Suppry | improved noise immunity. | | VREF | Power Supply | Reference voltage for inputs, used for SSTL interface. | | NC/RFU | No connection/ | This pin is recommended to be left "No connection" on the device | | | Reserved for future use | | | MCL | Must Connect Low | Must connect low | <sup>\*1 :</sup> The timing reference point for the differential clocking is the cross point of CK and $\overline{\text{CK}}$ . For any applications using the single ended clocking, apply VREF to $\overline{\text{CK}}$ pin. # BLOCK DIAGRAM (1Mbit x 32I/O x 4 Bank) #### **FUNCTIONAL DESCRIPTION** • Power-Up Sequence DDR SDRAMs must be powered up and initialized in a predefined manner to prevent undefined operations. - 1. Apply power and keep CKE at low state (All other inputs may be undefined) - Apply VDD before VDDQ. - Apply VDDQ before VREF & VTT - 2. Start clock and maintain stable condition for minimum 200us. - 3. The minimum of 200us after stable power and clock(CK, CK), apply NOP and take CKE to be high. - 4. Issue precharge command for all banks of the device. - 5. Issue a EMRS command to enable DLL (Minimum 20 clock cycles are recommended prior to MRS command, however not mandatory just in case tMRD met) - \*1 6. Issue a MRS command to reset DLL. The additional 200 clock cycles are required to lock the DLL. - \*1,2 7. Issue precharge command for all banks of the device. - 8. Issue at least 2 or more auto-refresh commands. - 9. Issue a mode register set command with A8 to low to initialize the mode register. - \*1 The additional 200cycles of clock input is required to lock the DLL after enabling DLL. - \*2 Sequence of 6&7 is regardless of the order \* When the operating frequency is changed, DLL reset should be required again. After DLL reset again, the minimum 200 cycles of clock input is needed to lock the DLL. ### **MODE REGISTER SET(MRS)** The mode register stores the data for controlling the various operating modes of DDR SDRAM. It programs CAS latency, addressing mode, burst length, test mode, DLL reset and various vendor specific options to make DDR SDRAM useful for variety of different applications. The default value of the mode register is not defined, therefore the mode register must be written after EMRS setting for proper operation. The mode register is written by asserting low on $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ and $\overline{WE}$ (The DDR SDRAM should be in active mode with CKE <u>already high prior to writing</u> into the mode register). The state of address pins A0 ~ A11 and BA0, BA1 in the same cycle as $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ and $\overline{WE}$ going low is written in the mode register. Minimum two clock cycles are requested to complete the write operation in the mode register. The mode register contents can be changed using the same command and clock cycle requirements during operation as long as all banks are in the idle state. The mode register is divided into various fields depending on functionality. The burst length uses A0 ~ A2, addressing mode uses A3, CAS latency(read latency from column address) uses A4 ~ A6. A7 is used for test mode. A8 is used for DLL reset. A7,A8, BA0 and BA1 must be set to low for normal MRS operation. Refer to the table for specific codes for various burst length, addressing modes and CAS latencies. Reserved 1 1 Reserved \*1 : MRS can be issued only at all banks precharge state. 1 1 1 \*2: Minimum tRP is required to issue MRS command. Reserved #### **EXTENDED MODE REGISTER SET(EMRS)** The extended mode register stores the data for enabling or disabling DLL and selecting output driver strength. The default value of the extended mode register is not defined, therefore the extended mode register must be written after power up for enabling or disabling DLL. The extended mode register is written by asserting low on $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ and high on BA0(The DDR SDRAM should be in all bank precharge with CKE already high prior to writing into the extended mode register). The state of address pins A0, A2 ~ A5, A7 ~ A11 and BA1 in the same cycle as $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ and $\overline{WE}$ going low are written in the extended mode register. A1 and A6 are used for setting driver strength to normal, weak or matched impedance. Two clock cycles are required to complete the write operation in the extended mode register. The mode register contents can be changed using the same command and clock cycle requirements during operation as long as all banks are in the idle state. A0 is used for DLL enable or disable. "High" on BA0 is used for EMRS. All the other address pins except A0,A1,A6 and BA0 must be set to low for proper EMRS operation. Refer to the table for specific codes. Figure 7. Extended Mode Register set <sup>\*1 :</sup> RFU(Reserved for future use) should stay "0" during EMRS cycle. #### **ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | Value | Unit | |---------------------------------------|-----------|------------|------| | Voltage on any pin relative to Vss | VIN, VOUT | -0.5 ~ 3.6 | V | | Voltage on VDD supply relative to Vss | VDD | -1.0 ~ 3.6 | V | | Voltage on VDD supply relative to Vss | VDDQ | -0.5 ~ 3.6 | V | | Storage temperature | Тѕтс | -55 ~ +150 | °C | | Power dissipation | PD | 3.3 | W | | Short circuit current | los | 50 | mA | Note: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to recommended operating condition. Exposure to higher than recommended voltage for extended periods of time could affect device reliability. #### POWER & DC OPERATING CONDITIONS(SSTL\_2 In/Out) Recommended operating conditions(Voltage referenced to Vss=0V, Ta=0 to 65°C) | Parameter | Symbol | Min | Тур | Max | Unit | Note | |---------------------------|---------|-----------|------|-----------|------|----------------| | Device Supply voltage | VDD | 2.375 | 2.5 | 2.625 | V | 1 | | Output Supply voltage | VDDQ | 2.375 | 2.5 | 2.625 | V | 1 | | Reference voltage | VREF | 0.49*VDDQ | - | 0.51*VDDQ | V | 2 | | Termination voltage | Vtt | VREF-0.04 | VREF | VREF+0.04 | V | 3 | | Input logic high voltage | VIH(DC) | VREF+0.15 | - | VDDQ+0.30 | V | 4 | | Input logic low voltage | VIL(DC) | -0.30 | - | VREF-0.15 | V | 5 | | Output logic high voltage | Voн | Vtt+0.76 | - | - | V | Iон=-15.2mA, 7 | | Output logic low voltage | Vol | - | - | Vtt-0.76 | V | IoL=+15.2mA, 7 | | Input leakage current | lı∟ | -5 | - | 5 | uA | 6 | | Output leakage current | lol | -5 | - | 5 | uA | 6 | Note: 1. Under all conditions VDDQ must be less than or equal to VDD. - 2. VREF is expected to equal 0.50\*VDDQ of the transmitting device and to track variations in the DC level of the same. Peak to peak noise on the VREF may not exceed + 2% of the DC value. - 3. Vtt of the transmitting device must track VREF of the receiving device. - 4. VIH(max.)= VDDQ +1.5V for a pulse width and it can not be greater than 1/3 of the cycle rate. - 5. VIL(mim.)= -1.5V for a pulse width and it can not be greater than 1/3 of the cycle rate. - 6. For any pin under test input of 0V ≤ VIN ≤ VDD is acceptable. For all other pins that are not under test VIN=0V. - 7. Output logic high voltage and low voltage is depend on output channel condition. #### DC CHARACTERISTICS Recommended operating conditions Unless Otherwise Noted, TA=0 to $65^{\circ}$ C) | Devementes | Compleal | Took Condition | | Version | | I I m i 4 | Nata | |--------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------|-----|---------|-----|-----------|------| | Parameter | Symbol | Test Condition | -2A | -33 | -36 | Unit | Note | | Operating Current<br>(One Bank Active) | ICC1 | Burst Lenth=2 tRC ≥ tRC(min) IoL=0mA, tcc= tcc(min) | 340 | 310 | 290 | mA | | | Precharge Standby Current in Power-down mode | Icc2P | CKE ≤ VIL(max), tcc= tcc(min) | 15 | 15 | 15 | mA | | | Precharge Standby Current in Non Power-down mode | ICC2N | $\label{eq:cke} \begin{split} \text{CKE} &\geq \text{VIH(min), CS} \geq \text{VIH(min),} \\ \text{tcc=tcc(min)} \end{split}$ | 75 | 70 | 65 | mA | | | Active Standby Current power-down mode | ІссзР | CKE ≤ VIL(max), tcc= tcc(min) | 70 | 65 | 60 | mA | | | Active Standby Current in Non Power-down mode | Icc3N | $\label{eq:cke} \begin{split} CKE &\geq VIH(min), \ CS \geq VIH(min), \\ tcc &= tcc(min) \end{split}$ | 240 | 220 | 210 | mA | | | Operating Current ( Burst Mode) | ICC4 | IoL=0mA ,tcc= tcc(min), Page Burst, All Banks activated. | 400 | 370 | 360 | mA | | | Refresh Current | ICC5 | trc ≥ trfc(min) | 380 | 340 | 320 | mA | 1 | | Self Refresh Current | ICC6 | CKE ≤ 0.2V | 10 | 10 | 10 | mA | | | Operating Current<br>(4Bank interleaving) | ICC7 | Burst Length=4 tRC ≥ tRC(min) IoL=0mA, tcc= tcc(min) | 620 | 560 | 530 | mA | | Note: 1. Measured with outputs open. 2. Refresh period is 32ms. #### **AC INPUT OPERATING CONDITIONS** Recommended operating conditions(Voltage referenced to Vss=0V, Ta=0 to 65°C) | Parameter | Symbol | Min | Тур | Max | Unit | Note | |-----------------------------------------------|--------|--------------|-----|--------------|------|------| | Input High (Logic 1) Voltage ;DQ | ViH | VREF+0.35 | - | - | V | | | Input Low (Logic 0) Voltage; DQ | VIL | - | - | VREF-0.35 | V | | | Clock Input Differential Voltage; CK and CK | VID | 0.7 | - | VDDQ+0.6 | V | 1 | | Clock Input Crossing Point Voltage; CK and CK | Vıx | 0.5*VDDQ-0.2 | - | 0.5*VDDQ+0.2 | V | 2 | **Note**: 1. VID is the magnitude of the difference between the input level on $\overline{CK}$ 2. The value of VIx is expected to equal 0.5\*VDDQ of the transmitting device and must track variations in the DC level of the same #### AC OPERATING TEST CONDITIONS (TA= 0 to 65°C) | Parameter | Value | Unit | Note | |--------------------------------------------------|-------------------|------|------| | Input reference voltage for CK(for single ended) | 0.50*VDDQ | V | 1 | | CK and CK signal maximum peak swing | 1.5 | V | | | CK signal minimum slew rate | 1.0 | V/ns | | | Input Levels(VIH/VIL) | VREF+0.4/VREF-0.4 | V | | | Input timing measurement reference level | Vref | V | | | Output timing measurement reference level | Vtt | V | | | Output load condition | See Fig.1 | | | Note 1 : In case of differential clocks(CK and $\overline{\text{CK}}$ ), input reference voltage for clock is a CK and $\overline{\text{CK}}$ 's crossing point. (Fig. 1) Output Load Circuit #### **CAPACITANCE** (TA= 25°C, f=1MHz) | Parameter | Symbol | Min | Max | Unit | |-----------------------------------------------|--------|-----|-----|------| | Input capacitance( CK, CK) | CIN1 | 1.0 | 5.0 | pF | | Input capacitance(A0~A11, BA0~BA1) | CIN2 | 1.0 | 4.0 | pF | | Input capacitance<br>( CKE, CS, RAS,CAS, WE ) | Сімз | 1.0 | 4.0 | pF | | Data & DQS input/output capacitance(DQ0~DQ31) | Соит | 1.0 | 6.5 | pF | | Input capacitance(DM0 ~ DM3) | CIN4 | 1.0 | 6.5 | pF | #### **DECOUPLING CAPACITANCE GUIDE LINE** Recommended decoupling capacitance added to power line at board. | Parameter | Symbol | Value | Unit | |----------------------------------------------|--------|------------|------| | Decoupling Capacitance between VDD and Vss | CDC1 | 0.1 + 0.01 | uF | | Decoupling Capacitance between VDDQ and VSSQ | CDC2 | 0.1 + 0.01 | uF | - Note: 1. VDD and VDDQ pins are separated each other. - All VDD pins are connected in chip. All VDDQ pins are connected in chip. - 2. Vss and Vssq pins are separated each other - All Vss pins are connected in chip. All Vssq pins are connected in chip. # K4D553238F-GC #### **AC CHARACTERISTICS** | Danamatan | | Complete | -2 | :A | -3 | 3 | -3 | 6 | Unit | Note | |-----------------------------------|------|----------|--------------|------|--------------|------|--------------|------|------|------| | Parameter | | Symbol | Min | Max | Min | Max | Min | Max | Unit | Note | | CK cycle time | CL=3 | tCK | - | 4 | - | 10 | - | 10 | ns | | | | CL=4 | | 2.86 | | 3.3 | | 3.6 | | ns | | | CK high level width | | tCH | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | tCK | | | CK low level width | | tCL | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | tCK | | | DQS out access time from CK | | tDQSCK | -0.55 | 0.55 | -0.55 | 0.55 | -0.6 | 0.6 | ns | | | Output access time from CK | | tAC | -0.55 | 0.55 | -0.55 | 0.55 | -0.6 | 0.6 | ns | | | Data strobe edge to Dout edge | | tDQSQ | - | 0.35 | - | 0.35 | - | 0.40 | ns | 1 | | Read preamble | | tRPRE | 0.9 | 1.1 | 0.9 | 1.1 | 0.9 | 1.1 | tCK | | | Read postamble | | tRPST | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | tCK | | | CK to valid DQS-in | | tDQSS | 0.85 | 1.15 | 0.85 | 1.15 | 0.85 | 1.15 | tCK | | | DQS-In setup time | | tWPRES | 0 | - | 0 | - | 0 | - | ns | | | DQS-in hold time | | tWPREH | 0.35 | - | 0.35 | - | 0.35 | - | tCK | | | DQS write postamble | | tWPST | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | tCK | | | DQS-In high level width | | tDQSH | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | tCK | | | DQS-In low level width | | tDQSL | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | tCK | | | Address and Control input setup | | tIS | 0.8 | - | 0.8 | - | 0.9 | - | ns | | | Address and Control input hold | | tlH | 8.0 | - | 0.8 | - | 0.9 | - | ns | | | DQ and DM setup time to DQS | | tDS | 0.35 | - | 0.35 | - | 0.40 | - | ns | | | DQ and DM hold time to DQS | | tDH | 0.35 | - | 0.35 | - | 0.40 | - | ns | | | | | | tCLmin | | tCLmin | | tCLmin | | | | | Clock half period | | tHP | or<br>tCHmin | - | or<br>tCHmin | - | or<br>tCHmin | - | ns | 1 | | Data Hold skew factor | | tQHS | - | 0.4 | - | 0.4 | - | 0.45 | ns | | | Data output hold time from DQS | | tQH | tHP-tQHS | - | tHP-tQHS | | tHP-tQHS | - | ns | 1 | | Jitter over 1~6 clock cycle error | | tJ*1 | - | 75 | - | 85 | - | 95 | ps | | | Cycle to cyde duty cycle error | | tDCERR | - | 75 | - | 85 | - | 95 | ps | | | Rise and fall times of CK | | tR, tF | - | 600 | - | 700 | - | 700 | ps | | <sup>\*1.</sup> The cycle to cycle jitter over 1~6 cycle short term jitter. # Simplified Timing @ BL=2, CL=4 #### Note 1: - The JEDEC DDR specification currently defines the output data valid window(tDV) as the time period when the data strobe and all data associated with that data strobe are coincidentally valid. - The previously used definition of tDV(=0.35tCK) artificially penalizes system timing budgets by assuming the worst case output vaild window even then the clock duty cycle applied to the device is better than 45/55% - A new AC timing term, tQH which stands for data output hold time from DQS is difined to account for clock duty cycle variation and replaces tDV - tQHmin = tHP-X where - . tHP=Minimum half clock period for any given cycle and is defined by clock high or clock low time(tCH,tCL) - . X=A frequency dependent timing allowance account for tDQSQmax # tQH Timing (CL4, BL2) #### **Power Down Timing** # **AC CHARACTERISTICS (I)** | Parameter | Symbol | -2A | | -3: | 3 | -36 | | 1124 | Nete | |--------------------------------------------------|--------|--------------|------|--------------|------|--------------|------|------|------| | | | Min | Max | Min | Max | Min | Max | Unit | Note | | Row cycle time | tRC | 42.9 | - | 42.9 | - | 46.8 | - | ns | 2,5 | | Refresh row cycle time | tRFC | 48.6 | - | 49.5 | - | 54 | - | ns | 5 | | Row active time | tRAS | 28.6 | 100K | 29.7 | 100K | 32.4 | 100K | ns | 5 | | RAS to CAS delay for Read | tRCDRD | 13.2 | - | 13.2 | - | 14.4 | - | ns | 5 | | RAS to CAS delay for Write | tRCDWR | 6.6 | - | 6.6 | - | 7.2 | - | ns | 4 | | Row precharge time | tRP | 13.2 | - | 13.2 | - | 14.4 | - | ns | 5 | | Row active to Row active | tRRD | 9.9 | - | 9.9 | - | 10.8 | - | ns | 5 | | Last data in to Row precharge | tWR | 14.3 | - | 16.5 | - | 18 | - | ns | 5 | | Last data in to Row precharge<br>@Auto Precharge | tWR_A | 5 | - | 5 | - | 5 | - | tCK | 3 | | Auto precharge write recovery + Precharge | tDAL | 10 | - | 9 | - | 9 | - | tCK | 3,5 | | Last data in to Read command | tCDLR | 2 | - | 2 | - | 2 | - | tCK | 1 | | Col. address to Col. address | tCCD | 1 | - | 1 | - | 1 | - | tCK | | | Mode register set cycle time | tMRD | 2 | - | 2 | - | 2 | - | tCK | | | Exit self refresh to read command | tXSR | 200 | - | 200 | - | 200 | - | tCK | | | Power down exit time | tPDEX | 3tCK+<br>tIS | - | 3tCK+<br>tIS | - | 3tCK+<br>tIS | - | ns | | | Refresh interval time | tREF | 7.8 | - | 7.8 | - | 7.8 | - | us | | Note: 1. For normal write operation, even numbers of Din are to be written inside DRAM - 2. The number of clock of tRP is restricted by the number of clock of tRAS and tRP - 3. The number of clock of tWR\_A is fixed. It can't be changed by tCK - 4. tRCDWR is equal to tRCDRD-2tCK and the number of clock can not be lower than 2tCK. - 5. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and then rounding off to the next higher integer unconditionally. # **AC CHARACTERISTICS (II)** #### K4D553238F-GC2A | KIDOODOO GODA | | | | | | | | | | | | |-------------------|-------------|-----|------|------|--------|--------|-----|------|------|------|--| | Frequency | Cas Latency | tRC | tRFC | tRAS | tRCDRD | tRCDWR | tRP | tRRD | tDAL | Unit | | | 350MHz ( 2.86ns ) | 4 | 15 | 17 | 10 | 5 | 3 | 5 | 4 | 10 | tCK | | | 300MHz ( 3.3ns ) | 4 | 13 | 15 | 9 | 4 | 2 | 4 | 3 | 9 | tCK | | | 275MHz ( 3.6ns ) | 4 | 13 | 15 | 9 | 4 | 2 | 4 | 3 | 9 | tCK | | #### K4D553238F-GC33 | Frequency | Cas Latency | tRC | tRFC | tRAS | tRCDRD | tRCDWR | tRP | tRRD | tDAL | Unit | |------------------|-------------|-----|------|------|--------|--------|-----|------|------|------| | 300MHz ( 3.3ns ) | 4 | 13 | 15 | 9 | 4 | 2 | 4 | 3 | 9 | tCK | | 275MHz ( 3.6ns ) | 4 | 13 | 15 | 9 | 4 | 2 | 4 | 3 | 9 | tCK | #### K4D553238F-GC36 | Frequency | Cas Latency | tRC | tRFC | tRAS | tRCDRD | tRCDWR | tRP | tRRD | tDAL | Unit | |------------------|-------------|-----|------|------|--------|--------|-----|------|------|------| | 275MHz ( 3.6ns ) | 4 | 13 | 15 | 9 | 4 | 2 | 4 | 3 | 9 | tCK | # K4D553238F-GC # Simplified Timing(2) @ BL=4 ## **PACKAGE DIMENSIONS (144-Ball FBGA)** Unit: mm