

Data Sheet July 8, 2004 FN7325.2

# Triple Differential Twisted-Pair Driver with Common-Mode Sync Encoding



The EL4543 is a high bandwidth triple differential amplifier with integrated encoding of video sync

signals. The inputs are suitable for handling high speed video or other communications signals in either single-ended or differential form, and the common-mode input range extends all the way to the negative rail enabling ground-referenced signalling in single supply applications. The high bandwidth enables differential signalling onto standard twisted-pair or coax with very low harmonic distortion, while internal feedback ensures balanced gain and phase at the outputs reducing radiated EMI and harmonics.

Embedded logic encodes standard video horizontal and vertical sync signals onto the common mode of the twisted pair(s), transmitting this additional information without the requirement for additional buffers or transmission lines. The EL4543 enables significant system cost savings when compared with discrete line driver alternatives.

The EL4543 is available in a 24-pin QSOP package and is specified for operation over the -40°C to +85°C temperature range.

# Ordering Information

| PART<br>NUMBER            | PACKAGE                  | TAPE &<br>REEL | PKG. DWG. # |
|---------------------------|--------------------------|----------------|-------------|
| EL4543IU                  | 24-Pin QSOP              | -              | MDP0040     |
| EL4543IU-T7               | 24-Pin QSOP              | 7"             | MDP0040     |
| EL4543IU-T13              | 24-Pin QSOP              | 13"            | MDP0040     |
| EL4543IUZ<br>(Note 1)     | 24-Pin QSOP<br>(Pb-Free) | -              | MDP0040     |
| EL4543IUZ-T7<br>(Note 1)  | 24-Pin QSOP<br>(Pb-Free) | 7"             | MDP0040     |
| EL4543IUZ-T13<br>(Note 1) | 24-Pin QSOP<br>(Pb-Free) | 13"            | MDP0040     |
| EL4543IL<br>(Note 2)      | 20-Pin QFN               | -              | MDP0046     |

#### NOTES:

- Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which is compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J Std-020B.
- 2. Coming soon

#### **Features**

- · Fully differential inputs, outputs, and feedback
- 350MHz -3dB bandwidth
- 1200V/µs slew rate
- · -75dB distortion at 5MHz
- Single 5V to 12V operation
- 50mA minimum output current
- · Low power 36mA total typical supply current
- Pb-free available

### **Applications**

- Twisted-pair driver
- · Differential line driver
- · VGA over twisted-pair
- · Transmission of analog signals in a noisy environment

**TABLE 1. SYNC SIGNAL ENCODING** 

| Н    | v    | COMMON<br>MODE A<br>(RED) | COMMON<br>MODE B<br>(GREEN) | COMMON<br>MODE C<br>(BLUE) |
|------|------|---------------------------|-----------------------------|----------------------------|
| Low  | High | 3.0                       | 2.0                         | 2.5                        |
| Low  | Low  | 2.5                       | 3.0                         | 2.0                        |
| High | Low  | 2.0                       | 3.0                         | 2.5                        |
| High | High | 2.5                       | 2.0                         | 3.0                        |

#### TABLE 2. INPUT LOGIC THRESHOLD (+5V SUPPLY)

| V <sub>LO</sub> , max | 0.8V |  |
|-----------------------|------|--|
| V <sub>HI</sub> , min | 2V   |  |

# **Pinouts**





\*COMING SOON

#### EL4543

#### **Absolute Maximum Ratings** (T<sub>A</sub> = 25°C)

| Supply Voltage (V <sub>S</sub> + & V <sub>S</sub> -)+12V | Ambient Operating Temperature40°C to +85°C                       |
|----------------------------------------------------------|------------------------------------------------------------------|
| Maximum Output Continuous Current ±70mA                  | $V_{IN}+$ , $V_{INB}$ $V_{S}-+0.8V$ (min) to $V_{S}+-0.8V$ (max) |
| Storage Temperature Range65°C to +150°C                  | V <sub>IN</sub> V <sub>INB</sub> ±5V                             |
| Operating Junction Temperature                           |                                                                  |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_J = T_C = T_A$ 

# $\textbf{Electrical Specifications} \qquad \text{V}_{S^+} = +5 \text{V}, \ \text{V}_{S^-} = 0 \text{V}, \ \text{T}_{A} = 25 ^{\circ}\text{C}, \ \text{V}_{IN} = 0 \text{V}, \ \text{R}_{L} = 150 \Omega, \ \text{unless otherwise specified}.$

| PARAMETER           | DESCRIPTION                                               | CONDITIONS                            | MIN          | TYP   | MAX  | UNIT   |
|---------------------|-----------------------------------------------------------|---------------------------------------|--------------|-------|------|--------|
| AC PERFORMA         | NCE                                                       |                                       | <del>'</del> | !     |      | +      |
| BW (-3dB)           | -3dB Bandwidth                                            | $V_{OUT} = 2V_{P-P}$                  |              | 350   |      | MHz    |
| SR                  | Differential Slew Rate                                    | $R_L = 200\Omega$                     | 600          | 750   | 1200 | V/µs   |
| T <sub>STL</sub>    | Settling Time to 0.1%                                     |                                       |              | 13.6  |      | ns     |
| GBW                 | Gain Bandwidth Product                                    |                                       |              | 700   |      | MHz    |
| HD2                 | 2nd Harmonic Distortion                                   | $f = 20MHz$ , $R_L = 200\Omega$       |              | -70   |      | dBc    |
| HD3                 | 3rd Harmonic Distortion                                   | $f = 20MHz$ , $R_L = 200\Omega$       |              | -70   |      | dBc    |
| dP                  | Differential Phase @ 3.58MHz                              |                                       |              | 0.01  |      | 0      |
| dG                  | Differential Gain @ 3.58MHz                               |                                       |              | 0.01  |      | %      |
| INPUT CHARAC        | CTERISTICS                                                |                                       |              | •     | •    | +      |
| Vos                 | Input Referred Offset Voltage                             |                                       | -10          | 2     | 10   | mV     |
| I <sub>IN</sub>     | Input Bias Current (V <sub>IN</sub> +, V <sub>IN</sub> +) |                                       | -25          | -15   | -10  | μA     |
| Z <sub>IN</sub>     | Differential Input Impedance                              |                                       |              | 180   |      | kΩ     |
| V <sub>DIFF</sub>   | Differential Input Range                                  |                                       |              | ±0.75 |      | V      |
| V <sub>CM</sub>     | Input Common Mode Voltage Range                           |                                       | 0            |       | 3.2  | V      |
| V <sub>N</sub>      | Input Referred Voltage Noise                              |                                       |              | 27    |      | nV/√Hz |
| CMRR                | Input Common Mode Rejection Ratio                         | V <sub>CM</sub> = 0 to 2V             | 60           | 80    |      | dB     |
| EN                  | Threshold                                                 |                                       |              | 1.4   |      | V      |
| OUTPUT CHAR         | ACTERISTICS                                               |                                       | •            |       |      |        |
| lout                | Output Peak Current                                       |                                       | 40           | 60    |      | mA     |
| DC PERFORMA         | NCE                                                       |                                       |              |       |      |        |
| A <sub>V</sub>      | Voltage Gain                                              | V <sub>IN</sub> = 0.8V <sub>P-P</sub> | 1.82         | 1.89  | 1.99 | V/V    |
| SUPPLY CHAR         | ACTERISTICS                                               |                                       |              |       |      |        |
| V <sub>SUPPLY</sub> | Supply Operating Range                                    | V <sub>S</sub> + to V <sub>S</sub> -  | 5            |       | 12   | V      |
| IS                  | Power Supply Current (per Channel)                        |                                       | 10.8         | 13    | 14.6 | mA     |
| PSRR                | Power Supply Rejection Ratio                              |                                       | 70           | 80    |      | dB     |

# Pin Descriptions

| PIN NUMBER               | PIN NAME | PIN DESCRIPTION                   | EQUIVALENT CIRCUIT        |
|--------------------------|----------|-----------------------------------|---------------------------|
| 1                        | ĒN       | Disables video inputs and outputs | V <sub>SM</sub> CIRCUIT 1 |
| 2                        | VINA+    | Non-inventing input               |                           |
| 3                        | VINA-    | Inverting input                   |                           |
| 4, 7, 10, 13, 16, 19, 22 | NC       | Not connected                     |                           |
| 5                        | VSYNC    | Vertical sync logic input         | SYNC USM CIRCUIT 2        |
| 6                        | HSYNC    | Horizontal sync logic input       | Reference Circuit 2       |
| 8                        | VINB+    | Non-inverting input               |                           |
| 9                        | VINB-    | Inverting input                   |                           |
| 11                       | VINC+    | Non-inverting input               |                           |
| 12                       | VINC-    | Inverting input                   |                           |
| 14                       | VOUTC-   | Inverting output                  |                           |
| 15                       | VOUTC+   | Non-inverting output              |                           |
| 17                       | VOUTB+   | Non-inverting output              |                           |
| 18                       | VOUTB-   | Inverting output                  |                           |
| 20                       | VS-      | Negative supply                   |                           |
| 21                       | VS+      | Positive supply                   |                           |
| 23                       | VOUTA-   | Non-inverting output              |                           |
| 24                       | VOUTA+   | Inverting output                  |                           |

# **Typical Performance Curves**



FIGURE 1. COMMON MODE OUTPUT



FIGURE 2. BALANCE ERROR



FIGURE 3. DIFFERENTIAL FREQUENCY RESPONSE FOR VARIOUS  $R_{\rm L}$  - DIFF



FIGURE 4. DIFFFERENTIAL FREQUENCY RESPONSE FOR VARIOUS  $C_L$  - DIFF



FIGURE 5. DIFFERENTIAL FREQUENCY RESPONSE FOR VARIOUS  $C_L$  - DIFF



FIGURE 6. CMRR



FIGURE 7. COMMON MODE INPUT RANGE vs SUPPLY VOLTAGE



FIGURE 8.  $H_{SYNC}$  &  $V_{SYNC}$  THRESHOLD vs SUPPLY VOLTAGE

0.04



FIGURE 9. PSRR vs FREQUENCY



FIGURE 10. ISUPPLY VS VSUPPLY



FIGURE 11. ENABLE DISABLE vs SUPPLY VOLTAGE



FIGURE 12. ENABLE RESPONSE



FIGURE 13. DISABLE RESPONSE



FIGURE 14. DIFFERENTIAL SMALL SIGNAL TRANSIENT **RESPONSE** 



FIGURE 15. DIFFERENTIAL LARGE SIGNAL TRANSIENT RESPONSE



FIGURE 16. COMMON MODE DC LEVEL vs SUPPLY VOLTAGE



FIGURE 17. COMMON MODE DC LEVEL vs SUPPLY VOLTAGE



FIGURE 18. COMMON MODE DC LEVEL vs SUPPLY VOLTAGE



FIGURE 19. COMMON MODE DC LEVEL vs SUPPLY VOLTAGE



FIGURE 20. OUTPUT IMPEDANCE



FIGURE 21. INPUT VOLTAGE AND CURRENT NOISE



FIGURE 22. CHANNEL ISOLATION vs FREQUENCY



FIGURE 23. FREQUENCY RESPONSE vs OUTPUT AMPLITUDE



FIGURE 24. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE



FIGURE 25. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE

# EL4543

# EL4543 and EL9110 CAT-5 SXGA Video Transmission



# Operational Description and Application Information

#### Introduction

The EL4543 is designed to differentially drive composite RGB video signals onto twisted pair lines, while simultaneously encoding horizontal and vertical sync signals as common mode output. The entire video signal plus sync can therefore be transmitted on 3 twisted pairs of wire. When utilizing CAT-5 cable, the 4th available twisted pair can be used for transmission of audio, data or control information. The distribution of composite video over standard CAT-5 cable enables enormous cost and labor savings compared with traditional coaxial cable, when considering both the relative low price and ease of pulling CAT-5 cable.

#### Functional Description

The EL4543 provides three fully differential high-speed amplifiers, suitable for driving high-resolution composite video signals onto twisted pair or standard coaxial cable. The input common-mode range extends to the negative rail, allowing simple ground-referenced input termination to be used with a single supply. The amplifiers provide a fixed gain of +2 to compensate for standard video cable termination schemes. Horizontal and Vertical sync signals (HSYNC and V<sub>SYNC</sub>) are passed to an internal Logic Encoding Block to encode the sync information as three discrete signals of different voltage levels. Generally, in differential amplifiers an external V<sub>RFF</sub> pin is used to control the common mode level of the differential output; in the case of the EL4543 the  $V_{\mbox{\scriptsize REF}}$ of each of the three internal amplifier channels receives a signal from the Logic Encoding Block with encoded HSYNC and V<sub>SYNC</sub> information. The final output consists of three fully differential video signals, with sync encoded on the common mode of each of the three RGB differential signals. H<sub>SYNC</sub> and V<sub>SYNC</sub> can easily be separated from the differential output signals, decoded and transmitted along with the RGB video signals to the video monitor.



FIGURE 26. BLOCK DIAGRAM EL4543

#### Sync Transmission

The EL4543 encodes  $H_{SYNC}$  and  $V_{SYNC}$  signals on the common mode output of the differential video signals; Red, Green and Blue respectively. Data Sheet Figure 16, 17 and 18 clearly illustrate that the sum of the common mode voltages results in a fixed average DC level with no AC content and illustrates the logic levels. This eliminates EMI radiation into any common mode signal along the twisted pairs of CAT 5 cable.

# Extract Common Mode Sync and Decode H<sub>SYNC</sub> & V<sub>SYNC</sub>

 $H_{SYNC}$  and  $V_{SYNC}$  can be regenerated from the Common Mode sync output voltages. The relationships between  $H_{SYNC}$ ,  $V_{SYNC}$  and the 3 common mode levels are given by Table 1. The common mode levels are easily separated from the differential outputs of the EL4543 using this simple resistor network at the cable receiver input of each differential channel; see Figure 27.

#### Twisted Pair Termination

The schematic in Figure 27 illustrates a termination scheme for  $50\Omega$  series termination and a  $100\Omega$  twisted pair cable. Note RCM is the common mode termination to allow measurement of  $V_{CM}$  and should not be too small since it loads the EL4543; a little over a  $100\Omega$  is recommended for RCM

#### **TYPICAL EL4543 TERMINATION DRIVER**



FIGURE 27. TWISTED PAIR TERMINATION EL4543

#### Video Transmission

The EL4543 is a twisted pair differential line driver directed at the transmission of Video Signals through cables up to 100 feet; however, as signal losses increase with transmission line length the EL4543 will need additional support to equalize video signals along longer twisted pair transmission lines. A full solution to accomplish this is the SXGA Video Transmission System presented in the EL4543 Data Sheet. Note the inclusion of the EL9110 for signal equalization of up to 1000ft of CAT-5 cable and common mode extraction; see Data Sheet for additional information on the EL9110.

#### Long Distance Video Transmission

The SXGA Video Transmission System makes it possible to transmit Red, Green and Blue (RGB) video plus sync up to 1000 feet through CAT-5 cable. The input to the SXGA Video Transmission System is the output of a video source transmitting RGB video signals plus sync. The signals are received initially by the EL4543; which converts the single

ended input RGB signals to three fully differential waveforms with sync encoded on the discrete common modes of each color channel and then drives the signals through a length of CAT-5 cable. The signal is received by the EL9110, which can provide 6-pole equalization for both high and low frequency signal transmission line losses. Then the EL9110 converts the differential RGB video signals back into single ended format while extracting the common mode component for decoding. The single ended RGB signal is taken directly from the output of the El9110 and is ready for the output device. The Common Mode Decoder Circuit receives the common mode signals directly from each of the three EL9110's common mode output pin, decodes and transmits HSYNC and VSYNC to the output device.

#### Sync Transmission

The EL4543 encodes  $H_{SYNC}$  and  $V_{SYNC}$  signals onto the common mode output of the differential video signals; Red, Green and Blue respectively. Data Sheet Figure 8 clearly illustrates that the sum of the common mode voltages results in a fixed DC level with no AC content; thus eliminating EMI interference.

#### **Output Drive Protection**

The EL4543 has internal short circuit protection set typically at 60mA. if the output is shorted for extended periods of time the increased power dissipation will eventually destroy the part. To realize maximum reliability the output current should never exceed 60mA. The  $50\Omega$  series back load matching resistor provides additional protection.

#### Supply Voltage

While the EL4543 can be operated on ±5V split rails, single supply 0V to 5V is the most common usage. It is very important to note that the input logic thresholds are relative to the negative supply pin, and therefore single supply, ground referenced logic will not work when driving the EL4543 on split rails. The amplifiers have an input common mode range from 1.5V to 3.5V with a 0V to 5V supply. The common mode output DC level range is a linear function of the power supply, see Data Sheet Figures 15, 16, 17 &18. The common mode input switching threshold as well as the Enable/Disable input is a linear function of the supply voltage, see Data Sheet Figure 1.

#### Disable and Power Down

The EL4543 provides an enable disable function which powers down, logic input high, in 900ns and powers up, logic input low, in 212ns. Disabled the amplifiers supply current is reduced to 1.8mA (Positive Supply) and 0mA (Negative Supply). Note that Enable/Disable threshold is a linear function of the supply voltage levels. The Enable/Disable threshold voltage level is compatible with standard TTL/CMOS and referenced to the lowest supply potential.

#### Proper Layout Technique

A critical concern with any PCB layout is the establishment of a "healthy" ground plane. It is imperative to provide ground planes terminated close to inputs to minimize input capacitance. Additionally, the ground plane can be selectively removed from inputs to prevent load and supply currents from flowing near the input nodes.

In general the following guidelines apply to all PCB layout:

- · Keep all traces as short as possible.
- Keep power supply bypass components as close to the chip as possible - extremely close.
- Create a healthy ground with low impedance and continuous ground pathways available to all grounded components board-wide.
- In high frequency applications on multi-level boards try to keep one level of board with continuous ground plane and minimum via cutouts - providing it is affordable.
- · Provide extremely short loops from power pin to ground.
- If it is affordable, a ferrite bead is always of benefit to isolate device from Power Supply noise and the rest of the circuit from the noise of the device.

#### Power Dissipation Calculation

When switching at high speeds, or driving heavy loads, the EL4543 drive capability is ultimately limited by the rise in die temperature brought about by internal power dissipation. For reliable operation die temperature must be kept below T<sub>JMAX</sub> (125°C). It is necessary to calculate the power dissipation for a given application prior to selecting package type. Power dissipation may be calculated:

$$PD = (V_S \times I_S) \times \Sigma(C_{INT} \times V_S^2 \times f) + (C_L \times V_{OUT}^2 \times f)$$

#### where:

- V<sub>S</sub> is the total power supply to the EL4543 (from V<sub>S</sub>+ to V<sub>S</sub>-)
- V<sub>OUT</sub> is the swing on the output (V<sub>H</sub> V<sub>L</sub>)
- C<sub>L</sub> is the load capacitance
- C<sub>INT</sub> is the internal load capacitance (80pF max)
- I<sub>S</sub> is the quiescent supply current (40mA max)
- f is frequency

Having obtained the application's power dissipation, the maximum junction temperature can be calculated:

$$T_{JMAX} = T_{MAX} + \Theta_{JA} \times PD$$

#### where:

- T<sub>JMAX</sub> is the maximum junction temperature (125°C)
- T<sub>MAX</sub> is the maximum ambient operating temperature
- PD is the power dissipation calculated above
- θ<sub>JA</sub> is the thermal resistance, junction to ambient, of the application (package + PCB combination). Refer to the Package Power Dissipation curves.

# **QSOP Package Outline Drawing**



# QFN Package Outline Drawing



NOTE: The package drawings shown here may not be the latest version. To check the latest revision, please refer to the Intersil website at http://www.intersil.com/design/packages/index.asp

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com