

# **Digital Audio Processor for TV**

### General Description

The NJU26103 is a high performance 24-bit digital audio processor for TV that has a QFP 32pins small package.

The NJU26103 has an internal delay memory to adjust the output delay time for 2 channels audio signal. Moreover, the NJU26103 adopts SRS WOW technology.

# Package



## **FEATURES**

- Variable 2 Channels Audio Delay. Maximum Delay 42msec (fs = 48kHz)
- SRS WOW audio technology

## Digital Signal Processor Specification

- 24bit Fixed-point Digital Signal Processing
- Maximum Clock Frequency : 38MHz
- Digital Audio Interface : 2 Input ports / 1 Output port
- Two kinds of micro computer interface I<sup>2</sup>C Bus (standard-mode/100Kbps)

4-Wire Serial Bus (4-Wire: clock, enable, input data, output data)

- Power Supply : DSP Core : 2.5V I/O interface: 2.5V(+3.3V tolerant)
  - I/O interface: 2.5V(+3.3V tolerant)
- Package
- : QFP 32pin
- \* Note1: The SRS technology right incorporated in the NJU26103 are owned by SRS Labs, a U.S. Corporation and licensed to New Japan Radio Co., Ltd. SRS is protected under U.S. and foreign patents issued and / or pending. SRS, WOW and the • are trademarks of SRS Labs, Inc. in the United States and selected foreign countries. Neither the purchase of the NJU26103, nor the corresponding sale of audio enhancement equipment conveys the right to sell commercialized recordings made with any SRS technology. SRS Labs requires that all users of the NJU26103 must enter into a license agreement directly with SRS Labs if the royalty is not Included in the purchase price. SRS Labs also requires any users to comply with all rules and regulations as outlined in the SRS Trademark Usage Manual.

For further information, please contact:

SRS Labs, Inc. 2909 Daimler Street. Santa Ana, CA 92705 USA Tel: 949-442-1070 Fax: 949-852-1099 <u>http://www.srslabs.com</u>

\* Note2: Purchase of  $I^2C$  components of New Japan Radio Co. ,Ltd or one of sublicensed Associated Companies conveys a license under the Philips  $I^2C$  Patent Rights to use these components in an  $I^2C$  system, provided that the system conforms to the  $I^2C$  Standard specification as defined by Philips.





DSP Block Diagram



DSP Function DiagramFig.1-2 NJU26103 Function Diagram



## Pin Configuration



## Pin Description

#### **Table1-1 Pin Description**

| No. | Symbol    | I/O | Description                              | No. | Symbol | I/O | Description             |
|-----|-----------|-----|------------------------------------------|-----|--------|-----|-------------------------|
| 1   | TEST0     | 0   | OPEN                                     | 17  | VDDC   | Р   | Core Power Supply +2.5V |
| 2   | TEST1     | 0   | OPEN                                     | 18  | VDDC   | Ρ   | Core Power Supply +2.5V |
| 3   | SDO_0     | 0   | Audio Data Output                        | 19  | VSSC   | G   | Core GND                |
| 4   | SEL1      | I   | Select I <sup>2</sup> C or Serial bus    | 20  | VSSC   | G   | Core GND                |
| 5   | SCL/SCK   | Ι   | I <sup>2</sup> C Clock / Serial Clock    | 21  | VDDR   | Ρ   | I/O Power Supply +2.5V  |
| 6   | SDA/SDOUT | Ю   | I <sup>2</sup> C I/O / Serial Output     | 22  | VDDR   | Ρ   | I/O Power Supply +2.5V  |
| 7   | AD1/SDIN  | Ι   | I <sup>2</sup> C Address / Serial Input  | 23  | VSSR   | G   | I/O GND                 |
| 8   | AD2/SSX   | Ι   | I <sup>2</sup> C Address / Serial Enable | 24  | VSSR   | G   | I/O GND                 |
| 9   | VDDO      | Ρ   | OSC Power Supply +2.5V                   | 25  | SDI_0  |     | Audio Data Input        |
| 10  | XI        | Ι   | X'tal Clock Input                        | 26  | SDI_1  |     | Audio Data Input        |
| 11  | XO        | 0   | X'tal Clock Output                       | 27  | TEST3  | 1   | GND                     |
| 12  | VSSO      | G   | OSC GND                                  | 28  | LRI    |     | LR Clock Input CH0      |
| 13  | RESETX    | I   | RESET                                    | 29  | BCKI   | 1   | Bit Clock Input CH1     |
| 14  | VDDC      | Ρ   | Core Power Supply +2.5V                  | 30  | MCK    | 0   | Master Clock Output     |
| 15  | VSSC      | G   | Core GND                                 | 31  | BCKO   | 0   | Bit Clock Output        |
| 16  | TEST2     | 10  | OPEN                                     | 32  | LRO    | 0   | LR Clock Output         |

\* I:In, O:Out, IO:Bidir, P:+Power, G:GND

## ■ Absolute Maximum Ratings

| Parameter                   | Symbol              | Rating    | Units |
|-----------------------------|---------------------|-----------|-------|
| Supply Voltage              | V <sub>DD</sub>     | 3.05      | V     |
| Pin No.10(Xi) Input Voltage | V <sub>x(OSC)</sub> | -0.3~3.05 | V     |
| Input,Output Pin Voltage    | V <sub>x</sub>      | -0.3~3.6  | V     |
| Power Dissipation           | PD                  | 0.3       | W     |
| Operating Temperature *     | T <sub>OPR</sub>    | -20~+75   | °C    |
| Storage Temperature         | T <sub>stg</sub>    | -40~+125  | ⊃°    |

#### Table1-2 Absolute Maximum Ratings

\* For the car application, please ask NJR sale.

#### ■ Electric Characteristics

| Parameter                            | Symbol                          | Test Condition                   | Min.                 | Тур. | Max.            | Units |
|--------------------------------------|---------------------------------|----------------------------------|----------------------|------|-----------------|-------|
| Operating V <sub>DD</sub> Voltage    | $V_{DD}$                        | V <sub>DD</sub> pins             | 2.25                 | 2.5  | 2.75            | V     |
| Operating Current                    | I <sub>DD</sub>                 | f <sub>OSC</sub> =36.864MHz      | -                    | 60   | -               | mA    |
| Recommended Operating<br>Temperature | T <sub>OPRR</sub>               | V <sub>DD</sub> =2.5V            | 0                    | 25   | 70              | °C    |
| High Level Input Voltage(Xi)         | V <sub>IH(OSC)</sub>            | No.10pin(Xi) Only                | 2.0                  | -    | V <sub>DD</sub> | V     |
| High Level Input Voltage             | V⊩                              |                                  | 2.0                  | -    | 3.3             | V     |
| Low Level Input Voltage              | VL                              |                                  | $V_{SS}$             | -    | 0.5             | V     |
| High Level Input Current             | I <sub>H</sub>                  | V <sub>IN</sub> =3.3V            | -10                  | -    | +10             | μA    |
| High Level Input Current             | I <sub>IH(pd)</sub>             | V <sub>IN</sub> =3.3V            | 100                  |      | 300             | μA    |
| Low Level Input Current              | I <sub>IL</sub>                 | V <sub>IN</sub> =V <sub>SS</sub> | -10                  | -    | +10             | μA    |
| High Level Output Voltage            | V <sub>OH</sub>                 | I <sub>OH</sub> =-2mA            | V <sub>DD</sub> -0.4 | -    | -               | V     |
| Low Level Output Voltage             | V <sub>OL</sub>                 | I <sub>OL</sub> =2mA             | -                    | -    | 0.4             | V     |
| Input Capacitance                    | C <sub>IN</sub>                 |                                  | -                    | 5    | -               | pF    |
| Input Rise/Fall transition Time      | t <sub>r</sub> / t <sub>f</sub> | except for No.5, 6, 7,<br>8pin * | -                    | -    | 100             | ns    |
| Clock Frequency                      | f <sub>OSC</sub>                | No.10pin(Xi)                     | -                    | -    | 38.0            | MHz   |
| Ext.System Clock Duty Cycle          | r <sub>EC</sub>                 | No.10pin(Xi)                     | 47.5                 | 50   | 52.5            | %     |

#### Table1-3 Electric Characteristics (V<sub>DD</sub>=2.5V,Ta=25°C)

\* The tr / tf of these terminals is specified separately.

\* All input / input-and-output terminals serve as the Schmidt trigger input except for No.10pin(Xi).

## 1. Clock and Reset

The NJU26103 Xi pin requires the system clock that should be related to the sample frequency fs. The Xi/Xo pins can generate the system clock by connecting the crystal oscillator or the ceramic resonator. Refer to the application circuit diagram about the circuit parameters.

When the external oscillator is connected to Xi/Xo pins, check the voltage level of the pins. Because the maximum input voltage level of Xi pin is deferent from the other input or bi-directional pins. The maximum voltage-level of Xi pin equals to VDD.

To initialize the NJU26103, RESET pin should be set low level during some period. After some period of Low level, RESET pin should be High level. This procedure starts the initialization of the NJU26103. To finalize the initialization procedure takes 1 m sec. After 1 m sec, the NJU26103 can accept a command from Host controller. The detail status of the initialized NJU26103 is referred to the each command that describes the initial status.

To select  $I^2C$  bus or 4-Wire serial bus, some level should be supplied to SEL1 pin. When SEL1="L",  $I^2C$  bus is selected. When SEL1="H", 4-Wire serial bus is selected. The level of SEL1 is checked by the NJU26103 in 1 m sec after RESET-pin level goes to "H". After the power supply and the oscillation of the NJU26103 becomes stable, RESET pin should be kept Low-level at least  $t_{RESETX}$  period.



Fig. 1-3 Reset Timing

| Table 1-4 Reset Time |      |  |  |  |  |
|----------------------|------|--|--|--|--|
| Symbol               | Time |  |  |  |  |
| t <sub>RESETX</sub>  | ≧1us |  |  |  |  |

## 2 System Clock

Audio data samples must be transferred in synchronism between all components of the digital audio system. That is, for each audio sample originated by an audio source there must be one and only one audio sample processed by the NJU26103 and delivered to the D/A converters. To accomplish this, one device in the system is selected to generate the audio sample rate; the remaining devices are designated to follow this sample rate. The device that generates the audio sample rate is called the MASTER device; all devices following this sample rate are called SLAVE(s)

LR, BCK and MCK should be synchronized. This is described in next section 2.1. When the NJU26103 is in MASTER mode, the NJU26103 system clock should be 768 multiples of the sampling frequency (Table2-1). When the NJU26103 is in SLAVE mode, NJU26103 system clock should be from 768 multiples of the sampling frequency to the maximum operating frequency.

#### 2.1 Audio Clock

Three types of clock signals are included in the serial audio interface. Two of the clock signals LR (LRI and LRO) and BCK (BCKI and BCKO) establish data transfer on the serial data lines. The third clock, MCK, is not associated with serial data transfer but is required by delta-sigma A/D and D/A converters.

The frequency of the LR clock is, by definition, equal to the digital audio sample rate, Fs. BCK and MCK operate at multiples of the LR clock rate. Therefore the signals LR, BCK and MCK must be locked, that is, they must be generated or derived from a single frequency reference. In SLAVE mode, the NJU26103 dose not generate MCK clock.

| Clock Signal | Multiple Frequency | 32KHz     | 44.1kHz    | 48kHz     |  |  |  |  |  |  |
|--------------|--------------------|-----------|------------|-----------|--|--|--|--|--|--|
| LR           | 1Fs                | 32kHz     | 44.1kHz    | 48kHz     |  |  |  |  |  |  |
| BCK(32fs)    | 32Fs               | 1.024MHz  | 1.4112MHz  | 1.536MHz  |  |  |  |  |  |  |
| BCK(64fs)    | 64Fs               | 2.048MHz  | 2.822MHz   | 3.072MHz  |  |  |  |  |  |  |
| MCK(256fs)   | 256Fs              | 8.192MHz  | 11.289MHz  | 12.288MHz |  |  |  |  |  |  |
| MCK(384fs)   | 384Fs              | 12.288MHz | 16.934MHz  | 18.432MHz |  |  |  |  |  |  |
| Xi           | 768Fs              | 24.576MHz | 33.8688MHz | 36.864MHz |  |  |  |  |  |  |

Table2-1 Sampling Frequency and BCK, MCK, Xi





## 3. Audio Interface

The serial audio interface carries audio data to and from the NJU26103. Industry standard serial data formats of I<sup>2</sup>S, MSB-first left-justified or MSB-first right-justified are supported. These serial audio formats define a pair of digital audio signals (stereo audio) on each data line. Two clock lines, BCK (bit clock) and LR (left/right word clock) establish timing for serial data transfers.

The NJU26103 serial audio interface includes two data input lines; SDI0 and SDI1 and one data output line SDO0 as shown in the figure below. The input serial data is selected by the firmaware command.

The NJU26103 has a pair of left/right clock lines (LRI and LRO) and a pair of bit clock lines (BCKI and BCKO). Clock inputs BCKI and LRI are used to accept timing signals from an external device when the NJU26103 is operating in SLAVE clock mode.

The BCKO,LRO and system clock output MCK, is provided for delta-sigma A/D and D/A converters when the NJU26103 operates in MASTER mode. In SLAVE mode, the output of BCKO and LRO are the buffered output of BCKI and LRI. The output of MCK is fixed to low level in SLAVE mode.



#### Fig. 3-1 Serial Audio Interface

#### 3.1 Audio Data Format

The NJU26103 can exchange data using any of three industry-standard digital audio data formats: I<sup>2</sup>S, MSB-first Left-justified, or MSB-first Right-justified.

The three serial formats differ primarily in the placement of the audio data word relative to the LR clock. Left-justified format places the most-significant data bit (MSB) as the first bit after an LR transition. I<sup>2</sup>S format places the most-significant data bit (MSB) as the second bit after an LR transition (one bit delay relative to left-justified format). Right-justified format places the least-significant data bit (LSB) as the last bit before an LR transition.

Clock LR (LRI, LRO) marks data word boundaries and clock BCK (BCKI, BCKO) clocks the transfer of serial data bits. One period of LR defines a complete stereo audio sample and thus the rate of LR equals the audio sample rate (Fs). All formats transmit the stereo sample left channel first. Note that polarity of LR is opposite in I<sup>2</sup>S format (LR:LOW = Left channel data) compared to Left-Justified or Right-Justified formats.

The number of BCK clock must follow the serial data format. If the BCK clock is not enough , the right sound are not produced. Set serial data format for the adequate mode that A/Ds ,D/As or Codecs reqire.

The NJU26103 supports serial data format which includes 32(32fs) or 64(64fs) BCK clocks. This serial data format is applied to both MASTER and SLAVE mode.



#### 3.2 Serial Audio Data Transmitting Diagram



# NJU26103







## 3.3 Serial Audio Timing

| Parameter        | Symbol           | Test Condition | Min | Тур. | Max | Units |
|------------------|------------------|----------------|-----|------|-----|-------|
| BCKI Frequency   |                  |                | 0.9 | -    | 4.0 | MHz   |
| BCKI Period      |                  |                |     |      |     |       |
| L Pulse Width    | t <sub>SIL</sub> |                | 85  | -    | -   | ns    |
| H Pulse Width    | t <sub>s⊮</sub>  |                | 85  |      |     |       |
| BCKI to LRI Time | T <sub>SLI</sub> |                | 40  | -    | -   | ns    |
| LRI to BCKI Time | t <sub>LSI</sub> |                | 40  | -    | -   | ns    |
| Data Setup Time  | t <sub>DS</sub>  |                | 40  | -    | -   | ns    |
| Data Hold Time   | t <sub>DH</sub>  |                | 40  | -    | -   | ns    |

#### Table 3-1 Serial Audio Input Timing Parameters



Fig. 3-14 Serial Audio Input Timing

| Parameter                                     | Symbol                               | Test Condition                         | Min                                        | Тур. | Max                                        | Units |  |  |  |
|-----------------------------------------------|--------------------------------------|----------------------------------------|--------------------------------------------|------|--------------------------------------------|-------|--|--|--|
| BCKO Period<br>L Pulse Width<br>H Pulse Width | t <sub>sol</sub><br>t <sub>soн</sub> | C <sub>L</sub> :LRO, BCKO,<br>SDO=25pF | t <sub>s⊪</sub> -40<br>t <sub>s⊪</sub> -40 | -    | t <sub>s⊪</sub> +40<br>t <sub>s⊪</sub> +40 | ns    |  |  |  |
| BCKO to LRO Time                              | t <sub>sLO</sub>                     |                                        | 20                                         | -    | -                                          | ns    |  |  |  |
| LRO to BCKO Time                              | t <sub>LSO</sub>                     |                                        | 20                                         | -    | -                                          | ns    |  |  |  |
| Data Output Delay                             | t <sub>DOD</sub>                     |                                        | -                                          | -    | 20                                         | ns    |  |  |  |

Table 3-2 Serial Audio Output Timing Parameters



Fig. 3-15 Serial Audio Output Timing

## 4. Host Interface

The NJU26103 can be controlled via Serial Host Interface (SHI) using either of two serial bus format : 4-Wire serial bus or I<sup>2</sup>C bus. Data transfers are in 8 bit packets (1 byte) when using either format. The SHI operates only in a SLAVE fashion. A host controller connected to the interface always drives the clock (SCL / SCK) line and initiates data transfers, regardless of the chosen communication protocol.

The SEL1 pin controls the serial bus mode. When the SEL1 is low during the NJU26103 initialization, 4-Wire serial bus is available. When the SEL1 is high during the NJU26103 initialization, I<sup>2</sup>C bus is available.

| Table 4-1 Serial Host Interface Pin Description |         |                          |                                   |  |  |  |  |  |  |  |
|-------------------------------------------------|---------|--------------------------|-----------------------------------|--|--|--|--|--|--|--|
| Symbol<br>(I <sup>2</sup> C / Serial)           | Pin No. | 4-Wire Serial bus Format | I <sup>2</sup> C bus Format       |  |  |  |  |  |  |  |
| SCL/SCK                                         | 5       | Serial Clock             | Serial Clock                      |  |  |  |  |  |  |  |
| SDA/SDOUT                                       | 6       | Serial Data Output       | Serial Data<br>(Bi-directional)   |  |  |  |  |  |  |  |
| AD1/SDIN                                        | 7       | Serial Data Input        | I <sup>2</sup> C bus address Bit1 |  |  |  |  |  |  |  |
| AD2/SSx                                         | 8       | SI AVE Select            | I <sup>2</sup> C bus address Bit2 |  |  |  |  |  |  |  |

avial I la at Interface. Die

Note : SDA /SDOUT pin is a bi-directional open drain. When 4-Wire Serial bus is selected, and SSX is effective, and a CMOS output and SSX are invalid, it will be in a Hi-Z state. This pin, which is assigned for 4-Wire serial bus format or for I<sup>2</sup>C, requires a 4.7k pull-up resister.

#### 4.1 4-Wire Serial Interface

The serial host interface can be configured for 4-Wire Serial bus communication by setting SEL1="H" during the Reset Sequence initialization. SHI bus communication is full-duplex; a write byte is shifted into the SDIN pin at the same time that a read byte is shifted out of the SDOUT pin. Data transfers are MSB first and are enabled by setting the Slave Select pin LOW (SSX = 0). Data is clocked into SDIN on rising transitions of SCK. Data is latched at SDOUT on falling transitions of SCK except for the first byte (MSB) which is latched on the falling transitions of SSX. SDOUT is Hi-Z in case of SSX = "H". SDOUT is CMOS output in case of SSX = "L". SDOUT needs a pull-up resistor when SDOUT is Hi-Z.

| Parameter                        | Symbol             | Timelines            | Min. | Тур. | Max. | Units |  |  |
|----------------------------------|--------------------|----------------------|------|------|------|-------|--|--|
| Input Data Rising Time           | t <sub>MSDr</sub>  | a-b                  | -    | -    | 100  | ns    |  |  |
| Input Data Falling Time          | t <sub>MSDf</sub>  | a-b                  | -    | -    | 100  | ns    |  |  |
| Serial Clock Rising Time         | t <sub>MSCrw</sub> | d-e                  | -    | -    | 100  | ns    |  |  |
| Serial Clock Falling Time        | t <sub>MSCf</sub>  | f-g                  | -    | -    | 100  | ns    |  |  |
| Serial Strobe Rising Time        | t <sub>MSSr</sub>  | p-q                  | -    | -    | 100  | ns    |  |  |
| Serial Strobe Falling Time       | t <sub>MSSf</sub>  | m-n                  | -    | -    | 100  | ns    |  |  |
| Serial Clock H Duration          | t <sub>MSCa</sub>  | e-f                  | 50   | -    | -    | ns    |  |  |
| Serial Clock L Duration          | t <sub>MSCn</sub>  | g-h                  | 50   | -    | -    | ns    |  |  |
| Serial Clock Period              | t <sub>MSCc</sub>  | e-i                  | 250  |      | -    | ns    |  |  |
| Serial Strobe Setup Time         | t <sub>MSSs</sub>  | n-e                  | 100  |      | -    | ns    |  |  |
| Serial Strobe Hold Time          | t <sub>MSSh</sub>  | j-q                  | 30   |      | -    | ns    |  |  |
| Serial Strobe L Duration         | t <sub>MSSa</sub>  | n-p                  | -    | 1.0  | -    | μs    |  |  |
| Serial Strobe H Duration         | t <sub>MSSn</sub>  | q-r                  | 40   |      | -    | ns    |  |  |
| Input Data Setup Time            | t <sub>MSDis</sub> | b-e                  | 20   |      | -    | ns    |  |  |
| Input Data Hold Time             | t <sub>MSDih</sub> | e-c                  | 20   |      | -    | ns    |  |  |
| Output Data Delay                | +                  | $n \circ Cl = 25 nE$ |      |      | 50   | ne    |  |  |
| (From SSx)                       | <sup>L</sup> MSDos | 11-0,CL-25pF         | -    | -    | 50   | 115   |  |  |
| Output Data Delay                | t                  | g-k(data-6),         |      |      | 50   | ne    |  |  |
| (From SCK)                       | •MSDo              | CL=25pF              | -    | -    | 50   | 115   |  |  |
| Output Data Hold Time            | t <sub>MSDoh</sub> | g-k(data-7)          | 0    | -    | -    | ns    |  |  |
| Output Data Turn off Time (Hi-Z) | t <sub>MSDov</sub> | q-l                  | -    | -    | 40   | ns    |  |  |

Table 4-2 4-Wire Serial Interface Timing Parameters





Note: \*1 When the data-clock is less than 8 clocks, the input data is shifted to LSB side and is sent to the DSP core at the transition of SSX="H".

New Japan Radio Co., Ltd.

- \*2 When the data-clock is more than 8 clocks, the last 8 bit data becomes valid.
- \*3 After sending LSB data, SDOUT transmits the MSB data which is received via SDIN until SSX becomes "H".
- \*4 SDOUT is Hi-Z in case of SSX = "H". SDOUT is CMOS output in case of SSX = "L".

SDOUT needs a pull-up resistor to prevent SDOUT from becoming floating level.

## 4.2 I<sup>2</sup>C Bus

When the NJU26103 is configured for I<sup>2</sup>C bus communication in SEL1="L", the serial host interface transfers data on the SDA pin and clocks data on the SCL pin. SDA is an open drain pin requiring an external 4.7k pull-up resistor. Pins AD1 and AD2 are used to configure the seven-bit SLAVE address of the serial host interface. This offers additional flexibility in a system design by offering two different possible SLAVE addresses for which the NJU26103 will respond to. An address can be arbitrarily set up with an internal setup and this AD1 terminal. In the NJU26103, AD2 pin should be connected to "H". Any I<sup>2</sup>C address could be chosen for AD1. The I<sup>2</sup>C address of AD1 is decided by connection of AD1-pin. The I<sup>2</sup>C address should be the same level of AD1-pin

| Table 4-3 I'C Bus SLAVE Address |      |      |      |      |       |                   |      |  |  |
|---------------------------------|------|------|------|------|-------|-------------------|------|--|--|
| bit7                            | bit6 | bit5 | Bit4 | Bit3 | bit2  | bit1              | bit0 |  |  |
| 0                               | 0    | 1    | 1    | 1    | AD2*1 | AD1* <sup>2</sup> | R/W  |  |  |
|                                 |      |      |      |      |       |                   |      |  |  |

\*1 AD2 pin should be connected to high. The  $I^2C$  address of AD2 should be 1.

\*2 SLAVE address is 0 when AD1 is L. SLAVE address is 1 when AD1 is H.

The figure on the following page shows the basic timing relationships for transfers. A transfer is initiated with a START condition, followed by the SLAVE address byte. The SLAVE address consists of the seven-bit SLAVE address followed by a read/write (R/W) bit. When an address with an effective serial host interface is detected, the acknowledgement bit which sets a SDA line to LOW in the ninth bit clock cycle is returned.

The R/W bit in the SLAVE address byte sets the direction of data transmission until a STOP condition terminates the transfer. R/W = 0 indicates the host will send to the NJU26103 while R/W = 1 indicates the host will receive data from the NJU26103.



Fig. 4-2 I<sup>2</sup>C Bus Format

In case of the NJU26103, only single-byte transmission is available. The serial host interface supports "Standard-Mode (100kbps)" I<sup>2</sup>C bus data transfer.

| Table 4-4 | I <sup>2</sup> C Bus | Interface | Timing | Parameters |
|-----------|----------------------|-----------|--------|------------|
|-----------|----------------------|-----------|--------|------------|

| Baramator                  | Symbol              | Standar | Linite |       |
|----------------------------|---------------------|---------|--------|-------|
| Falanetei                  | Symbol              | Min     | Max    | Units |
| SCL Clock Frequency        | f <sub>SCL</sub>    | 0       | 100    | kHz   |
| Start Condition Hold Time  | t <sub>HD:STA</sub> | 4.0     | -      | μs    |
| SCL "L" Duration           | t <sub>LOW</sub>    | 4.7     | -      | μs    |
| SCL "H" Duration           | t <sub>HIGH</sub>   | 4.0     | -      | μs    |
| Start Condition Setup Time | t <sub>su:sta</sub> | 4.7     | -      | μs    |
| Data Hole Time             | t <sub>HD:DAT</sub> | 0       | 3.45   | μs    |
| Data Setup Time            | t <sub>su:DAT</sub> | 250     | -      | ns    |
| Rising Time                | t <sub>R</sub>      | -       | 1000   | ns    |
| Falling Time               | t⊢                  | -       | 300    | ns    |
| Stop Condition Setup Time  | t <sub>su:sto</sub> | 4.0     | -      | μs    |
| Bus Release Time           | t <sub>BUF</sub>    | 4.7     | -      | μs    |





## 5. Firmware Command Table

Host processor can control the NJU26103 through  $I^2C$  bus or 4-Wire Serial Bus. The next table shows the command to control the NJU26103.

Table 5-1 NJU26103 Command List

| No. | Command          | Command Description                                 |
|-----|------------------|-----------------------------------------------------|
| 1   | Fs               | Select the sampling frequency: 32/44.1/48KHz        |
| 2   | Input Select     | Select digital audio input                          |
| 3   | Mode Select      | Select mode : Mute, Thru, WOW                       |
| 4   | WOW              | Select WOW parameters : Bit rate, Focus, Input mode |
| 5   | TruBass          | Select TruBass Speaker size                         |
| 6   | Delay Time       | Set Delay time                                      |
| 7   | Program Mode     | Select mode : Stereo, TruBass, Focus, Delay         |
| 8   | Through Output   | Trim Through output level                           |
| 9   | WOW Output Trim  | Trim WOW output level                               |
| 10  | TruBass          | TruBass Control                                     |
| 11  | Stereo Width     | Stereo Width Control                                |
| 12  | System State     | Set System parameters : Digital Audio Format        |
| 13  | Firmware Version | Check Firmware Version                              |
| 14  | NOP              | Check DSP condition                                 |

## NJU26103





 $\mathbf{UNIT}:\mathbf{mm}$ 

LEADS MATERIAL : 42ALLOY LEADS FINISH : SOLDER PLATING MOLD MATERIAL : EPOXY RESIN

> [CAUTION] The specifications on this databook are only given for information, without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.

Version V2.2