Email: sales@filcsi.com



## PERFORMANCE (1850 MHz)

- ♦ 24 dBm Output Power (P<sub>1dB</sub>)
- ◆ 20 dB Small-Signal Gain (SSG)
- ♦ 0.3 dB Noise Figure at 25% Bias
- ♦ 39 dBm Output IP3 at 50% Bias
- ♦ 45% Power-Added Efficiency
- ♦ Evaluation Boards Available
- ♦ Featuring Lead Free Finish Package



## DESCRIPTION AND APPLICATIONS

The FPD750DFN is a packaged depletion mode AlGaAs/InGaAs pseudomorphic High Electron Mobility Transistor (pHEMT). It utilizes a  $0.25~\mu m \times 750~\mu m$  Schottky barrier Gate, defined by high-resolution stepper-based photolithography. The recessed and offset Gate structure minimizes parasitics to optimize performance, with an epitaxial structure designed for improved linearity over a range of bias conditions and input power levels. The FPD750DFN is available in die form and in other packages.

Typical applications include drivers or output stages in PCS/Cellular base station high-intercept-point LNAs, WLL and WLAN systems, and other types of wireless infrastructure systems.

## ELECTRICAL SPECIFICATIONS AT 22°C

| Parameter                                                           | Symbol           | <b>Test Conditions</b>                                                                                     | Min  | Тур | Max | Units |  |  |  |  |
|---------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------|------|-----|-----|-------|--|--|--|--|
| RF SPECIFICATIONS MEASURED AT $f=1850~\mathrm{MHz}$ USING CW SIGNAL |                  |                                                                                                            |      |     |     |       |  |  |  |  |
| Power at 1dB Gain Compression                                       | $P_{1dB}$        | $V_{DS} = 5 \text{ V}; I_{DS} = 50\% I_{DSS}$                                                              | 22.5 | 24  |     | dBm   |  |  |  |  |
| Small-Signal Gain                                                   | SSG              | $V_{DS} = 5 \text{ V}; I_{DS} = 50\% \ I_{DSS}$                                                            | 19   | 20  |     | dB    |  |  |  |  |
| Power-Added Efficiency                                              | PAE              | $\begin{split} V_{DS} = 5 \ V; \ I_{DS} = 50\% \ I_{DSS}; \\ P_{OUT} = P_{1dB} \end{split} \label{eq:vds}$ |      | 45  |     | %     |  |  |  |  |
| Noise Figure                                                        | NF               | $V_{DS}=5~V;~I_{DS}=50\%~I_{DSS}$                                                                          |      | 0.7 | 1.1 | dB    |  |  |  |  |
|                                                                     |                  | $V_{DS}=5~V;~I_{DS}=25\%~I_{DSS}$                                                                          |      | 0.3 | 0.9 |       |  |  |  |  |
| Output Third-Order Intercept Point                                  | IP3              | $V_{DS}=5V;I_{DS}=50\%I_{DSS}$                                                                             |      |     |     |       |  |  |  |  |
| (from 15 to 5 dB below P <sub>1dB</sub> )                           |                  | Matched for optimal power                                                                                  |      | 37  |     | dBm   |  |  |  |  |
|                                                                     |                  | Matched for best IP3                                                                                       |      | 39  |     |       |  |  |  |  |
| Saturated Drain-Source Current                                      | $I_{DSS}$        | $V_{DS} = 1.3 \text{ V}; V_{GS} = 0 \text{ V}$                                                             | 180  | 230 | 280 | mA    |  |  |  |  |
| Maximum Drain-Source Current                                        | I <sub>MAX</sub> | $V_{DS} = 1.3 \text{ V}; V_{GS} \cong +1 \text{ V}$                                                        |      | 375 |     | mA    |  |  |  |  |
| Transconductance                                                    | $G_{M}$          | $V_{DS} = 1.3 \text{ V}; V_{GS} = 0 \text{ V}$                                                             |      | 200 |     | mS    |  |  |  |  |
| Gate-Source Leakage Current                                         | $I_{GSO}$        | $V_{GS} = -5 \text{ V}$                                                                                    |      | 1   | 15  | μΑ    |  |  |  |  |
| Pinch-Off Voltage                                                   | $ V_P $          | $V_{DS} = 1.3 \text{ V}; I_{DS} = 0.75 \text{ mA}$                                                         | 0.7  | 1.0 | 1.3 | V     |  |  |  |  |
| Gate-Source Breakdown Voltage                                       | $ V_{BDGS} $     | $I_{GS} = 0.75 \text{ mA}$                                                                                 | 12   | 16  |     | V     |  |  |  |  |
| Gate-Drain Breakdown Voltage                                        | $ V_{BDGD} $     | $I_{GD} = 0.75 \text{ mA}$                                                                                 | 12   | 16  |     | V     |  |  |  |  |

Phone: +1 408 850-5790 http://www.filtronic.co.uk/semis Revised: 11/14/05

Fax: +1 408 850-5766



## ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

| Parameter                                       | Symbol           | <b>Test Conditions</b>          | Min | Max       | Units |
|-------------------------------------------------|------------------|---------------------------------|-----|-----------|-------|
| Drain-Source Voltage                            | $V_{DS}$         | $-3V < V_{GS} < +0V$            |     | 8         | V     |
| Gate-Source Voltage                             | $V_{GS}$         | $0V < V_{DS} < +8V$             |     | -3        | V     |
| Drain-Source Current                            | $I_{DS}$         | For $V_{DS} > 2V$               |     | $I_{DSS}$ | mA    |
| Gate Current                                    | $I_G$            | Forward or reverse current      |     | 7.5       | mA    |
| RF Input Power <sup>2</sup>                     | $P_{IN}$         | Under any acceptable bias state |     | 175       | mW    |
| Channel Operating Temperature                   | $T_{CH}$         | Under any acceptable bias state |     | 175       | °C    |
| Storage Temperature                             | $T_{STG}$        | Non-Operating Storage           | -40 | 150       | °C    |
| Total Power Dissipation                         | P <sub>TOT</sub> | See De-Rating Note below        |     | 1.50      | W     |
| Gain Compression                                | Comp.            | Under any bias conditions       |     | 5         | dB    |
| Simultaneous Combination of Limits <sup>3</sup> |                  | 2 or more Max. Limits           |     | 80        | %     |

 $<sup>^{1}</sup>T_{Ambient} = 22^{\circ}C$  unless otherwise noted  $^{2}Max$ . RF Input Limit must be further limited if input VSWR > 2.5:1

#### Notes:

Operating conditions that exceed the Absolute Maximum Ratings will result in permanent damage to the device.

• Total Power Dissipation defined as:  $P_{TOT} \equiv (P_{DC} + P_{IN}) - P_{OUT}$ , where:

P<sub>DC</sub>: DC Bias Power P<sub>IN</sub>: RF Input Power P<sub>OUT</sub>: RF Output Power

• Total Power Dissipation to be de-rated as follows above 22°C:

 $P_{TOT}$ = 1.50W - (0.011W/°C) x  $T_{PACK}$ 

where  $T_{PACK}$  = source tab lead temperature above 22 °C (coefficient of de-rating formula is the Thermal Conductivity)

Example: For a 65°C source lead temperature:  $P_{TOT} = 1.50W - (0.011 \text{ x } (65 - 22)) = 1.03W$ 

 The use of a filled via-hole directly beneath the exposed heatsink tab on the bottom of the package is strongly recommended to provide for adequate thermal management. Ideally the bottom of the circuit board is affixed to a heatsink or thermal radiator

# HANDLING PRECAUTIONS

To avoid damage to the devices care should be exercised during handling. Proper Electrostatic Discharge (ESD) precautions should be observed at all stages of storage, handling, assembly, and testing. These devices should be treated as Class 1A per ESD-STM5.1-1998, Human Body Model. Further information on ESD control measures can be found in MIL-STD-1686 and MIL-HDBK-263.

# APPLICATIONS NOTES & DESIGN DATA

Applications Notes are available from your local Filtronic Sales Representative or directly from the factory. Complete design data, including S-parameters, noise data, and large-signal models are available on the Filtronic web site. Evaluation Boards available upon request.

<sup>&</sup>lt;sup>3</sup>Users should avoid exceeding 80% of 2 or more Limits simultaneously



## BIASING GUIDELINES

- Active bias circuits provide good performance stabilization over variations of operating temperature, but require a larger number of components compared to self-bias or dual-biased. Such circuits should include provisions to ensure that Gate bias is applied before Drain bias, otherwise the pHEMT may be induced to self-oscillate. Contact your Sales Representative for additional information.
- ➤ Dual-bias circuits are relatively simple to implement, but will require a regulated negative voltage supply for depletion-mode devices such as the FPD750DFN.
- ➤ For standard Class A operation, a 50% of I<sub>DSS</sub> bias point is recommended. A small amount of RF gain expansion prior to the onset of compression is normal for this operating point. Note that pHEMTs, since they are "quasi- E/D mode" devices, exhibit Class AB traits when operated at 50% of I<sub>DSS</sub>. To achieve a larger separation between P<sub>1dB</sub> and IP3, an operating point in the 25% to 33% of I<sub>DSS</sub> range is suggested. Such Class AB operation will not degrade the IP3 performance.

# • PACKAGE OUTLINE (dimensions in mm)



All information and specifications subject to change without notice.



# PCB FOOT PRINT



Dimensions are in Inches

# TYPICAL I-V CHARACTERISTICS









Note: The recommended method for measuring I<sub>DSS</sub>, or any particular I<sub>DS</sub>, is to set the Drain-Source voltage (V<sub>DS</sub>) at 1.3V. This measurement point avoids the onset of spurious self-oscillation which would normally distort the current measurement (this effect has been filtered from the I-V curves presented above). Setting the  $V_{DS} > 1.3V$  will generally cause errors in the current measurements, even in stabilized circuits.

Recommendation: Traditionally a device's  $I_{DSS}$  rating ( $I_{DS}$  at  $V_{GS} = 0V$ ) was used as a predictor of RF power, and for MESFETs there is a correlation between I<sub>DSS</sub> and P<sub>1dB</sub> (power at 1dB gain compression). For pHEMTs it can be shown that there is no meaningful statistical correlation between  $I_{DSS}$  and  $P_{1dB}$ ; specifically a linear regression analysis shows  $r^2 < 0.7$ , and the regression fails the F-statistic test. I<sub>DSS</sub> is sometimes useful as a guide to circuit tuning, since the S<sub>22</sub> does vary with the quiescent operating point  $I_{DS}$ .

Fax: +1 408 850-5766 Email: sales@filcsi.com