## 4Mx64 SDRAM

### **FEATURES**

- 53% Space Savings vs. Monolithic Solution
- Reduced System Inductance and Capacitance
- 3.3V Operating Supply Voltage
- Fully Synchronous to Positive Clock Edge
- Clock Frequencies of 133, 125 and 100MHz
- Burst Operation
  - Sequential or Interleaved
  - Burst Length = Programmable 1, 2, 4, 8 or Full Page
  - Burst Read and Write
  - Multiple Burst Read and Single Write
- Data Mask Control Per Byte
- Auto and Self Refresh
- Automatic and Controlled Precharge Commands
- Suspend Mode and Power Down Mode
- 17mm x 23mm, 153 BGA

### **DESCRIPTION**

The WED3DL644V is a 4Mx64 Synchronous DRAM configured as 4x1Mx64. The SDRAM BGA is constructed with four 4Mx16 SDRAM die mounted on a multi-layer laminate substrate and packaged in a 153 lead, 17mm by 23mm, BGA.

The WED3DL644V is available in clock speeds of 133MHz, 125MHz and 100MHz. The range of operating frequencies, programmable burst lengths and programmable latencies allow the same device to be useful for a variety of high bandwidth, high performance memory system applications.

The package and design provides performance enhancements via a 50% reduction in capacitance vs. four monolithic devices. The design includes internal ground and power planes which reduces inductance on the ground and power pins allowing for improved decoupling and a reduction in system noise.

This product is subject to change without notice.

### **PINOUT (TOP VIEW)**

|   | 1    | 2     | 3     | 4    | 5   | 6    | 7     | 8     | 9    |
|---|------|-------|-------|------|-----|------|-------|-------|------|
| Α | DQ41 | DQ43  | DQ45  | DQ47 | NC  | DQ48 | DQ50  | DQ52  | DQ54 |
| В | DQ40 | DQ42  | DQ44  | DQ46 | NC  | DQ49 | DQ51  | DQ53  | DQ55 |
| С | DQ33 | DQ35  | DQ37  | DQ39 | NC  | DQ56 | DQ58  | DQ60  | DQ62 |
| D | DQ32 | DQ34  | DQ36  | DQ38 | NC  | DQ57 | DQ59  | DQ61  | DQ63 |
| Е | NC   | DQML2 | DQMH2 | Vcc  | Vcc | Vcc  | DQML3 | DQMH3 | NC   |
| F | NC   | Vccq  | Vccq  | Vcc  | Vcc | Vcc  | Vccq  | Vccq  | A3   |
| G | CE2# | CE3#  | Vss   | Vss  | Vss | Vss  | Vss   | A4    | A2   |
| Н | NC   | NC    | Vss   | CK1  | Vss | Vss  | Vss   | A5    | A1   |
| J | NC   | CKE   | CAS#  | RAS# | WE# | A9   | A11   | A6    | A0   |
| K | NC   | NC    | Vss   | CK0  | Vss | Vss  | Vss   | A7    | A10  |
| L | CE1# | CE0#  | Vss   | Vss  | Vss | Vss  | Vss   | A8    | BA1  |
| M | NC   | Vccq  | Vccq  | Vcc  | Vcc | Vcc  | Vccq  | Vccq  | BA0  |
| N | NC   | DQMH1 | DQML1 | Vcc  | Vcc | Vcc  | DQMH0 | DQML0 | NC   |
| Р | DQ30 | DQ28  | DQ26  | DQ24 | NC  | DQ06 | DQ04  | DQ02  | DQ00 |
| R | DQ31 | DQ29  | DQ27  | DQ25 | NC  | DQ07 | DQ05  | DQ03  | DQ01 |
| Т | DQ22 | DQ20  | DQ18  | DQ16 | NC  | DQ14 | DQ12  | DQ10  | DQ08 |
| U | DQ23 | DQ21  | DQ19  | DQ17 | NC  | DQ15 | DQ13  | DQ11  | DQ09 |

### **PIN DESCRIPTION**

| A0 – A11 | Address Bus                 |
|----------|-----------------------------|
| BA0-1    | Bank Select Addresses       |
| DQ0-63   | Data Bus                    |
| CK0-1    | Clock                       |
| CKE      | Clock Enable                |
| DQML0-3  | Data Input/Output Masks     |
| DQMH0-3  |                             |
| RAS#     | Row Address Strobe          |
| CAS#     | Column Address Strobe       |
| WE#      | Write Enable                |
| CE0-3#   | Chip Enables                |
| Vcc      | Power Supply pins, 3.3V     |
| Vccq     | Data Bus Power Supply, 3.3V |
| Vss      | Ground pins                 |



### INPUT/OUTPUT FUNCTIONAL DESCRIPTION

| Symbol                                                                                                                                       | Туре         | Signal | Polarity            | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CK                                                                                                                                           | Input        | Pulse  | Positive Edge       | The system clock input. All of the SDRAM inputs are sampled on the rising edge of the clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| CKE                                                                                                                                          | Input        | Level  | Active High         | Activates the CK signal when high and deactivates the CK signal when low. By deactivating the clock, CKE low initiates the Power Down mode, Suspend mode, or the Self Refresh mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| CE#                                                                                                                                          | Input        | Pulse  | Active Low          | CE# disable or enable device operation by masking or enabling all inputs except CK, CKE and DQM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| RAS#, CAS#<br>WE#                                                                                                                            | Input        | Pulse  | Active Low          | When sampled at the positive rising edge of the clock, CAS#, RAS#, and WE# define the operation to be executed by the SDRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| BA0,BA1                                                                                                                                      | Input        | Level  | _                   | Selects which SDRAM bank is to be active.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| A0-11,<br>A10/AP                                                                                                                             | Input        | Level  | _                   | During a Bank Activate command cycle, A0-11 defines the row address (RA0-11) when sampled at the rising clock edge.  During a Read or Write command cycle, A0-7 defines the column address (CA0-7) when sampled at the rising clock edge. In addition to the row address, A10/AP is used to invoke Autoprecharge operation at the end of the Burst Read or Write cycle. If A10/AP is high, autoprecharge is selected and BA0, BA1 defines the bank to be precharged. If A10/AP is low, autoprecharge is disabled.  During a Precharge command cycle, A10/AP is used in conjunction with BA0, BA1 to control which bank(s) to precharge. If A10/AP is high, all banks will be precharged regardless of the state of BA0, BA1. If A10/AP is low, then BA0, BA1 is used to define which bank to precharge. |
| DQ                                                                                                                                           | Input/Output | Level  | _                   | Data Input/Output are multiplexed on the same pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| DQML0 - (DQ0-7) DQMH0 - (DQ8-15) DQML1 - (DQ16-23) DQMH1 - (DQ24-31) DQML2 - (DQ31-39) DQMH2 - (DQ40-47) DQML3 - (DQ48-55) DQMH3 - (DQ56-63) | Input        | Pulse  | Mask<br>Active High | The Data Input/Output mask places the DQ buffers in a high impedance state when sampled high. In Read mode, DQM has a latency of two clock cycles and controls the output buffers like an output enable. In Write mode, DQM has a latency of zero and operates as a word mask by allowing input data to be written if it is low but blocks the Write operation if DQM is high. Each DQM pin controls the byte in parentheses associated with it.                                                                                                                                                                                                                                                                                                                                                        |
| Vcc, Vss                                                                                                                                     | Supply       |        |                     | Power and ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                    | Symbol   | Min  | Max  | Units |
|------------------------------|----------|------|------|-------|
| Power Supply Voltage         | Vcc/Vccq | -1.0 | +4.6 | V     |
| Input Voltage                | Vin      | -1.0 | +4.6 | V     |
| Output Voltage               | Vout     | -1.0 | +4.6 | V     |
| Operating Temperature        | topr     | -40  | +85  | °C    |
| Storage Temperature          | tsтg     | -55  | +125 | °C    |
| Power Dissipation            | Po       | _    | 3.0  | W     |
| Short Circuit Output Current | los      | _    | 50   | mA    |

Stress greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### RECOMMENDED DC OPERATING CONDITIONS

(Voltage Referenced to: Vss = 0V)

| Parameter                                   | Symbol   | Min  | Тур | Max      | Unit |
|---------------------------------------------|----------|------|-----|----------|------|
| Supply Voltage                              | Vcc/Vccq | 3.0  | 3.3 | 3.6      | V    |
| Input High Voltage                          | ViH      | 2.0  | 3.0 | Vcc +0.3 | V    |
| Input Low Voltage                           | VIL      | -0.3 | _   | 0.8      | V    |
| Output High Voltage (I <sub>OH</sub> =-2mA) | Vон      | 2.4  | _   | _        | V    |
| Output Low Voltage (IoL = 2mA)              | Vol      | _    | _   | 0.4      | V    |
| Input Leakage Voltage                       | lıL      | -5   | _   | 5        | μΑ   |
| Output Leakage Voltage                      | lol      | -5   | _   | 5        | μΑ   |

### **CAPACITANCE**

(Ta = 25°C, f= 1MHz, Vcc = 3.3V)

| Parameter                     | Symbol | Max | Unit |
|-------------------------------|--------|-----|------|
| Input Capacitance             | Cin    | 8   | pF   |
| Input/Output Capacitance (DQ) | Соит   | 5   | pF   |

### DC ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS (NOTES 1, 6)

 $V_{CC} = +3.3V \pm 0.3V; -55^{\circ}C \le T_A \le +125^{\circ}C$ 

| Parameter/Condition                                                                      | Symbol | Min  | Max       | Units |
|------------------------------------------------------------------------------------------|--------|------|-----------|-------|
| Supply Voltage                                                                           | Vcc    | 3    | 3.6       | V     |
| Input High Voltage: Logic 1; All inputs (21)                                             | ViH    | 2    | Vcc + 0.3 | V     |
| Input Low Voltage: Logic 0; All inputs (21)                                              | VIL    | -0.3 | 0.8       | V     |
| Input Leakage Current: Any input 0V VIN VCC (All other pins not under test = 0V)         | li     | -5   | 5         | μΑ    |
| Input Leakage Address Current: Any input 0V VIN VCC (All other pins not under test = 0V) | lı .   | -20  | 20        | μA    |
| Output Leakage Current: I/Os are disabled; 0V VOUT VCC                                   | loz    | -5   | 5         | μA    |
| Output Levels:                                                                           |        |      |           |       |
| Output High Voltage (IOUT = -4mA)                                                        | Vон    | 2.4  | _         | V     |
| Output Low Voltage (IOUT = 4mA)                                                          | Vol    | _    | 0.4       | V     |

# **IDD SPECIFICATIONS AND CONDITIONS (NOTES 1,6,11,13)**

 $V_{CC} = +3.3V \pm 0.3V; -55^{\circ}C \le T_A \le 125^{\circ}C$ 

| Parameter/Condition                                                                                                                   | Symbol | Max | Units |
|---------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-------|
| Operating Current: Active Mode;<br>Burst = 2; Read or Write; trc = trc (min); CAS latency = 3 (3, 18, 19)                             | Icc1   | 460 | mA    |
| Standby Current: Active Mode; CKE = HIGH; CS = HIGH; All banks active after t <sub>RCD</sub> met; No accesses in progress (3, 12, 19) | Icc3   | 180 | mA    |
| Operating Current: Burst Mode; Continuous burst;<br>Read or Write; All banks active; CAS latency = 3 (3, 18, 19)                      | Icc4   | 560 | mA    |
| Self Refresh Current: CKE - 0.2V Commercial and Industrial temperature only (27)                                                      | Icc7   | 4   | mA    |

### **BGA THERMAL RESISTANCE**

| Description                      | Symbol | Max  | Unit | Notes |
|----------------------------------|--------|------|------|-------|
| Junction to Ambient (No Airflow) | ΘЈΑ    | 19.7 | °C/W | 1     |
| Junction to Ball                 | ΘЈв    | 14.5 | °C/W | 1     |
| Junction to Case (Top)           | ΘЈа    | 3.2  | °C/W | 1     |

Note: Refer to PBGA Thermal Resistance Correllation application note at www.wedc.com in the application notes section for modeling conditions.



### **BURST DEFINITION**

| Burst        | Starti | ng Col   | umn | Order of Access                       | es Within a Burst  |
|--------------|--------|----------|-----|---------------------------------------|--------------------|
| Length       |        | ddress   |     | Type = Sequential                     | Type = Interleaved |
|              |        |          | Α0  |                                       |                    |
| 2            |        |          | 0   | 0-1                                   | 0-1                |
|              |        |          | 0   | 1-0                                   | 1-0                |
|              |        | A1       | Α0  |                                       |                    |
|              |        | 0        | 0   | 0-1-2-3                               | 0-1-2-3            |
| 4            |        | 0        | 1   | 1-2-3-0                               | 1-0-3-2            |
|              |        | 1        | 0   | 2-3-0-1                               | 2-3-0-1            |
|              |        | 1        | 1   | 3-0-1-2                               | 3-2-1-0            |
|              | A2     | A1       | A0  |                                       |                    |
|              | 0      | 0        | 0   | 0-1-2-3-4-5-6-7                       | 0-1-2-3-4-5-6-7    |
|              | 0      | 0        | 1   | 1-2-3-4-5-6-7-0                       | 1-0-3-2-5-4-7-6    |
|              | 0      | 1        | 0   | 2-3-4-5-6-7-0-1                       | 2-3-0-1-6-7-4-5    |
| 8            | 0      | 1        | 1   | 3-4-5-6-7-0-1-2                       | 3-2-1-0-7-6-5-4    |
|              | 1      | 0        | 0   | 4-5-6-7-0-1-2-3                       | 4-5-6-7-0-1-2-3    |
|              | 1      | 0        | 1   | 5-6-7-0-1-2-3-4                       | 5-4-7-6-1-0-3-2    |
|              | 1      | 1        | 0   | 6-7-0-1-2-3-4-5                       | 6-7-4-5-2-3-0-1    |
|              | 1      | 1        | 1   | 7-0-1-2-3-4-5-6                       | 7-6-5-4-3-2-1-0    |
| Full<br>Page |        | A0 - A9/ |     | Cn, Cn+1, Cn+2<br>Cn+3, Cn+4<br>Cn-1, | Not Supported      |
| (y)          | (loc   | ation 0  | -y) | Cn                                    |                    |



# SDRAM AC CHARACTERISTICS

| P                                         | Symbol 133MHz |                  | 3MHz | 12      | 5MHz | 10      | 0MHz | 11.22   |       |  |
|-------------------------------------------|---------------|------------------|------|---------|------|---------|------|---------|-------|--|
| Parameter                                 |               | Symbol           | Min  | Max     | Min  | Max     | Min  | Max     | Units |  |
| Clark Cycle Time1                         | CL = 3        | tcc              | 7    | 1000    | 8    | 1000    | 10   | 1000    | 200   |  |
| Clock Cycle Time1                         | CL = 2        | tcc              | 7.5  | 1000    | 10   | 1000    | 12   | 1000    | ns ns |  |
| Clock to valid Output delay1,2            |               | tsac             |      | 5.4     |      | 6       |      | 7       | ns    |  |
| Output Data Hold Time2                    |               | tон              | 2    |         | 2    |         | 2    |         | ns    |  |
| Clock HIGH Pulse Width3                   |               | tсн              | 2.5  |         | 2.75 |         | 3    |         | ns    |  |
| Clock LOW Pulse Width3                    |               | tcL              | 2.5  |         | 2.75 |         | 3    |         | ns    |  |
| Input Setup Time3                         |               | tss              | 2    |         | 2    |         | 2    |         | ns    |  |
| Input Hold Time3                          |               | tsн              | 1    |         | 1    |         | 1    |         | ns    |  |
| CK to Output Low-Z2                       |               | tslz             | 1.0  |         | 1    |         | 1.5  |         | ns    |  |
| CK to Output High-Z                       |               | tsHZ             |      | 5.4     |      | 6       |      | 7       | ns    |  |
| Row Active to Row Active Delay4           |               | trrd             | 14   |         | 20   |         | 20   |         | ns    |  |
| RAS# to CAS# Delay4                       |               | trcd             | 15   |         | 20   |         | 20   |         | ns    |  |
| Row Precharge Time4                       |               | trp              | 15   |         | 20   |         | 20   |         | ns    |  |
| Row Active Time4                          |               | tras             | 37   | 120,000 | 50   | 120,000 | 50   | 120,000 | ns    |  |
| Row Cycle Time - Operation4               |               | trc              | 60   |         | 70   |         | 80   |         | ns    |  |
| Row Cycle Time - Auto Refresh4,8          |               | trec             | 66   |         | 70   |         | 80   |         | ns    |  |
| Last Data in to New Column Address Delay5 |               | tcdl             | 1    |         | 1    |         | 1    |         | CK    |  |
| Last Data in to Row Precharge5            |               | t <sub>RDL</sub> | 2    |         | 2    |         | 2    |         | CK    |  |
| Last Data in to Burst Stop5               |               | t <sub>BDL</sub> | 1    |         | 1    |         | 1    |         | CK    |  |
| Column Address to Column Address Delay6   |               | tccp             | 1.0  |         | 1.0  |         | 1.5  |         | CK    |  |
| Data Out to High Impadance from Procharge | CL3           | tпон             | 3    |         | 3    |         | 3    |         | CK    |  |
| Data Out to High Impedance from Precharge | CL2           | trон             | 2    |         | 2    |         | 2    |         | CK    |  |

- Parameters depend on programmed CAS# latency.
- 2. If clock rise time is longer than 1ns (trise/2 -0.5)ns should be added to the parameter.
- 3. Assumed input rise and fall time = 1ns. If trise of trall are longer than 1ns. [(trise = trall)/2] 1ns should be added to the parameter.
- 4. The minimum number of clock cycles required is determined by dividing the minimum time required by the clock cycle time and then rounding up to the next higher integer.
- 5. Minimum delay is required to complete write.
- 6. All devices allow every cycle column address changes.
- In case of row precharge interrupt, auto precharge and read burst stop.
- 8. A new command may be given trec after self-refresh exit

### **COMMAND TRUTH TABLE**

|                           |               |           | СК                | E                |     |      |      |     |     |       | A40/AB         |        |       |
|---------------------------|---------------|-----------|-------------------|------------------|-----|------|------|-----|-----|-------|----------------|--------|-------|
| Function                  |               |           | Previous<br>Cycle | Current<br>Cycle | CE# | RAS# | CAS# | WE# | DQM | BA0-1 | A10/AP<br>A9-0 | A11    | Notes |
| Register                  | Mode Registe  | er Set    | Н                 | Х                | L   | L    | L    | L   | Χ   |       | OP CODE        |        |       |
| Refresh                   | Auto Refresh  | (CBR)     | Н                 | Н                | L   | L    | L    | Н   | Χ   | Х     | Х              | Х      |       |
| Reliesii                  | Entry Self Re | fresh     | Н                 | L                | L   | L    | L    | Н   | Χ   | Х     | Х              | Х      |       |
| Drashavas                 | Single Bank F | Precharge | Н                 | Х                | L   | L    | Н    | L   | Х   | BA    | L              | Х      |       |
| Precharge                 | Precharge all | Banks     | Н                 | Х                | L   | L    | Н    | L   | Х   | Х     | Н              | Х      |       |
| Bank Activate             |               |           | Н                 | Х                | L   | L    | Н    | Н   | Χ   | BA    | BA Row Address |        |       |
| Write                     | Write         |           | Н                 | X                | L   | Н    | L    | L   | Χ   | BA    | L              | Column |       |
| Write with Auto F         | Precharge     |           | Н                 | Х                | L   | Н    | L    | L   | Χ   | BA    | Н              | Column |       |
| Read                      |               |           | Н                 | Х                | L   | Н    | L    | L   | Χ   | BA    | L              | Column |       |
| Read with Auto F          | Precharge     |           | Н                 | Х                | L   | Н    | L    | Н   | Χ   | BA    | Н              | Column |       |
| Burst Terminatio          | n             |           | Н                 | Х                | L   | Н    | Н    | L   | Х   | Х     | Х              | Х      | 2     |
| No Operation              |               |           | Н                 | Х                | L   | Н    | Н    | Н   | Χ   | Х     | Х              | Х      |       |
| Device Deselect           |               |           | Н                 | Х                | Н   | Х    | Χ    | Х   | Χ   | Х     | Х              | Х      |       |
| Clock Suspend/S           | Standby Mode  |           | L                 | Х                | Х   | Х    | Χ    | Х   | Х   | Х     | Х              | Х      | 3     |
| Data Write/Output Disable |               | Н         | Х                 | Х                | Х   | Χ    | Х    | L   | Х   | Х     | Х              | 4      |       |
| Data Mask/Output Disable  |               |           | Н                 | Х                | Х   | Х    | Χ    | Х   | Н   | Х     | Х              | Х      | 4     |
| Power Down Mo             | do            | Entry     | Х                 | L                | Н   | Х    | Χ    | Х   | Χ   | Х     | Х              | Х      | 5     |
| Power Down Mo             | ue            | Exit      | Х                 | Н                | Н   | Х    | Χ    | Х   | Χ   | Х     | Х              | Х      | 5     |

- 1. All of the SDRAM operations are defined by states of CE#, WE#, RAS#, CAS#, and DQM at the positive rising edge of the clock.
- 2. During a Burst Write cycle there is a zero clock delay, for a Burst Read cycle the delay is equal to the CAS latency.
- 3. During normal access mode, CKE is held high and CK is enabled. When it is low, it freezes the internal clock and extends data Read and Write operations. One clock delay is required for mode entry and exit.
- 4. The DQM has two functions for the data DQ Read and Write operations. During a Read cycle, when DQM goes high at a clock timing the data outputs are disabled and become high impedance after a two clock delay. DQM also provides a data mask function for Write cycles. When it activates, the Write operation at the clock is prohibited (zero clock latency).
- 5. All banks must be precharged before entering the Power Down Mode. The Power Down Mode does not preform any Refresh operations, therefore the device can't remain in this mode longer than the Refresh period (tree) of the device. One clock delay is required for mode entry and exit.

# **CLOCK ENABLE (CKE) TRUTH TABLE**

|                   | CKE               |                  | Command |      |      |     |         |        |                                                                  |       |
|-------------------|-------------------|------------------|---------|------|------|-----|---------|--------|------------------------------------------------------------------|-------|
| Current State     | Previous<br>Cycle | Current<br>Cycle | CE#     | RAS# | CAS# | WE# | BA0-1   | A10-11 | Action                                                           | Notes |
|                   | Н                 | Х                | Χ       | Х    | Χ    | Х   | Х       | Х      | INVALID                                                          | 1     |
|                   | L                 | Н                | Н       | Х    | Х    | Х   | Х       | Х      | Exit Self Refresh with Device Deselect                           | 2     |
|                   | L                 | Н                | L       | Н    | Н    | Н   | Х       | Х      | Exit Self Refresh with No Operation                              | 2     |
| Self Refresh      | L                 | Н                | L       | Н    | Н    | L   | Х       | Х      | ILLEGAL                                                          | 2     |
|                   | L                 | Н                | L       | Н    | L    | Х   | Х       | Х      | ILLEGAL                                                          | 2     |
|                   | L                 | Н                | L       | L    | Х    | Х   | Х       | Х      | ILLEGAL                                                          | 2     |
|                   | L                 | L                | Х       | Х    | Х    | Х   | Х       | Х      | Maintain Self Refresh                                            |       |
|                   | Н                 | Х                | Х       | Х    | Х    | Х   | Х       | Х      | INVALID                                                          | 1     |
| Danier Danie      | L                 | Н                | Н       | Х    | Х    | Х   | Х       | Х      | Power Down Mode exit, all banks idle                             | 2     |
| Power Down        | L                 | Н                | L       | Х    | Х    | Х   | Х       | Х      | ILLEGAL                                                          | 2     |
|                   | Н                 | Х                | L       | Н    | L    | L   | Х       |        | Maintain Power Down Mode                                         | 2     |
|                   | Н                 | Н                | Н       | Х    | Х    | Х   |         |        | 5 6 7 11 51 51 51                                                |       |
|                   | Н                 | Н                | L       | Н    | Х    | Х   |         |        | Refer to the Idle State section of the Current State Truth Table | 3     |
|                   | Н                 | Н                | L       | L    | Н    | Х   |         |        | Current State Truth Table                                        |       |
|                   | Н                 | Н                | L       | L    | L    | Н   | Х       | Х      | CBR Refresh                                                      |       |
|                   | Н                 | Н                | L       | L    | L    | L   | OP Code |        | Mode Register Set                                                | 4     |
| All Banks Idle    | Н                 | L                | Н       | Х    | Х    | Х   |         |        |                                                                  |       |
|                   | Н                 | L                | L       | Н    | Х    | Х   |         |        | Refer to the Idle State section of the                           | 3     |
|                   | Н                 | L                | L       | L    | Н    | Х   |         |        | Current State Truth Table<br>Entry Self Refresh                  |       |
|                   | Н                 | L                | L       | L    | L    | Н   | Х       | Х      | Entry Gen Renesii                                                | 4     |
|                   | Н                 | Н                | L       | L    | L    | L   | OP      | Code   | Mode Register Set                                                |       |
|                   | L                 | Х                | Х       | Х    | Х    | Х   | Х       | Х      | Power Down                                                       | 4     |
|                   | Н                 | Н                | Х       | Х    | Х    | Х   | Х       | Х      | Refer to the Operations in the Current<br>State Truth Table      |       |
| Any State other   | Н                 | L                | Χ       | Х    | Χ    | Х   | Х       | Х      | Begin Clock Suspend next cycle                                   | 5     |
| than listed above | L                 | Н                | Χ       | Х    | Χ    | Х   | Х       | Х      | Exit Clock Suspend next cycle                                    |       |
|                   | L                 | L                | Х       | Х    | Х    | Х   | Х       | Х      | Maintain Clock Suspend                                           |       |

### Notes:

- 1. For the given Current State CKE must be low in the previous cycle.
- 2. When CKE has a low to high transition, the clock and other inputs are re-enabled asynchronously. The minimum setup time for CKE (tcks) must be satisfied before any command other than Exit is issued.
- 3. The address inputs (A11-A0) depend on the command that is issued. See the Idle State section of the Current State Truth Table for more information.
- 4. The Power Down Mode, Self Refresh Mode, and the Mode Register Set can only be entered from the all banks idle state.
- 5. Must be a legal command as defined in the Current State Truth Table.

### **CURRENT STATE TRUTH TABLE**

| Current State               | CE# | RAS# | CAS# | WE# | BA0-1 A11,<br>A10/AP-A0 |             | Description          | Action                                   | Notes |
|-----------------------------|-----|------|------|-----|-------------------------|-------------|----------------------|------------------------------------------|-------|
|                             | L   | L    | L    | L   |                         | P Code      | Mode Register Set    | Set the Mode Register                    | 2     |
|                             | L   | L    | L    | Н   | Х                       | Х           | Auto or Self Refresh | Start Auto or Self Refresh               | 2,3   |
|                             | L   | L    | Н    | L   | Х                       | Х           | Precharge            | No Operation                             |       |
|                             | L   | L    | Н    | Н   | BA Row Address          |             | Bank Activate        | Activate the specified bank and row      |       |
| Idle                        | L   | Н    | L    | L   | BA                      | Column      | Write w/o Precharge  | ILLEGAL                                  | 4     |
|                             | L   | Н    | L    | Н   | BA                      | Column      | Read w/o Precharge   | ILLEGAL                                  | 2     |
|                             | L   | Н    | Н    | L   | Х                       | Х           | Burst Termination    | No Operation                             | 2     |
|                             | L   | Н    | Н    | Н   | Х                       | Х           | No Operation         | No Operation                             |       |
|                             | Н   | Х    | Х    | Х   | Х                       | Х           | Device Deselect      | No Operation or Power Down               | 5     |
|                             | L   | L    | L    | L   |                         | P Code      | Mode Register Set    | ILLEGAL                                  |       |
|                             | L   | L    | L    | Н   | Х                       | Х           | Auto or Self Refresh | ILLEGAL                                  |       |
|                             | L   | L    | Н    | L   | Х                       | Х           | Precharge            | Precharge                                | 6     |
|                             | L   | L    | Н    | Н   | BA                      | Row Address | Bank Activate        | ILLEGAL                                  | 2     |
| Row Active                  | L   | Н    | L    | L   | BA                      | Column      | Write                | Start Write; Determine if Auto Precharge | 7,8   |
|                             | L   | Н    | L    | Н   | BA                      | Column      | Read                 | Start Read; Determine if Auto Precharge  | 7,8   |
|                             | L   | Н    | Н    | L   | Х                       | Х           | Burst Termination    | No Operation                             |       |
|                             | L   | Н    | Н    | Н   | X X                     |             | No Operation         | No Operation                             |       |
|                             | Н   | Х    | Х    | Х   | Х                       | Х           | Device Deselect      | No Operation                             |       |
|                             | L   | L    | L    | L   | OP Code                 |             | Mode Register Set    | ILLEGAL                                  |       |
|                             | L   | L    | L    | Н   | Х                       | Х           | Auto or Self Refresh | ILLEGAL                                  |       |
|                             | L   | L    | Н    | L   | Х                       | Х           | Precharge            | Terminate Burst; Start the Precharge     |       |
|                             | L   | L    | Н    | Н   | BA                      | Row Address | Bank Activate        | ILLEGAL                                  | 4     |
| Read                        | L   | Н    | L    | L   | BA                      | Column      | Write                | Terminate Burst; Start the Write cycle   | 8,9   |
|                             | L   | Н    | L    | Н   | BA                      | Column      | Read                 | Terminate Burst; Start a new Read cycle  | 8,9   |
|                             | L   | Н    | Н    | L   | Х                       | Х           | Burst Termination    | Terminate the Burst                      |       |
|                             | L   | Н    | Н    | Н   | Х                       | Х           | No Operation         | Continue the Burst                       |       |
|                             | Н   | Х    | Х    | Х   | Х                       | Х           | Device Deselect      | Continue the Burst                       |       |
|                             | L   | L    | L    | L   | OP Code                 |             | Mode Register Set    | ILLEGAL                                  |       |
|                             | L   | L    | L    | Н   | Х                       | Х           | Auto or Self Refresh | ILLEGAL                                  |       |
|                             | L   | L    | Н    | L   | Х                       | Х           | Precharge            | Terminate Burst; Start the Precharge     |       |
|                             | L   | L    | Н    | Н   | BA                      | Row Address | Bank Activate        | ILLEGAL                                  | 4     |
| Write                       | L   | Н    | L    | L   | BA                      | Column      | Write                | Terminate Burst; Start a new Write cycle | 8,9   |
|                             | L   | Н    | L    | Н   | BA                      | Column      | Read                 | Terminate Burst; Start the Read cycle    | 8,9   |
|                             | L   | Н    | Н    | L   | Х                       | Х           | Burst Termination    | Terminate the Burst                      |       |
|                             | L   | Н    | Н    | Н   | Х                       | Х           | No Operation         | Continue the Burst                       |       |
|                             | Н   | Х    | Х    | Х   | Х                       | Х           | Device Deselect      | Continue the Burst                       |       |
|                             | L   | L    | L    | L   |                         | OP Code     | Mode Register Set    | ILLEGAL                                  |       |
|                             | L   | L    | L    | Н   | Х                       | Х           | Auto or Self Refresh | ILLEGAL                                  |       |
|                             | L   | L    | Н    | L   | Х                       | Х           | Precharge            | ILLEGAL                                  | 4     |
|                             | L   | L    | Н    | Н   | BA                      | Row Address | Bank Activate        | ILLEGAL                                  | 4     |
| Read with<br>Auto Precharge | L   | Н    | L    | L   | BA                      | Column      | Write                | ILLEGAL                                  |       |
| Auto Frecharge              | L   | Н    | L    | Н   | BA                      | Column      | Read                 | ILLEGAL                                  |       |
|                             | L   | Н    | Н    | L   | Х                       | Х           | Burst Termination    | ILLEGAL                                  |       |
|                             | L   | Н    | Н    | Н   | Х                       | Х           | No Operation         | Continue the Burst                       |       |
|                             | Н   | Х    | Х    | Х   | Х                       | Х           | Device Deselect      | Continue the Burst                       |       |



# **CURRENT STATE TRUTH TABLE (CONT.)**

|                        |     |      |      |     | Comman                              | d                                |                              |                                                  |       |
|------------------------|-----|------|------|-----|-------------------------------------|----------------------------------|------------------------------|--------------------------------------------------|-------|
| Current State          | CE# | RAS# | CAS# | WE# | BA0-1 A11,<br>A10/AP-A0 Description |                                  | Description                  | Action                                           | Notes |
|                        | L   | L    | L    | L   |                                     | OP Code                          | Mode Register Set            | ILLEGAL                                          |       |
|                        | L   | L    | L    | Н   | Х                                   | Х                                | Auto or Self Refresh         | ILLEGAL                                          |       |
|                        | L   | L    | Н    | L   | Х                                   | Х                                | Precharge                    | ILLEGAL                                          | 4     |
|                        | L   | L    | Н    | Н   | BA                                  | Row Address                      | Bank Activate                | ILLEGAL                                          | 4     |
| Write with             | L   | Н    | L    | L   | BA Column                           |                                  | Write                        | ILLEGAL                                          |       |
| Auto Precharge         | L   | Н    | L    | Н   | BA                                  | Column                           | Read                         | ILLEGAL                                          |       |
|                        | L   | Н    | Н    | L   | Х                                   | Х                                | Burst Termination            | ILLEGAL                                          |       |
|                        | L   | Н    | Н    | Н   | Х                                   | Х                                | No Operation                 | Continue the Burst                               |       |
|                        | Н   | Х    | Х    | Х   | Х                                   | Х                                | Device Deselect              | Continue the Burst                               |       |
|                        | L   | L    | L    | L   |                                     | OP Code                          | Mode Register Set            | ILLEGAL                                          |       |
|                        | L   | L    | L    | Н   | Х                                   | Х                                | Auto or Self Refresh         | ILLEGAL                                          |       |
|                        | L   | L    | Н    | L   | Х                                   | Х                                | Precharge                    | No Operation; Bank(s) idle after t <sub>RP</sub> |       |
|                        | L   | L    | Н    | Н   | BA                                  | Row Address                      | Bank Activate                | ILLEGAL                                          | 4     |
| Precharging            | L   | Н    | L    | L   | BA                                  | Column                           | Write w/o Precharge          | ILLEGAL                                          | 4     |
| 0 0                    | L   | Н    | L    | Н   | BA                                  | Column                           | Read w/o Precharge           | ILLEGAL                                          | 4     |
|                        | L   | Н    | Н    | L   | Х                                   | Х                                | Burst Termination            | No Operation; Bank(s) idle after trp             |       |
|                        | L   | Н    | Н    | Н   | X X                                 |                                  | No Operation                 | No Operation; Bank(s) idle after trp             |       |
|                        | Н   | Х    | Х    | Х   | Х                                   | Х                                | Device Deselect              | No Operation; Bank(s) idle after trp             |       |
|                        | L   | L    | L    | L   |                                     | P Code Mode Register Set ILLEGAL |                              |                                                  |       |
|                        | L   | L    | L    | Н   | Х                                   | Х                                | Auto or Self Refresh         | ILLEGAL                                          |       |
|                        | L   | L    | Н    | L   | Х                                   | Х                                | Precharge                    | ILLEGAL                                          | 4     |
|                        | L   | L    | Н    | Н   | BA                                  | Row Address                      | Bank Activate                | ILLEGAL                                          | 4,10  |
| Row Activating         | L   | Н    | L    | L   | BA                                  | Column                           | Write                        | ILLEGAL                                          | 4     |
| 3                      | L   | Н    | L    | Н   | BA                                  | Column                           | Read                         | ILLEGAL                                          | 4     |
|                        | L   | Н    | Н    | L   | Х                                   | X                                | Burst Termination            | No Operation; Row active after t <sub>RCD</sub>  |       |
|                        | L   | Н    | Н    | Н   | Х                                   | Х                                | No Operation                 | No Operation; Row active after t <sub>RCD</sub>  |       |
|                        | Н   | Х    | Х    | Х   | Х                                   | Х                                | Device Deselect              | No Operation; Row active after t <sub>RCD</sub>  |       |
|                        | L   | L    | L    | L   |                                     | DP Code                          | Mode Register Set            | ILLEGAL                                          |       |
|                        | L   | L    | L    | Н   | Х                                   | Х                                | Auto or Self Refresh ILLEGAL |                                                  |       |
|                        | L   | L    | Н    | L   | Х                                   | Х                                | Precharge                    | ILLEGAL                                          | 4     |
|                        | L   | L    | Н    | Н   | BA                                  | Row Address                      | Bank Activate                | ILLEGAL                                          | 4     |
| Write                  | L   | Н    | L    | L   | BA                                  | Column                           | Write                        | Start Write; Determine if Auto Precharge         | 9     |
| Recovering             | L   | Н    | L    | Н   | BA                                  | Column                           | Read                         | Start Read; Determine if Auto Precharge          | 9     |
|                        | L   | Н    | Н    | L   | Х                                   | Х                                | Burst Termination            | No Operation; Row active after topL              |       |
|                        | L   | Н    | Н    | Н   | X                                   | X                                | No Operation                 | No Operation; Row active after topl              |       |
|                        | Н   | Х    | Х    | Х   | Х                                   | Х                                | Device Deselect              | No Operation; Row active after topL              |       |
|                        | L   | L    | L    | L   |                                     | DP Code                          | Mode Register Set            | ILLEGAL                                          |       |
|                        | L   | L    | L    | Н   | Х                                   | Х                                | Auto or Self Refresh         | ILLEGAL                                          |       |
|                        | L   | L    | Н    | L   | X                                   | X                                | Precharge                    | ILLEGAL                                          | 4     |
| Write                  | L   | L    | Н    | Н   | BA                                  | Row Address                      | Bank Activate                | ILLEGAL                                          | 4     |
| Recovering             | L   | Н    | L    | L   | BA                                  | Column                           | Write                        | ILLEGAL                                          | 4,9   |
| with Auto<br>Precharge |     | H    | L    | H   | BA                                  | Column                           | Read                         | ILLEGAL                                          | 4,9   |
| . reonarge             |     | Н    | H    | L   | X                                   | X                                | Burst Termination            | No Operation; Precharge after topL               | -,-   |
|                        |     | Н    | Н    | H   | X                                   | X                                | No Operation                 | No Operation; Precharge after topl               |       |
|                        | H   | X    | X    | X   | X                                   | X                                | Device Deselect              | No Operation; Precharge after topl               |       |

### **CURRENT STATE TRUTH TABLE (CONT.)**

|                         |     |      |      |     | Comma   |                   |                          |                                           |       |
|-------------------------|-----|------|------|-----|---------|-------------------|--------------------------|-------------------------------------------|-------|
| Current State           | CE# | RAS# | CAS# | WE# | BA0-1   | A11,<br>A10/AP-A0 | Description              | Action                                    | Notes |
|                         | L   | L    | L    | L   | С       | P Code            | Mode Register Set        | ILLEGAL                                   |       |
|                         | L   | L    | L    | Н   | Х       | X                 | Auto or Self Refresh     | ILLEGAL                                   |       |
|                         | L   | L    | Н    | L   | Х       | X                 | Precharge                | ILLEGAL                                   |       |
| Refreshing              | L   | L    | Н    | Н   | BA      | Row Address       | Bank Activate            | ILLEGAL                                   |       |
|                         | L   | Н    | L    | L   | BA      | Column            | Write                    | ILLEGAL                                   |       |
|                         | L   | Н    | L    | Н   | BA      | Column            | Read ILLEGAL             |                                           |       |
|                         | L   | Н    | Н    | L   | Х       | X                 | <b>Burst Termination</b> | No Operation; Idle after trc              |       |
|                         | L   | Н    | Н    | Н   | Х       | Х                 | No Operation             | No Operation; Idle after trc              |       |
|                         | Н   | Х    | Х    | Χ   | Х       | Х                 | Device Deselect          | No Operation; Idle after trc              |       |
|                         | L   | L    | L    | L   | OP Code |                   | Mode Register Set        | Load mode register                        |       |
|                         | L   | L    | L    | Н   | Х       | Х                 | Auto or Self Refresh     | ILLEGAL                                   |       |
|                         | L   | L    | Н    | L   | Х       | Х                 | Precharge                | ILLEGAL                                   |       |
| Made Desistes           | L   | L    | Н    | Н   | BA      | Row Address       | Bank Activate            | ILLEGAL                                   |       |
| Mode Register Accessing | L   | Н    | L    | L   | BA      | Column            | Write                    | ILLEGAL                                   |       |
| Accessing               | L   | Н    | L    | Н   | BA      | Column            | Read                     | ILLEGAL                                   |       |
|                         | L   | Н    | Н    | L   | Х       | Х                 | Burst Termination        | ILLEGAL                                   |       |
|                         | L   | Н    | Н    | Н   | Х       | Х                 | No Operation             | No Operation; Idle after two clock cycles |       |
|                         | Н   | Х    | Х    | Χ   | Х       | Х                 | Device Deselect          | No Operation; Idle after two clock cycles |       |

### Notes:

- 1. CKE is assumed to be active (high) in the previous cycle for all entries. The Current State is the state of the bank that the command is being applied to.
- Both Banks must be idle otherwise it is an illegal action.
- 3. If CKE is active (high) the SDRAM starts the Auto (CBR) Refresh operation, if CKE is inactive (low) then the Self Refresh mode is entered.
- 4. The Current State refers only refers to one of the banks, if BA selects this bank then the action is illegal. If BA selects the bank not being referenced by the Current State then the action may be legal depending on the state of that bank.
- 5. If CKE is inactive (low) than the Power Down mode is entered, otherwise there is a No Operation.
- 6. The minimum and maximum Active time (tras) must be satisfied.
- 7. The RAS# to CAS# Delay (tRCD) must occur before the command is given.
- 8. Address A10 is used to determine if the Auto Precharge function is activated.
- 9. The command must satisfy any bus contention, bus turn around, and/or write recovery requirements.



All input except CKE & DQM can be don't care when CE# is high at the CK high going edge.

2. Bank active & read/write are controlled by BA0~BA1.

| BA0 | 0 BA1 Active & Read/Wr |        |
|-----|------------------------|--------|
| 0   | 0                      | Bank A |
| 0   | 1                      | Bank B |
| 1   | 0                      | Bank C |
| 1   | 1                      | Bank D |

A10/AP and BA0~BA1 control bank precharge when precharge command is asserted.

| A10/AP | BA0 | BA1 | Precharge |
|--------|-----|-----|-----------|
| 0      | 0   | 0   | Bank A    |
| 0      | 0   | 1   | Bank B    |
| 0      | 1   | 0   | Bank C    |
| 0      | 1   | 1   | Bank D    |
| 1      | Х   | Х   | All Banks |

3. Enable and disable auto precharge function are controlled by A10/AP in read/write command.

| A10/AP | BA0 | BA1 | Operation                                                       |  |  |  |
|--------|-----|-----|-----------------------------------------------------------------|--|--|--|
|        | 0   | 0   | Distribute auto precharge, leave bank A active at end of burst. |  |  |  |
| 0      | 0   | 1   | Disable auto precharge, leave bank B active at end of burst.    |  |  |  |
| 0      | 1   | 0   | Disable auto precharge, leave bank C active at end of burst.    |  |  |  |
| 1 1    |     | 1   | Disable auto precharge, leave bank D active at end of burst.    |  |  |  |
|        | 0   | 0   | Enable auto precharge, precharge bank A at end of burst.        |  |  |  |
| 1      | 0   | 1   | Enable auto precharge, precharge bank B at end of burst.        |  |  |  |
| 1 1    |     | 0   | Enable auto precharge, precharge bank C at end of burst.        |  |  |  |
|        | 1   | 1   | Enable auto precharge, precharge bank D at end of burst.        |  |  |  |





- 1. Minimum row cycle times are required to complete internal DRAM operation.
- 2. Row precharge can interrupt burst on any cycle. (CAS Latency - 1) number of valid output data is available after Row precharge. Last valid output will be Hi-Z(tsHz) after the
- 3. Access time from Row active command. tcc \*(trcb + CAS latency - 1) + tsac.
- Output will be Hi-Z after the end of burst (1, 2, 4, 8 & full page bit burst). 4.



- 1. To write data before burst read ends, DQM should be asserted three cycles prior to write command to avoid bus contention.
- 2. Row precharge will interrupt writing. Last data input, tRDL before Row precharge, will be written.
- DQM should mask invalid input data on precharge command cycle when asserting precharge before end of burst. Input data after Row precharge cycle will be
  masked internally.





- 1. To interrupt burst write by Row precharge, DQM should be asserted to mask invalid input data.
- 2. To interrupt burst write by Row precharge, both the write and the precharge banks must be the same.









- At full page mode, burst is end at the end of burst. So auto precharge is possible.
- About the valid DQs after burst stop, it is same as the case of RAS# interrupt. Both cases are illustrated in above timing diagram. See the label 1, 2. But at burst write, Burst stop and RAS# interrupt should be compared carefully. Refer to the timing diagram of "Full page write burst stop cycle."
- 3. Burst stop is valid at every burst length.



- At full page mode, burst is end at the end of burst. So auto precharge is possible.
- Data-in at the cycle of interrupted by precharge cannot be written into the corresponding memory cell. It is defined by AC parameter of tRDL. DQM at write interrupted by precharge command is needed to prevent invalid write. DQM should mask invalid input data on precharge command cycle when asserting precharge before end of burst. Input data after Row precharge cycle will be masked internally.
- Burst stop is valid at every burst length.



- BRSW mode is enabled by setting A9 "High" at MRS (Mode Register Set). At the BRSW Mode, the burst length at write is fixed to "1" regardless of programmed burst length.
- When BRSW write command with auto precharge is executed, keep it in mind that tras should not be violated. Auto precharge is executed at the burst-end cycle, so in the case of BRSW write command, the next cycle starts the precharge.





### TO ENTER SELF REFRESH MODE

- CE#, RAS# & CAS# with CKE should be low at the same clock cycle.
- 2. After 1 clock cycle, all the inputs including the system clock can be don't care except for CKE.
- The device remains in self refresh mode as long as CKE stays "Low."
   Once the device enters self refresh mode, minimum tras is required before exit from self refresh.

#### TO EXIT SELF REFRESH MODE

- 4. System clock restart and be stable before returning CKE high.
- 5. CE# starts from high.
- 6. Minimum trace is required after CKE going high to complete self refresh exit.
- 7. 4K cycle of burst auto refresh is required before self refresh entry and after self refresh exit if the system uses burst refresh.



Both banks precharge should be completed before Mode Register Set cycle and auto refresh cycle.

### MODE REGISTER SET CYCLE

- 1. CE#, RAS#, CAS#, & WE# activation at the same clock cycle with address key will set internal mode register.
- 2. Minimum 2 clock cycles should be met before new RAS# activation.
- 3. Please refer to Mode Register Set table.



20.32

1.34

#### NOTE:

1. All dimensions and tolerances conform to ASME Y14.5m

1.27

2. Dimension is measured at the maximum solder ball diameter, parallel to primary datum.

000000000

000000000

- .760 ± .050

- 3. Primary datum seating place is defined by the spherical crowns of the solder balls.
- 4. The surface finish of the package shall be EDM Charmille #24 #27

### ORDERING INFORMATION

| Part Number    | Clock Frequency | Package | Operating Range | Temp          |  |  |  |  |
|----------------|-----------------|---------|-----------------|---------------|--|--|--|--|
| COMMERCIAL     |                 |         |                 |               |  |  |  |  |
| WED3DL644V7BC  | 133MHz          | 153 BGA | Commercial      | 0°C to 70°C   |  |  |  |  |
| WED3DL644V8BC  | 125MHz          | 153 BGA | Commercial      | 0°C to 70°C   |  |  |  |  |
| WED3DL644V10BC | 100MHz          | 153 BGA | Commercial      | 0°C to 70°C   |  |  |  |  |
| INDUSTRIAL     |                 |         |                 |               |  |  |  |  |
| WED3DL644V7BI  | 133MHz          | 153 BGA | Industrial      | -40°C to 85°C |  |  |  |  |
| WED3DL644V8BI  | 125MHz          | 153 BGA | Industrial      | -40°C to 85°C |  |  |  |  |
| WED3DL644V10BI | 100MHz          | 153 BGA | Industrial      | -40°C to 85°C |  |  |  |  |

### **Document Title**

4M X 64 SDRAM BGA

# **Revision History**

| Rev#  | History                                                                                        | Release Date  | Status      |
|-------|------------------------------------------------------------------------------------------------|---------------|-------------|
| Rev 1 | Initial release                                                                                | August 2002   | Preliminary |
| Rev 2 | Die Shrink                                                                                     | May 2004      | Final       |
| Rev 3 | 3.1 Updated CAP and IDD specs                                                                  | June 2004     | Final       |
|       | 3.2 Added document title page                                                                  |               |             |
| Rev 4 | 4.1 Changed operating temperature topp -40°C to +85°C back to commercial temp rank 0°C to 70°C | December 2004 | Final       |
| Rev 5 | 5.1 Changed Maximum industrial temperature on order infomation table to 85°C.                  | Demember 2004 | Final       |
|       | 5.2 Added Thermal Resistance Table                                                             |               |             |
|       |                                                                                                |               |             |
| Rev 6 | 6.1 Replaced operating current table with updated and corrected loc specification              | August 2005   | Final       |