

## SPICE Device Model Si7148DP Vishay Siliconix

## N-Channel 75-V (D-S) MOSFET

#### **CHARACTERISTICS**

- N-Channel Vertical DMOS
- Macro Model (Subcircuit Model)
- · Level 3 MOS

- Apply for both Linear and Switching Application
- Accurate over the -55 to 125°C Temperature Range
- Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics

#### DESCRIPTION

The attached spice model describes the typical electrical characteristics of the n-channel vertical DMOS. The subcircuit model is extracted and optimized over the -55 to  $125^{\circ}$ C temperature ranges under the pulsed 0-V to 10-V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.

#### SUBCIRCUIT MODEL SCHEMATIC

A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched  $C_{gd}$  model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.



This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to the appropriate data sheet of the same number for guaranteed specification limits.



| SPECIFICATIONS (T <sub>J</sub> = 25°C UNLESS OTHERWISE NOTED) |                        |                                                                          |                   |                  |      |
|---------------------------------------------------------------|------------------------|--------------------------------------------------------------------------|-------------------|------------------|------|
| Parameter                                                     | Symbol                 | Test Condition                                                           | Simulated<br>Data | Measured<br>Data | Unit |
| Static                                                        |                        |                                                                          | •                 |                  |      |
| Gate Threshold Voltage                                        | V <sub>GS(th)</sub>    | $V_{DS}$ = $V_{GS}$ , $I_D$ = 250 $\mu$ A                                | 1.6               | 2                | V    |
| On-State Drain Current <sup>a</sup>                           | I <sub>D(on)</sub>     | $V_{\text{DS}} \geq 5 \text{ V},  V_{\text{GS}} \text{ = } 10 \text{ V}$ | 522               |                  | А    |
| Drain-Source On-State Resistance <sup>a</sup>                 | r <sub>DS(on)</sub>    | $V_{GS}$ = 10 V, I <sub>D</sub> = 15 A                                   | 0.0091            | 0.0091           | Ω    |
|                                                               |                        | $V_{GS}$ = 4.5 V, I <sub>D</sub> = 13.5 A                                | 0.012             | 0.012            |      |
| Forward Transconductance <sup>a</sup>                         | <b>g</b> <sub>fs</sub> | $V_{DS}$ = 15 V, I <sub>D</sub> = 15 A                                   | 18                | 60               | S    |
| Diode Forward Voltage <sup>a</sup>                            | V <sub>SD</sub>        | $I_{\rm S}$ = 38 A, $V_{\rm GS}$ = 0 V                                   | 0.77              | 0.82             | V    |
| Dynamic <sup>b</sup>                                          |                        |                                                                          | •                 |                  |      |
| Input Capacitance                                             | C <sub>iss</sub>       | V <sub>DS</sub> = 35 V, V <sub>GS</sub> = 0 V, f = 1 MHZ                 | 3600              | 2900             | pF   |
| Output Capacitance                                            | C <sub>oss</sub>       |                                                                          | 406               | 370              |      |
| Reverse Transfer Capacitance                                  | C <sub>rss</sub>       |                                                                          | 165               | 196              |      |
| Total Gate Charge                                             | Qg                     | $V_{\text{DS}}$ = 38 V, $V_{\text{GS}}$ = 10 V, $I_{\text{D}}$ = 15 A    | 58                | 68               | nC   |
|                                                               |                        | $V_{DS}$ = 38 V, $V_{GS}$ = 4.5 V, $I_D$ = 15 A                          | 26                | 33               |      |
| Gate-Source Charge                                            | Q <sub>gs</sub>        |                                                                          | 9.5               | 9.5              |      |
| Gate-Drain Charge                                             | $Q_{gd}$               |                                                                          | 16.8              | 16.8             |      |

Notes a. Pulse test; pulse width  $\leq$  300  $\mu s,$  duty cycle  $\leq$  2%. b. Guaranteed by design, not subject to production testing.



# SPICE Device Model Si7148DP

## Vishay Siliconix



Note: Dots and squares represent measured data