# 16,384 Bit Serial Read Only Memory # **FEATURES** - 2048 x 8 Bit ROM Organization - Serial In/Parallel Out Shift Register - Single Supply Voltage +5V - Interfaced to SP0256 - Totally Automatic Custom Programing ### DESCRIPTION The SPR016 is a serial Read Only Memory with 2048 x 8 bits of ROM. The data is addressed by an internal program counter (PC). The device also contains a serial in/parallel out shift register, which is used to assemble an address to be parallel loaded into the PC. The device operates with a single supply (nominally +5V) which may be powered down when the system is inactive. When the SPR016 is interfaced to the SP0256 Speech Processor, the ROM enable input is used to avoid bus conflict on the serial out pin during the SPR016 power up. The SPR016 is constructed on a single monolithic chip utilizing the General Instrument low voltage N-Channel Ion Implant technology. | Pin Number | Name | Function | | | | | | | |------------|------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 9 | ROM ENABLE | Active low chip select used in system to eliminate bus conflict at system start-up. When brought high, ROM ENABLE Tri-States Serial Out. | | | | | | | | 14 | SERIAL IN | Serial Input used to load 16 bit address into device. | | | | | | | | 10 | SERIAL OUT | Output pin used to shift out data byte. | | | | | | | | 7 | CS1 | Active high chip select. Will Tri-State Serial output when low. | | | | | | | | 8 | CS2 | Active low chip select. Will Tri-State Serial output when high. | | | | | | | | 4 | ROM CLOCK | 1.56MHz clock input from SP0256 speech processor. | | | | | | | | 1 | Vss | Ground pin. | | | | | | | | 2 | C3 ) | | | | | | | | | 16 | C2 } | Control pins decoded to determine device function. | | | | | | | | 15 | C1 ) | | | | | | | | | 11 | $V_{DD}$ | Positive supply pin (+4.6V to +7.0V). | | | | | | | #### **TABLE 1 SPR016 CONTROL STATES** | C1 | C2 | C3 | Name | Function | | | | | | | |----|----|----|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 0 | 0 | 0 | NOP | No action taken | | | | | | | | 0 | 0 | 1 | ASR Load | Accepts data from the serial input, synchronous to the externally supplied ROM clock. This data is shifted into the ASR holding register in preparation for loading into the PC. Although ASR is 16 bits long, it is not necessary to load all 16 bits of address sequentially in one ASR load. | | | | | | | | 0 | 1 | 0 | PC Load | Loads the contents of the ASR register into the PC. | | | | | | | | 0 | 1 | 1 | DSR Load | Loads the 8 bits of data pointed to by the present value of the least significant 11 bits of the PC into the data output shift register (DSR). At the completion of the DSR load the PC is incremented. | | | | | | | | 1 | 0 | 0 | DSR Shift Out | Shifts out the contents of DSR to the serial out pin, synchronous to the ROM clock. | | | | | | | | 1 | 0 | 1 | RET Register Load | Loads the return register (RET) with the current value of the PC | | | | | | | | 1 | 1 | 0 | Return | Loads the PC with the contents of the RET register. | | | | | | | | 1 | 1 | 1 | NOP | No Action Taken | | | | | | | # **ELECTRICAL CHARACTERISTICS** # Maximum Ratings\* | V <sub>DD</sub> | ⊦12V | |---------------------------------------|-------| | Storage Temperature25° C to +15 | 25° C | | Lead Temperature (Soldering) 10 Sec+3 | 33° C | # Standard Conditions (unless otherwise noted): $V_{DD} = +4.6V \text{ to } +7.0V$ Operating Temperature = 0°C to +70°C # **Supply Current** $I_{DD} = 25 \text{mA}$ $V_{DD} = 7.0 \text{V}$ ROM clock frequency typically 1.56MHz $V_{SS} = 0.0V$ $T_A = 0^{\circ} C$ \* Exceeding these ratings could cause permanent damage to this device. This is a stress rating only and functional operation of this device at these conditions is not implied—operating ranges are specified in Standard Conditions. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Data labeled "typical" is presented for design guidance only and is not guaranteed. # **DC CHARACTERISTICS** | Characteristics | Sym | Min | Тур | Max | Units | Conditions | |----------------------------------|-----------------|-----|-----|-----------------|-------|---------------------------------------------------------------| | Inputs | | | | | | | | ROM ENABLE, SERIAL IN, CS1, CS2, | | | ļ | | | | | C1, C2, C3 | | | | | | | | ROM Clock | | i | 1 | | | | | Logic "0" | V <sub>IL</sub> | 0 | _ | 0.6 | v | | | Logic "1" | V <sub>IH</sub> | 2.4 | _ | V <sub>DD</sub> | v | | | Capacitance | CIN | - | _ | 10 | pf | | | Leakage | ILC | | – | 10 | μΑ | V <sub>PIN</sub> = V <sub>DD</sub> Volts, all others grounded | | Outputs | | | | | | | | SERIAL OUT | | | | | | | | Logic "0" | Vol | l o | - | 0.6 | V | I <sub>1</sub> = 1.6mA | | Logic "1" | V <sub>OH</sub> | 2.5 | _ | V <sub>DD</sub> | v | $I_{\perp} = -50\mu A$ | | Leakage | I <sub>LO</sub> | l – | _ | 10 | μΑ | Output Tristated | # **AC CHARACTERISTICS** | Characteristics | Sym | Min | Тур | Max | Units | Conditions | | |------------------------------------------------|-------------------|-------|------|----------|-------|--------------------------------|--| | ROM Clock Freq. | F | 1.555 | 1.56 | 1.565 | MHz | 48% to 52% Duty Cycle Positive | | | Output Enable Delay Time<br>from RE, CS1, CS2 | t <sub>OE</sub> | _ | _ | 120 | ns | Independent of ROM Clock | | | Output Disable Delay Time<br>from CS1, RE, CS2 | t <sub>op</sub> | | _ | 120 | ns | | | | Serial In Set Up Time | t <sub>SPIN</sub> | 120 | - | | ns | | | | Control Bus Set Up Time | t <sub>CIN</sub> | 180 | _ | _ | ns | | | | Serial Output Access Time | tACC | _ | | 360 | ns | | | | Address Select Access Time | t <sub>AS</sub> | _ | l – | 8T + 120 | ns | Note 1 | | | Address Deselect Access Time | t <sub>AD</sub> | _ | _ | 8T + 120 | ns | Note 1 | | #### NOTE <sup>1.</sup> T is the cycle time, in nanoseconds of the ROM clock input.