**SP-1204** #### SP1204 COMPONENT COUNT SUMMARY | DESCRIPTION | COUNT | | |---------------------------------------------------------|-----------------------------------------|--| | Tiles: | | | | A Type<br>B Type | 8<br>8 | | | Transistors: | | | | SNPN<br>SPNP | 192<br>192 | | | DBNPN<br>DBPNP | 16<br>16 | | | MNPN<br>MPNP | 8<br>8 | | | HNPN<br>HPNP<br>P-JFET | 0<br>0<br>16 | | | Thin Film Resistors:<br>Clear Field Area | 5700 sq. mil<br>(Total 800 KΩ Possible) | | | Pinch Resistors | 8 | | | Capacitors:<br>4.5 pF (max)<br>6 pF (max)<br>7 pF (max) | 10<br>12<br>4 | | | Diodes:<br>Buried Zener<br>N+/P+ Diodes | 2<br>40 | | | Bond Pads | 40 | | | Die Dimensions | 146 mils x 140 mils | | #### **ARCHITECTURE & ORGANIZATION** The organization and complexity of the SP1204 array makes it ideally suited for integrating complete analog system functions on a single silicon chip. The SP1204 employs a tile based architecture where each tile has been configured (sized) so that it can contain a complete analog function. Pre-defined macro functions which fit these tiles are available and can be used to implement analog systems thus eliminating the tedious task of transistor level design. Using this approach also reduces both the manpower and elapsed time required to complete a design, while increasing the probability of first time success. Each tile on the SP1204 consists of 12 SNPN & 12 SPNP transistors arranged in a 3 x 8 matrix. There are both A type & B type tiles. The only difference between the two tile types is that the locations of the SNPN & SPNP transistors in the middle row of the tile are reversed. As a result, A type tiles have two NPN Quads & one PNP Quad while the B type tiles have two PNP Quads and one NPN Quad. This feature simplifies many types of layouts. The SP1204 is organized as a 4 x 4 matrix of tiles. The top and bottom rows have A type tiles while the two middle rows contain the B type tiles. Sixteen P-JFETs, arranged in quads, lie across the center of the die. The P-JFETs are only available with the 35 Volt process. (These areas are inactive when using the 20 Volt process). Above and below each tile is a clear field area which is reserved for user defined thin film resistors. Interspersed between the tiles and around the periphery of the array are the various components available on the array. To accommodate rapid layout, all SP1204 components are positioned on a $15\mu$ grid. Within the clear field area there is a $5\mu$ sub grid for thin-film resistor layout. The SP1204 is symmetric about the two perpendicular center lines of the array. There are additional symmetries within the tiles themselves as well as between adjacent tiles. The dimensions of the SP1204 are 140 mils x 146 mils. #### **PROCESS OPTIONS** Maximum operating voltage is usually a key requirement in most applications. For an analog ASIC application the maximum possible voltage is ultimately limited by the breakdown voltage of the transistors. The lowest breakdown voltage is usually V<sub>CEO</sub> and process application capability is specified by this parameter. The V<sub>CEO</sub> is determined by a combination of starting silicon resistivity and transistor geometries (i.e. spacings). Higher starting silicon resistivity gives higher V<sub>CEO</sub>, but at the expense of slightly higher transistor parasitics (mainly R<sub>C</sub>) which will ultimately limit circuit performance. The SP1204 array is available in two process options: 20 Volt and 35 Volt processes. By controlling substrate resistivity, $V_{CEO}$ 's of 35 Volts & 20 Volts are achieved. The 20 Volt $V_{CEO}$ process offers somewhat lower parasitics, and therefore, higher speed. This is the preferred process for high speed applications, if maximum voltages can be held below 20 Volts. #### **MACRO CELLS** Design time, cost and risk can be reduced significantly by designing with proven macro cells rather than at the transistor device level. A library of macro cells has been developed to support SP1204 user designs. Additional macros will be added to the library as they become available. Before starting your design, consult your local SIPEX sales office or the factory to obtain the latest update on available macro cells. #### SP1204 MACRO CELL LIBRARY | CELL<br>NAME | DESCRIPTION | # OF<br>TILES | |--------------|-------------------------------------------------------|---------------| | MXRB01 | 1.5V Voltage Reference | 0.5 | | MXRB02 | 2.5V Voltage Reference | 1 | | MXRB03 | 2.5V Voltage Reference<br>a ±0.5 mA Current Reference | 1 | | MXRB05 | 5.0V Voltage Reference | 1 | | MXRB10 | 10.0V Voltage Reference | 1 | | МХОР01 | General Purpose Wideband<br>Op Amp | 1 | | МХОР02 | Wideband, Medium Drive<br>Op Amp | 2 | | МХОР03 | Precision High Bandwidth<br>Op Amp | 2 | | MXCM01 | General Purpose Comparator | 1 | #### **SUPPORT PRODUCTS & SERVICES** - Commercially Available P-SPICE or Equivalent Simulators (Purchased Directly From the Vendor) - Design Manual (DESMAN 1100) - Mylar Layout Worksheets - GDS II Database Tape for Workstations Based Layouts - A Family of Proven Macro Cells (Circuit Schematics and Net Lists are Available in the Design Manual) - Transistor Level and Macro Cell Kit Parts to Support Evaluation and Breadboarding (If Required) - Application Assistance and Training by Sipex Personnel #### SIGNAL PROCESSING EXCELLENCE Sipex Corporation Six Fortune Drive Billerica, MA 01821 TEL: (508) 663-7811 FAX: (508) 667-5935 For Applications Assistance Please Call (408) 473-8800 US Regional Sales Offices: NORTHEAST: Six Fortune Drive Billerica, MA 01821 TEL: (508) 663-7811 FAX: (508) 667-5935 SOUTHEAST: 10480 Little Patuxent Pkwy Suite 500 Columbia MD, 21044 TEL: (301) 740-5676 FAX: (301) 740-5603 WEST: 491 Fairview Way Milpitas, CA 95035 TEL: (408) 945-9080 FAX: (408) 946-6191 CENTRAL: Suite 1100 102 South Tejon Street Colorado Springs, CO 80903 TEL: (719) 578-3346 FAX: (719) 578-8869 European Sales Offices: GERMANY: Rheinstrasse 32 6100 Darmstadt TEL: (496151) - 291595 FAX: (496151) - 292762 FRANCE: 14 Rue du Morvan 94663 Rungis Cedex TEL: (1) 46.87.83.36 FAX: (1) 45.60.07.84 U.K.: 333 London Road Camberley, GU15 3HQ TEL: (0276) - 28128 FAX: (0276) - 691131 FAR EAST/JAPAN: Nippon Sipex Tohyama Building 81 Yamabuki-chi Shinjuku-ku Tokyo 162 TEL: 03-266-8585 FAX: 03-266-8587 Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. Not recommended for use in life support equipment. # Raytheon # R29000 Series Standard Performance PROMs and Power-Switched SPROMs #### Features/Benefits - All devices are available in both commercial (0°C to +75°C) and military (-55°C to +125°C) temperature range - All standard performance PROMs are offered in power-switched SPROM versions - Very high tolerance to total dose radiation - Typically, 75% power savings achieved on deselected SPROMs - Device pinouts conform to JEDEC standards - All devices programmed on standard PROM programmers - Reliable nichrome fuses - Three-state outputs - Available in surface mount and through-hole packaging - 4096 x 8 standard performance PROMs and power-switched SPROMs are offered in 24-pin, 0.3" wide DIPs ## **Applications** - Microprogram control store - Microprocessor program store - Programmable logic - Custom look-up tables - Security encoding/decoding - Code converter - Character generator - Use in redundant systems ## Description Raytheon's R29000 Series of Bipolar Field Programmable Real-Only Memories include both standard and power-switched versions. Chip select inputs provide logic flexibility and ease of memory expansion decoding. The power-switched devices (SPROMs) were originated by Raytheon to reduce overall power dissipation in PROM arrays. This technique takes advantage of the non-volatile nature of PROMs by removing power when a particular device is not being used in the system. Unlike previous power-switching schemes, which employed external transistors and resistors, the SPROM includes all power-switching circuitry on the same chip as the memory. Moreover, the power switch state is activated by the same Chip Select (Power Select) input scheme that is used to address a standard performance PROM; thus, in most cases, SPROMs can be directly substituted for standard devices without system redesign. All Raytheon R29000 Series PROMs and SPROMs are manufactured with nichrome