MC68HC705J2/D Rev. 2 # HC05 MC68HC705J2 TECHNICAL DATA # MC68HC705J2 ### **HCMOS MICROCONTROLLER UNIT** ### **NOTE** Change bars indicate changes to manual. ### **TABLE OF CONTENTS** | Parag | graph Title Pa | ge | |------------------|----------------------------------------------------------------------|----| | | SECTION 1 | | | 1.1 | INTRODUCTION Features | _1 | | 1.2 | Structure | | | | SECTION 2 PIN DESCRIPTIONS | | | 2.1 | V <sub>DD</sub> and V <sub>SS</sub> | -2 | | 2.2 | OSC1 and OSC2 | | | 2.2.1 | Crystal | | | 2.2.2 | Ceramic Resonator2 | | | 2.2.3 | External Clock2 | -3 | | 2.3 | <u>RESET</u> 2 | | | 2.4 | IRQ/V <sub>PP</sub> (External Interrupt Request/Programming Voltage) | -4 | | | SECTION 3 | | | 0.4 | PARALLEL I/O | | | 3.1<br>3.2 | I/O Port Function | | | 3.3 | Port A | | | | SECTION 4 | | | | CENTRAL PROCESSOR UNIT | | | 4.1 | CPU Registers | -1 | | 4.1.1 | Accumulator | | | 4.1.2 | Index Register4 | -2 | | 4.1.3 | Stack Pointer | | | 4.1.4 | Program Counter | | | 4.1.5 | Condition Code Register | | | 4.1.5. | | | | 4.1.5. | | | | 4.1.5.<br>4.1.5. | | | | 4.1.5.<br>4.1.5. | $oldsymbol{\circ}$ | | | 4.1.3. | Arithmetic/Logic Unit (ALU) | | | 4.3 | Low-Power Modes | | | 4.3.1 | STOP Mode | | | 4.3.2 | WAIT Mode4 | | ### **TABLE OF CONTENTS** | Parag | graph Title F | Page | |------------|------------------------------------------|-------| | | SECTION 5 RESETS AND INTERRUPTS | | | 5.1 | Resets | . 5-1 | | 5.1.1 | Power-On Reset | . 5-1 | | 5.1.2 | External Reset | | | 5.1.3 | Computer Operating Properly (COP) Reset | | | 5.1.4 | Illegal Address Reset | | | 5.2 | Interrupts | . 5-3 | | 5.2.1 | Timer Interrupts | | | 5.2.1. | | | | 5.2.1. | | | | 5.2.2 | External Interrupt | . 5-4 | | 5.2.3 | Software Interrupt | 5-6 | | | SECTION 6 | | | 6.1 | MEMORY Memory Memory | 6 1 | | 6.1.1 | Memory Map | | | 6.1.2 | Input/Output Section | | | 6.1.3 | | | | 6.1.3. | EPROM | | | 6.1.3. | | | | 6.1.4 | Bootloader ROM | | | 6.2 | Data Retention Mode | | | | SECTION 7 | | | <b>7</b> 4 | TIMER | 7.0 | | 7.1 | Timer Counter Register (TCR) | | | 7.2 | Timer Control and Status Register (TCSR) | | | 7.3 | COP Timer | . 7-4 | | | SECTION 8 BOOTLOADER MODE | | | 8.1 | Bootloader ROM | 8-1 | | 8.1.1 | External EPROM Downloading | | | 8.2 | Host Downloading | | | 8.3 | Mask Option Register (MOR) | | | | SECTION 9 | | | 0.4 | MC68HC05J1 EMULATION MODE | 0.4 | | 9.1 | Bootloading | | | 9.2 | MC68HC05J1 Emulation | | | 9.3 | Memory Map | . 9-2 | ### **TABLE OF CONTENTS** | Parag | agraph Title | Page | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | | SECTION 10 INSTRUCTION SET | | | 10.1 | | 10-1 | | 10.1. | | | | 10.1.2 | .2 Immediate | 10-1 | | 10.1.3 | | | | 10.1.4 | .4 Extended | 10-2 | | 10.1. | .5 Indexed, No Offset | 10-2 | | 10.1.6 | .6 Indexed, 8-Bit Offset | 10-2 | | 10.1.7 | | | | 10.1.8 | | | | 10.2 | 20 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 | | | 10.2. | .1 Register/Memory Instructions | 10-4 | | 10.2.2 | The state of s | | | 10.2.3 | | | | 10.2.4 | I the state of | | | 10.2. | | | | 10.3 | Instruction Set Summary | 10-8 | | | SECTION 11 | | | | ELECTRICAL SPECIFICATIONS | | | 11.3 | Power Considerations | 11-2 | | 11.4 | DC Electrical Characteristics (V <sub>DD</sub> = 5.0 Vdc) | 11-3 | | 11.5 | DC Electrical Characteristics (V <sub>DD</sub> = 3.3 Vdc) | 11-4 | | 11.6 | 3 ( ) 0 7 | | | 11.7 | Control Timing (V <sub>DD</sub> = 3.3 Vdc) | 11-8 | | | SECTION 12 | | | | MECHANICAL SPECIFICATIONS | | | 12.1 | | 12-2 | | 12.2 | | | | 12.3 | | | ### **LIST OF FIGURES** | Figure | e Title | Page | |---------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------| | 1-1 | MC68HC705J2 Block Diagram | . 1-2 | | 2-1<br>2-2<br>2-3 | Pin Assignments | . 2-3 | | 3-1<br>3-2<br>3-3<br>3-4<br>3-5 | Parallel I/O Port Circuit | . 3-3<br>. 3-3<br>. 3-4 | | 4-1<br>4-2<br>4-3 | Programming Model | . 4-6 | | 5-1<br>5-2<br>5-3<br>5-4 | COP Control Register Interrupt Stacking Order Interrupt Flowchart External Interrupt Trigger Option | . 5-3<br>. 5-5 | | 6-1<br>6-2<br>6-3 | Memory Map | . 6-3 | | 7-1<br>7-2<br>7-3<br>7-4 | Timer Timer Counter Register (TCR). Timer Control and Status Register (TCSR). COP Register (COPR). | . 7-2<br>. 7-2 | | 8-1<br>8-2 | Bootloader Circuit | | | 9-1 | MC68HC05J1 Emulation Mode Memory Map | . 9-2 | | 11-1<br>11-2<br>11-3 | Equivalent Test Load | 11-5 | ### **LIST OF FIGURES** | Figure | e Title | Page | |--------|-------------------------------------------|------| | 11-4 | Typical Supply Current vs Clock Frequency | 11-6 | | 11-5 | Maximum Supply Current vs Clock Frequency | 11-6 | | 11-6 | External Interrupt Timing | 11-7 | | 11-7 | STOP Recovery Timing | 11-9 | | | Power-On Reset Timing | | | 11-9 | External Reset Timing | 1-10 | | 12-1 | MC68HC705J2P (Case 738-03) | 12-2 | | 12-2 | MC68HC705J2DW (Case 751D-04) | 12-3 | | 12-3 | MC68HC705J2S (Case 732-03) | 12-4 | ### **LIST OF TABLES** | Title | Page | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I/O Pin Functions. | . 3-2 | | Real-Time Interrupt Rate Selection | . 7-3 | | Bootloader Function Selection | . 8-2 | | Register/Memory Instructions Read-Modify-Write Instructions Jump and Branch Instructions Bit Manipulation Instructions Control Instructions Instruction Set Summary Opcode Map 1 | 10-5<br>10-6<br>10-7<br>10-7<br>10-8 | | $\label{eq:maximum_Ratings} \begin{tabular}{lll} Maximum Ratings & & & \\ Thermal Resistance & & & \\ DC Electrical Characteristics (V_{DD} = 5.0 \ Vdc) & & \\ DC Electrical Characteristics (V_{DD} = 3.3 \ Vdc) & & \\ Control Timing (V_{DD} = 5.0 \ Vdc) & & \\ Control Timing (V_{DD} = 3.3 \ Vdc) & & \\ \end{tabular}$ | 11-1<br>11-3<br>11-4<br>11-7 | | | I/O Pin Functions. Real-Time Interrupt Rate Selection. Bootloader Function Selection Register/Memory Instructions Read-Modify-Write Instructions. Jump and Branch Instructions. Bit Manipulation Instructions. Control Instructions. Instruction Set Summary. Opcode Map. 1 Maximum Ratings Thermal Resistance DC Electrical Characteristics (V <sub>DD</sub> = 5.0 Vdc) DC Electrical Characteristics (V <sub>DD</sub> = 3.3 Vdc) Control Timing (V <sub>DD</sub> = 5.0 Vdc) | # SECTION 1 INTRODUCTION The MC68HC705J2 is a member of the low-cost, high-performance M68HC05 Family of 8-bit microcontroller units (MCUs). The high-density, complementary metal-oxide semiconductor (HCMOS) M68HC05 Family is based on the customer-specified integrated circuit (CSIC) design strategy. All MCUs in the family use the popular M68HC05 central processor unit (CPU) and are available with a variety of subsystems, memory sizes and types, and package types. The MC68HC705J2 is an expansion of the MC68HC05J1 design. On-chip memory is enhanced with 2 Kbytes of erasable, programmable ROM (EPROM), 112 Kbytes of RAM, and a bootloader ROM. ### 1.1 Features The MCU features include the following: - Popular M68HC05 CPU - Memory-Mapped Input/Output (I/O) Registers - 2064 Bytes of User EPROM Including 16 User Vector Locations - 112 Bytes of Static RAM (SRAM) - 14 Bidirectional I/O Pins - Fully Static Operation With No Minimum Clock Speed - On-Chip Oscillator With Crystal/Ceramic Resonator Connections - 15-Bit Multifunction Timer - Real-Time Interrupt Circuit - Bootloader ROM - Power-Saving STOP, WAIT, and Data Retention Modes - MC68HC05J1 Emulation Mode - Selectable Edge-Sensitive or Edge- and Level-Sensitive External Interrupt Trigger - Selectable Computer Operating Properly (COP) Timer - 8 x 8 Unsigned Multiply Instruction - One Time Programmable 20-Pin Dual-in-Line Package (DIP) INTRODUCTION - One Time Programmable 20-Pin Small Outline Integrated Circuit (SOIC) - Windowed 20-Pin Cerdip ### 1.2 Structure Figure 1-1 shows the organization of the MC68HC705J2 EPROM MCU. Figure 1-1. MC68HC705J2 Block Diagram ### SECTION 2 PIN DESCRIPTIONS This section describes the function of each pin. Figure 2-1 shows the pin assignments. Figure 2-1. Pin Assignments ### 2.1 $V_{DD}$ and $V_{SS}$ $V_{\text{DD}}$ and $V_{\text{SS}}$ are the power supply and ground pins. The MCU operates from a single 5-V power supply. Very fast signal transitions occur on the MCU pins. The short rise and fall times place very high short-duration current demands on the power supply. To prevent noise problems, take special care to provide good power supply bypassing at the MCU. Use bypass capacitors with good high-frequency characteristics, and position them as close to the MCU as possible. Bypassing requirements vary, depending on how heavily loaded the MCU pins are. ### 2.2 OSC1 and OSC2 The OSC1 and OSC2 pins are the control connections for the on-chip oscillator. Connect any of the following to the OSC1 and OSC2 pins: - A crystal (Refer to Figure 2-2.) - A ceramic resonator (Refer to Figure 2-2) - An external clock signal (Refer to Figure 2-3) The MCU divides the frequency, $f_{osc}$ , of the oscillator or external clock source by two to produce the internal operating frequency, $f_{op}$ . ### 2.2.1 Crystal The circuit in Figure 2-2 shows a typical crystal oscillator circuit for a parallel resonant crystal. Follow the crystal supplier's recommendations, as the crystal parameters determine the external component values required to provide maximum stability and reliable start-up. The load capacitance values used in the oscillator circuit design should include all stray layout capacitances. Mount the crystal and components as close as possible to the pins for start-up stabilization and to minimize output distortion. ### 2.2.2 Ceramic Resonator In cost-sensitive applications, use a ceramic resonator in place of the crystal. Use the circuit in Figure 2-2 for a ceramic resonator, and follow the resonator manufacturer's recommendations, as the resonator parameters determine the external component values required for maximum stability and reliable starting. The load capacitance values used in the oscillator circuit design should include all stray layout capacitances. Figure 2-2. Crystal/Ceramic Resonator Connections ### 2.2.3 External Clock An external clock from another CMOS-compatible device can drive the OSC1 input, with the OSC2 pin not connected, as Figure 2-3 shows. Figure 2-3. External Clock Connections ### 2.3 RESET A zero on the RESET pin forces the MCU to a known start-up state. See **5.1** Resets for more information. ### 2.4 IRQ/V<sub>PP</sub> (External Interrupt Request/Programming Voltage) The $\overline{IRQ}/V_{PP}$ pin has the following functions: - Applying asynchronous external interrupt signals (See **5.2 Interrupts**.) - Applying the programming voltage for programming the EPROM (See 6.1.3.1 EPROM Programming and 8.1.1 External EPROM Downloading.) # SECTION 3 PARALLEL I/O This section describes the two bidirectional I/O ports. ### 3.1 I/O Port Function The 14 I/O pins form two I/O ports. Each I/O pin is programmable as an input or an output. The contents of a port data direction register (DDR) determine the data direction for the port. Writing a 1 to a DDR bit enables the output buffer for the associated port pin; a 0 disables the output buffer. A reset initializes all implemented DDR bits to 0, configuring all I/O pins as inputs. #### **NOTE** Connect any unused inputs and I/O pins to an appropriate logical level, either $V_{DD}$ or $V_{SS}$ . Although the I/O ports do not require termination for proper operation, termination reduces the possibility of electrostatic damage. A reset does not initialize the two port data registers. The port data registers for ports A and B are at addresses \$0000 and \$0001. To avoid undefined levels, write the data registers before writing the data direction registers. With an I/O port pin programmed as an output, reading the pin actually reads the value of the output data latch and not the voltage on the pin itself. When a pin is programmed as an input, reading the port bit reads the voltage level on the I/O pin. The output data latch can always be written, regardless of the state of its DDR bit. Refer to Figure 3-1 for typical port circuitry, and to Table 3-1 for a summary of I/O pin functions. - [1] Output buffer enables latched output to drive I/O pin when DDR bit is 1 (output mode). - [2] Input buffer enabled when DDR bit is 0 (input mode). - [3] Input buffer enabled when DDR bit is 1 (output mode). Figure 3-1. Parallel I/O Port Circuit Table 3-1. I/O Pin Functions | R/W | DDR Bit | I/O Pin Function | |-----|---------|-----------------------------------------------------------------------| | 0 | 0 | The I/O pin is an input. Data is written into the output data latch. | | 0 | 1 | Data is written into the output data latch, which drives the I/O pin. | | 1 | 0 | The state of the I/O pin is read. | | 1 | 1 | The I/O pin is an output. The output data latch is read. | NOTE: R/W is an internal MCU signal. ### 3.2 Port A Port A is an 8-bit general-purpose bidirectional I/O port. The contents of DDRA determine whether each pin is an input or an output. Figure 3-2 and Figure 3-3 show the port A data register and DDRA. Figure 3-2. Port A Data Register PA7-PA0 — Port A Data Bits These read/write bits are software-programmable. Data direction of each bit is under the control of the corresponding DDRA bit. Figure 3-3. Port A Data Direction Register DDRA7-DDRA0 — Port A Data Direction Bits These read/write bits control port A data direction. - 1 = Corresponding port A pin configured as output - 0 = Corresponding port A pin configured as input ### 3.3 Port B Port B is a 6-bit general-purpose bidirectional I/O port. The contents of DDRB determine whether each pin is an input or an output. Figure 3-4 and Figure 3-5 show the port B data register and DDRB. #### **PORTB** — Port B Data Register \$0001 Bit 7 6 3 2 Bit 0 PB5 PB4 PB3 PB2 PB1 0 0 PB0 NOT CHANGED BY RESET RESET: Figure 3-4. Port B Data Register PB5-PB0 - Port B Data Bits These read/write bits are software-programmable. Data direction of each bit is under the control of the corresponding DDRA bit. Figure 3-5. Port B Data Direction Register DDRB7-DDRB0 — Port B Data Direction Bits These read/write bits control port B data direction. - 1 = Corresponding port B pin configured as output - 0 = Corresponding port B pin configured as input # SECTION 4 CENTRAL PROCESSOR UNIT This section describes the registers, aithmetic/logic unit (ALU), and low-power modes of the M68HC05 central processor unit (CPU). ### 4.1 CPU Registers Figure 4-1 shows the five CPU registers. These are hard-wired registers within the CPU and are not part of the memory map. Figure 4-1. Programming Model ### 4.1.1 Accumulator The accumulator is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and results of arithmetic and nonarithmetic operations. ### 4.1.2 Index Register The 8-bit index register can perform two functions: - Indexed addressing - Temporary storage In indexed addressing, the CPU uses the byte in the index register to determine the conditional address of the operand. The index register can also serve as an auxiliary accumulator for temporary storage. ### 4.1.3 Stack Pointer The stack pointer is a 16-bit register that contains the address of the next free location on the stack. During a reset or after the reset stack pointer (RSP) instruction, the stack pointer contents are preset to \$00FF. The address in the stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack. The ten most significant bits of the stack pointer are permanently fixed at 000000011, so the stack pointer produces addresses from \$00C0 to \$00FF. If subroutines and interrupts use more than 64 stack locations, the stack pointer wraps around to address \$00C0 and begins writing over the previously stored data. A subroutine uses two stack locations; an interrupt uses five locations. ### 4.1.4 Program Counter The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched. The four most significant bits of the program counter are permanently fixed at 0000. In MC68HC05J1 emulation mode, the five most significant bits are fixed at 00000. Normally, the address in the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location. ### 4.1.5 Condition Code Register The condition code register is an 8-bit register whose three most significant bits are permanently fixed at 111. The condition code register contains the interrupt mask and four flags that indicate the results of the instruction just executed. The following paragraphs describe the functions of the condition code register. ### 4.1.5.1 Half-Carry Flag The CPU sets the half-carry flag when a carry occurs between bits 3 and 4 of the accumulator during an ADD or ADC operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. ### 4.1.5.2 Interrupt Mask Setting the interrupt mask disables interrupts. If an interrupt request occurs while the interrupt mask is zero, the CPU saves the CPU registers on the stack, sets the interrupt mask, and then fetches the interrupt vector. If an interrupt request occurs while the interrupt mask is set, the interrupt request is latched. Normally, the CPU processes the latched interrupt as soon as the interrupt mask is cleared again. A return from interrupt (RTI) instruction pulls the CPU registers from the stack, restoring the interrupt mask to its cleared state. After any reset, the interrupt mask is set and can be cleared only by a software instruction. ### 4.1.5.3 Negative Flag The CPU sets the negative flag when an arithmetic operation, logical operation, or data manipulation produces a negative result. Bit 7 of the negative result is automatically set, so the negative flag can be used to check an often-tested bit by assigning it to bit 7 of a register or memory location. Loading the accumulator with the contents of that register or location then sets or clears the negative flag according to the state of the tested bit. ### 4.1.5.4 Zero Flag The CPU sets the zero flag when an arithmetic operation, logical operation, or data manipulation produces a \$00. ### 4.1.5.5 Carry/Borrow Flag The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator. Some logical operations and data manipulation instructions also clear or set the carry/borrow flag. ### 4.2 Arithmetic/Logic Unit (ALU) The ALU performs the arithmetic and logical operations defined by the instruction set. The binary arithmetic circuits decode instructions and set up the ALU for the selected operation. Most binary arithmetic is based on the addition algorithm, carrying out subtraction as negative addition. Multiplication is not performed as a discrete operation but as a chain of addition and shift operations within the ALU. The multiply instruction (MUL) requires 11 internal processor cycles to complete this chain of operations. #### 4.3 Low-Power Modes The following paragraphs describe the STOP and WAIT modes. (Refer also to **6.2 Data Retention Mode**.) ### 4.3.1 STOP Mode The STOP instruction puts the MCU in its lowest power-consumption mode. In STOP mode, the following events occur: - The CPU clears TOF and RTIF, the timer interrupt flags in the timer control and status register, removing any pending timer interrupts. - The CPU clears TOIE and RTIE, the timer interrupt enable bits in the timer control and status register, disabling further timer interrupts. - The CPU clears the divide-by-four timer prescaler. - The CPU clears the interrupt mask in the condition code register, enabling external interrupts. - The internal oscillator stops, halting all internal processing, including operation of the timer and the COP timer. The STOP instruction does not affect any other registers or any I/O lines. The following conditions bring the MCU out of STOP mode: - An external interrupt. An external interrupt automatically loads the program counter with the contents of locations \$0FFA and \$0FFB, the locations of the vector address of the external interrupt service routine. - A reset signal on the RESET pin. A reset automatically loads the program counter with the contents of locations \$0FFE and \$0FFF, the locations of the vector address of the reset service routine. Refer to Figure 11-7 in **SECTION 11 ELECTRICAL SPECIFICATIONS** for STOP recovery timing. Figure 4-2 shows the sequence of events caused by the STOP instruction. Figure 4-2. STOP Instruction Flowchart ### 4.3.2 WAIT Mode The WAIT instruction puts the MCU in an intermediate power-consumption mode. In WAIT mode, the following events occur: - All CPU clocks stop. - The CPU clears the interrupt mask in the condition code register, enabling external interrupts and timer interrupts. The WAIT instruction does not affect any other registers or any I/O lines. The timer and COP timer remain active in WAIT mode. The following conditions bring the MCU out of WAIT mode: - A timer interrupt. If a real-time interrupt or a timer overflow interrupt occurs during WAIT mode, the MCU loads the program counter with the contents of locations \$0FF8 and \$0FF9, the locations of the vector address of the timer interrupt service routine. - An external interrupt. An external interrupt automatically loads the program counter with the contents of locations \$0FFA and \$0FFB, the locations of the vector address of the external interrupt service routine. - A COP timer reset. A timeout of the COP timer during WAIT mode resets the MCU. The programmer can enable real-time interrupts so the MCU can periodically exit WAIT mode to reset the COP timer. - A reset signal on the RESET pin during WAIT mode resets the MCU. A COP timer reset or a reset signal on the RESET pin automatically loads the program counter with the contents of locations \$0FFE and \$0FFF, the locations of the vector address of the reset service routine. Figure 4-3 shows the sequence of events caused by the WAIT instruction. Figure 4-3. WAIT Instruction Flowchart # SECTION 5 RESETS AND INTERRUPTS This section describes how resets reinitialize the MCU and how interrupts temporarily change the normal processing sequence. ### 5.1 Resets A reset immediately stops the operation of the instruction being executed. A reset initializes certain control bits to known conditions and loads the program counter with a user-defined reset vector address. The following conditions produce a reset: - Initial power-up (power-on reset) - A logical zero applied to the RESET pin (external reset) - Timeout of the COP timer (COP reset) - An opcode fetch from an address not in the memory map (illegal address reset) A reset does the following things to reinitialize the MCU: - Clears all implemented data direction register bits so that the corresponding I/O pins are inputs - Loads the stack pointer with \$FF - Sets the interrupt mask, inhibiting interrupts - Clears the TOFE and RTIE bits in the timer control and status register - Clears the STOP latch, enabling the CPU clocks - Clears the WAIT latch, waking the CPU from the WAIT mode - Loads the program counter with the user-defined reset vector ### 5.1.1 Power-On Reset A positive transition on the $V_{DD}$ pin generates a power-on reset. The power-on reset is strictly for power-up conditions and cannot be used to detect drops in power supply voltage. A 4064 $t_{cyc}$ (internal clock cycle) delay after the oscillator becomes active allows the clock generator to stabilize. If the $\overline{RESET}$ pin is at a logical zero at the end of 4064 $t_{cyc}$ , the MCU remains in the reset condition until the signal on the $\overline{RESET}$ pin goes to a logical one. #### 5.1.2 External Reset A zero applied to the $\overline{\mathsf{RESET}}$ pin for one and one-half $\mathsf{t}_{\mathsf{cyc}}$ generates an external reset. A Schmitt trigger senses the logic level at the $\overline{\mathsf{RESET}}$ pin. ### 5.1.3 Computer Operating Properly (COP) Reset A timeout of the COP timer generates a COP reset. The COP timer is part of a software error detection system and must be cleared periodically to start a new timeout period. (See **7.3 COP Timer**.) To clear the COP timer and prevent a COP reset, write a zero to bit 0 (COPR) of the COP control register at location \$0FF0 before the COP timer times out. The COP control register is a write-only register that returns the contents of an EPROM location when read. See Figure 5-1. ### **COPR** — COP Control Register **\$0FF0** Figure 5-1. COP Control Register COPR — COP Reset COPR is a write-only bit. Periodically writing a zero to COPR prevents the COP timer from resetting the MCU. ### 5.1.4 Illegal Address Reset An opcode fetch from an address that is not in the EPROM (locations \$0700–\$0EFF), or the RAM (\$0090–\$00FF) generates an illegal address reset. ### 5.2 Interrupts An interrupt temporarily stops normal processing to process a particular event. Unlike a reset, an interrupt does not stop the operation of the instruction being executed. An interrupt takes effect when the current instruction completes its execution. An interrupt saves the CPU registers on the stack and loads the program counter with a user-defined interrupt vector address. The following conditions produce an interrupt: - Timer overflow or real-time interrupt request (timer interrupts) - A logical zero applied to the IRQ pin (external interrupt) - SWI instruction (software interrupt) The CPU does the following things to begin servicing an interrupt: Stores the contents of the CPU registers on the stack as shown in Figure 5-2 Figure 5-2. Interrupt Stacking Order - Sets the interrupt mask to prevent further interrupts - Loads the program counter with the contents of the appropriate interrupt vector locations: - \$0FF8 and \$0FF9 (timer interrupt vector) - \$0FFA and \$0FFB (external interrupt vector) - \$0FFC and \$0FFD (software interrupt vector) The return from interrupt (RTI) instruction causes the CPU to recover the CPU registers from the stack as shown in Figure 5-2. ### 5.2.1 Timer Interrupts The timer generates two kinds of interrupts: - Timer overflow interrupt - Real-time interrupt Setting the interrupt mask in the condition code register disables timer interrupts. ### **5.2.1.1 Timer Overflow Interrupts** A timer overflow interrupt occurs if the timer overflow flag, TOF, becomes set while the timer overflow interrupt enable bit, TOIE, is also set. TOF and TOIE are in the timer control and status register. See **7.2 Timer Control and Status Register** (TCSR). ### 5.2.1.2 Real-Time Interrupts A real-time interrupt occurs if the real-time interrupt flag, RTIF, becomes set while the real-time interrupt enable bit, RTIE, is also set. RTIF and RTIE are in the timer control and status register. See **7.2 Timer Control and Status Register (TCSR)**. ### 5.2.2 External Interrupt When a falling edge occurs on the $\overline{IRQ}$ pin, an external interrupt request is latched. When the CPU completes its current instruction, it tests the external interrupt latch. If the interrupt latch is set and the interrupt mask in the condition code register is reset, the CPU then begins the interrupt sequence. The CPU clears the interrupt latch while it fetches the interrupt vector, so that another external interrupt request can be latched during the interrupt service routine. As soon as the interrupt mask is cleared (usually during the return from interrupt), the CPU can recognize the new interrupt request. Figure 5-3 shows the sequence of events caused by an interrupt. Figure 5-3. Interrupt Flowchart Either an edge-sensitive or an edge- and level-sensitive external interrupt trigger is programmable in the mask option register. Figure 5-4 shows the internal logic of this programmable option. Figure 5-4. External Interrupt Trigger Option The edge- and level-sensitive trigger option allows multiple external interrupt sources to be wire-ORed to the $\overline{IRQ}$ pin. With the level-sensitive trigger option, an external interrupt request is latched as long as any source is holding the $\overline{IRQ}$ pin low. Setting the interrupt mask in the condition code register disables external interrupts. ### 5.2.3 Software Interrupt The software interrupt (SWI) instruction causes a nonmaskable interrupt. # SECTION 6 MEMORY This section describes the organization of the on-chip memory. #### 6.1 Memory Map The CPU can address 4 Kbytes of memory space. The program counter normally advances one address at a time through the memory, reading the program instructions and data. The EPROM portion of memory holds the program instructions, fixed data, user-defined vectors, and service routines. The RAM portion of memory holds variable data. I/O registers are memory-mapped so that the CPU can access their locations in the same way that it accesses all other memory locations. Figure 6-1 is a memory map of the MCU. Figure 6-2 is a more detailed memory map of the 32-byte I/O register section. #### 6.1.1 Input/Output Section The first 32 addresses of the memory space, \$0000–\$001F, are defined as the I/O section. These are the addresses of the I/O control registers, I/O status registers, and I/O data registers. #### 6.1.2 RAM The MCU has 112 bytes of fully static read/write memory for storage of variable and temporary data during program execution. RAM addresses \$00C0–\$00FF serve as the stack. The CPU uses the stack to save CPU register contents before processing an interrupt or subroutine call. The stack pointer decrements during pushes and increments during pulls. #### NOTE Be careful if using the stack addresses (\$00C0-\$00FF) for data storage or as a temporary work area. The CPU may overwrite data in the stack during a subroutine or interrupt. Figure 6-1. Memory Map MEMORY 6-2 Rev. 2 Figure 6-2. I/O Registers **MEMORY** #### **6.1.3 EPROM** Two Kbytes of user EPROM for storage of program instructions and fixed data are located at addresses \$0700–\$0EFF. The eight addresses from \$0FF8–\$0FFF are EPROM locations reserved for interrupt vectors and reset vectors. Eight additional EPROM bytes are located at \$0FF0–\$0FF8. There are two ways to write data to the EPROM: - The EPROM programming register contains the control bits for programming the EPROM on a byte-by-byte basis. - The bootloader ROM contains routines to download the contents of an external memory device to the on-chip EPROM. #### 6.1.3.1 EPROM Programming The EPROM programming register, shown in Figure 6-3, contains the control bits for programming the EPROM. #### **PROG** — EPROM Programming Register \$001C Figure 6-3. EPROM Programming Register (PROG) #### LATCH — EPROM Bus Latch This read/write bit causes address and data buses to be latched for EPROM programming. Clearing the LATCH bit automatically clears the EPGM bit. - 1 = Address and data buses configured for EPROM programming - 0 = Address and data buses configured for normal operation #### **EPGM** — **EPROM** Programming This read/write bit applies programming power to the EPROM. To write the EPGM bit, the LATCH bit must already be set. - 1 = EPROM programming power switched on - 0 = EPROM programming power switched off Bits 7–3 and 1 — Not used; always read as zeros. Take the following steps to program a byte of EPROM: - 1. Apply 16.5 V to the $\overline{IRQ}/V_{PP}$ pin. - 2. Set the LATCH bit. - 3. Write to any EPROM address. - 4. Set the EPGM bit for a time t<sub>EPGM</sub> to apply the programming voltage. - 5. Clear the LATCH bit. #### 6.1.3.2 EPROM Erasing The erased state of an EPROM bit is zero. Erase the EPROM by exposing it to 15 Ws/cm<sup>2</sup> of ultraviolet light with a wavelength of 2537 angstroms. Position the ultraviolet light source 1 inch from the EPROM. Do not use a shortwave filter. #### **NOTE** Windowed packages must have the window covered during programming and operation. #### 6.1.4 Bootloader ROM Addresses \$0F01–\$0FEF contain the bootloader ROM, which can copy and verify the contents of an external EPROM to the on-chip EPROM. See **SECTION 8 BOOTLOADER MODE**. #### 6.2 Data Retention Mode In data retention mode, the MCU retains RAM contents and CPU register contents at $V_{DD}$ voltages as low as 2.0 Vdc. The data-retention feature allows the MCU to remain in a low power-consumption state during which it retains data, but the CPU cannot execute instructions. To put the MCU in data retention mode: - 1. Drive the RESET pin to zero. - 2. Lower the $V_{DD}$ voltage. The $\overline{RESET}$ line must remain low continuously during data retention mode. To take the MCU out of data retention mode: - 1. Return V<sub>DD</sub> to normal operating voltage. - 2. Return the RESET pin to logical one. # SECTION 7 TIMER This section describes the operation of the timer and the COP timer. Figure 7-1 shows the organization of the timer system. Figure 7-1. Timer #### 7.1 Timer Counter Register (TCR) A 15-stage ripple counter is the core of the timer. The value of the first eight stages is readable at any time from the read-only timer counter register shown in Figure 7-2. Figure 7-2. Timer Counter Register (TCR) Power-on clears the entire counter chain and begins clocking the counter. After 4064 cycles of the internal clock, the power-on reset circuit is released, clearing the counter again and allowing the MCU to come out of reset. A timer overflow function at the eighth counter stage makes timer interrupts possible every 1024 internal clock cycles. #### 7.2 Timer Control and Status Register (TCSR) Timer interrupt flags, timer interrupt enable bits, and real-time interrupt rate select bits are in the read/write timer control and status register. Figure 7-3. Timer Control and Status Register (TCSR) Rev. 2 #### TOF — Timer Overflow Flag This clearable, read-only bit becomes set when the first eight stages of the counter roll over from \$FF to \$00. TOF generates a timer overflow interrupt request if TOFE is also set. Clear TOF by writing a zero to it. Writing a one to TOF has no effect. #### RTIF — Real-Time Interrupt Flag This clearable, read-only bit becomes set when the selected RTI output becomes active. RTIF generates a real-time interrupt request if RTIE is also set. Clear RTIF by writing a zero to it. Writing a one to RTIF has no effect. #### TOIE — Timer Overflow Interrupt Enable This read/write bit enables timer overflow interrupts. - 1 = Timer overflow interrupts enabled - 0 = Timer overflow interrupts disabled #### RTIE — Real-Time Interrupt Enable This read/write bit enables real-time interrupts - 1 = Real-time interrupts enabled - 0 = Real-time interrupts disabled Bits 3 and 2 — Not used. Always read as zeros. #### RT1, RT0 — Real-Time 1 and 0 These read/write bits select one of four real-time interrupt rates. See Table 7-1. The real-time interrupt rate should be selected by reset initialization software. A reset sets both RT1 and RT0, selecting the lowest real-time interrupt rate. Changing the real-time interrupt rate near the end of the RTI period or during a cycle in which the counter is switching can produce unpredictable results. Because the selected RTI output drives the COP timer, changing the real-time interrupt rate also changes the counting rate of the COP timer. Table 7-1. Real-Time Interrupt Rate Selection | RT1:RT0 | RTI Rate | $(l_{op} = 2 \text{ Min2})$ (-0/+1 RTI Period) | | Minimum COP Timeout<br>Period ( f <sub>op</sub> = 2 MHz) | |---------|-----------------------------------|------------------------------------------------|----------------|----------------------------------------------------------| | 0 0 | f <sub>op</sub> ÷ 2 <sup>14</sup> | 8.2 ms | 7 × RTI Period | 57.3 ms | | 0 1 | f <sub>op</sub> ÷ 2 <sup>15</sup> | 16.4 ms | 7 × RTI Period | 114.7 ms | | 1 0 | f <sub>op</sub> ÷ 2 <sup>16</sup> | 32.8 ms | 7 × RTI Period | 229.4 ms | | 1 1 | f <sub>op</sub> ÷ 2 <sup>17</sup> | 65.5 ms | 7 × RTI Period | 458.8 ms | #### 7.3 COP Timer Three counter stages at the end of the timer make up the computer operating properly (COP) timer. (See Figure 7-1.) The COP timer is a software error detection system that automatically times out and resets the MCU if not cleared periodically by a program sequence. Writing a zero to bit 0 of the COP register clears the COP timer and prevents a COP timer reset. (See Figure 7-4.) #### **COPR** — COP Register **\$0FF0** MC68HC05J1 Emulation Mode: \$07F0 Figure 7-4. COP Register (COPR) #### COPC — COP Clear This write-only bit resets the COP timer. Reading address \$0FF0 returns the EPROM data at that address. # SECTION 8 BOOTLOADER MODE This section describes how to use the bootloader ROM to download to the on-chip EPROM. #### 8.1 Bootloader ROM The bootloader ROM, located at addresses \$0F01–\$0FEF, contains routines for copying to the on-chip EPROM from an external EPROM or from a personal computer. In MC68HC705J2 native mode, the bootloader copies to the 2 Kbyte space located at EPROM addresses \$0700–\$0EFF, the MOR byte at location \$0F00, and the user vector addresses \$0FF0–\$0FFF. In MC68HC05J1 emulation mode, the bootloader copies to the 1 Kbyte space located at EPROM addresses \$0300–\$06FF, the MOR byte at location \$0700, and the user vector addresses \$07F0–\$07FF. The addresses of the copied code must correspond to the internal addresses to which the code is copied. The bootloader ignores all other addresses. The COP timer is automatically disabled in bootloader mode. #### 8.1.1 External EPROM Downloading Figure 8-1 shows the circuit used to download to the on-chip EPROM from a 2764 EPROM. The bootloader circuit includes an external 12-bit counter to address the EPROM containing the code to be copied. Operation is fastest when unused external EPROM addresses contain \$00. Figure 8-1. Bootloader Circuit The bootloader function begins when a rising edge occurs on the $\overline{RESET}$ pin while the $\overline{IRQ}/V_{PP}$ pin is at $V_{PP}$ , the PB1 pin is at logical one, and the PB0 pin is grounded. The PB2 pin selects the bootloader function, as the following table shows. Table 8-1. Bootloader Function Selection | PB2 | Bootloader Function | |-----|---------------------| | 1 | Program and Verify | | 0 | Verify | Complete the following steps to bootload the MCU: - 1. Turn off all power to the circuit. - Install the MCU and the EPROM. - 3. Select the MCU mode: - a. Install a jumper between points 2 and 3 to program the MCU as an MC68HC705J2. - b. Install a jumper between points 1 and 2 to program the MCU as an MC68HC05J1. - Select the bootloader function: - a. Open switch S2 to select the program and verify function. - b. Close switch S2 to select the verify only function. - 5. Close switch S1 to reset the MCU. - 6. Apply V<sub>DD</sub> to the circuit. - 7. Apply the EPROM programming voltage, V<sub>PP</sub>, to the circuit. - 8. Open switch S1 to take the MCU out of reset. During programming the PROGRAM LED turns on. It turns off when the verification routine begins. If verification is successful, the VERIFY LED turns on. If the bootloader finds an error during verification, it puts the error address on the external address bus and stops running. - 9. Close switch S1 to reset the MCU. - 10. Remove the V<sub>PP</sub> voltage. - 11. Remove the V<sub>DD</sub> voltage. #### 8.2 Host Downloading The MC68HC05P8EVS board supports downloading user programs directly from a personal computer. Refer to MC68HC05P8EVS Customer Specified Integrated Circuit (CSIC) Evaluation System, Motorola document number BR735/D. #### 8.3 Mask Option Register (MOR) The mask option register is an EPROM byte that contains three bits to control the following options: - MC68HC05J1 emulation mode - External interrupt trigger sensitivity - COP timer (enable/disable) The mask option register is programmable only when using the bootloader function to download to the EPROM. #### **MOR** — Mask Option Register \$0F00 MC68HC05J1 Emulation Mode: \$0700 | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-------|---|---|---|---|----|-----|-------| | _ | _ | _ | _ | _ | J1 | IRQ | COP | Figure 8-2. Mask Option Register (MOR) #### J1 — MC68HC05J1 Emulation Mode Select This bit can be read at any time, but can be programmed only by the bootloader. - 1 = Emulation mode selected; MCU functions as MC68HC05J1 - 0 = (Erased state) MC68HC705J2 native mode selected #### IRQ — Interrupt Request This bit can be read at any time, but can be programmed only by the bootloader. - 1 = IRQ trigger is both edge-sensitive and level-sensitive - 0 = (Erased state) IRQ trigger is edge-sensitive only #### COP — COP Timer Enable This bit can be read at any time, but can be programmed only by the bootloader. - 1 = COP timer enabled - 0 = (Erased state) COP timer disabled #### **NOTE** To avoid unintentionally enabling any of the options in the MOR, the user should ensure that location \$0F00 of the 8K external EPROM (2764) is programmed with either the appropriate value for the options to be enabled or \$00. This is necessary because the erased state of an 8K external EPROM is \$FF, whereas the erased state of the MOR is \$00. # SECTION 9 MC68HC05J1 EMULATION MODE This section describes how to use the MC68HC05J1 emulation mode to achieve compatibility with MC68HC05J1 devices. #### 9.1 Bootloading Use the bootloader function to put the MCU in MC68HC05J1 emulation mode. To activate the emulation mode: - Connect pin PB5 to V<sub>DD</sub> in the bootloader circuit. - 2. Program the J1 bit (in the mask option register) high. #### 9.2 MC68HC05J1 Emulation In MC68HC05J1 emulation mode, the MCU operates as an MC68HC05J1 with the following exceptions: - The emulation mode does not support the RC oscillator mask option of the MC68HC05J1. - The emulation mode does not support the STOP disable mask option of the MC68HC05J1. - The emulation mode has no self-check function. #### 9.3 Memory Map Figure 9-1 shows the 2 Kbyte MC68HC05J1 emulation mode memory map. Figure 9-1. MC68HC05J1 Emulation Mode Memory Map # SECTION 10 INSTRUCTION SET This section describes the M68HC705J1A addressing modes and instruction types. #### 10.1 Addressing Modes The CPU uses eight addressing modes for flexibility in accessing data. The addressing modes define the manner in which the CPU finds the data required to execute an instruction. The eight addressing modes are the following: - Inherent - Immediate - Direct - Extended - Indexed, no offset - Indexed, 8-bit offset - Indexed, 16-bit offset - Relative #### 10.1.1 Inherent Inherent instructions are those that have no operand, such as return from interrupt (RTI) and stop (STOP). Some of the inherent instructions act on data in the CPU registers, such as set carry flag (SEC) and increment accumulator (INCA). Inherent instructions require no memory address and are one byte long. #### 10.1.2 Immediate Immediate instructions are those that contain a value to be used in an operation with the value in the accumulator or index register. Immediate instructions require no memory address and are two bytes long. The opcode is the first byte, and the immediate data value is the second byte. #### 10.1.3 Direct Direct instructions can access any of the first 256 memory addresses with two bytes. The first byte is the opcode, and the second is the low byte of the operand address. In direct addressing, the CPU automatically uses \$00 as the high byte of the operand address. BRSET and BRCLR are three-byte instructions that use direct addressing to access the operand and relative addressing to specify a branch destination. #### 10.1.4 Extended Extended instructions use only three bytes to access any address in memory. The first byte is the opcode; the second and third bytes are the high and low bytes of the operand address. When using the Motorola assembler, the programmer does not need to specify whether an instruction is direct or extended. The assembler automatically selects the shortest form of the instruction. #### 10.1.5 Indexed, No Offset Indexed instructions with no offset are one-byte instructions that can access data with variable addresses within the first 256 memory locations. The index register contains the low byte of the conditional address of the operand. The CPU automatically uses \$00 as the high byte, so these instructions can address locations \$0000–\$00FF. Indexed, no offset instructions are often used to move a pointer through a table or to hold the address of a frequently used RAM or I/O location. #### 10.1.6 Indexed, 8-Bit Offset Indexed, 8-bit offset instructions are two-byte instructions that can access data with variable addresses within the first 511 memory locations. The CPU adds the unsigned byte in the index register to the unsigned byte following the opcode. The sum is the conditional address of the operand. These instructions can access locations \$0000–\$01FE. Indexed 8-bit offset instructions are useful for selecting the kth element in an n-element table. The table can begin anywhere within the first 256 memory locations and could extend as far as location 510 (\$01FE). The k value is typically in the index register, and the address of the beginning of the table is in the byte following the opcode. #### 10.1.7 Indexed, 16-Bit Offset Indexed, 16-bit offset instructions are three-byte instructions that can access data with variable addresses at any location in memory. The CPU adds the unsigned byte in the index register to the two unsigned bytes following the opcode. The sum is the conditional address of the operand. The first byte after the opcode is the high byte of the 16-bit offset; the second byte is the low byte of the offset. These instructions can address any location in memory. Indexed, 16-bit offset instructions are useful for selecting the kth element in an n-element table anywhere in memory. As with direct and extended addressing the Motorola assembler determines the shortest form of indexed addressing. #### 10.1.8 Relative Relative addressing is only for branch instructions. If the branch condition is true, the CPU finds the conditional branch destination by adding the signed byte following the opcode to the contents of the program counter. If the branch condition is not true, the CPU goes to the next instruction. The offset is a signed, two's complement byte that gives a branching range of –128 to +127 bytes from the address of the next location after the branch instruction. When using the Motorola assembler, the programmer does not need to calculate the offset, because the assembler determines the proper offset and verifies that it is within the span of the branch. #### **10.2 Instruction Types** The MCU instructions fall into the following five categories: - Register/Memory Instructions - Read-Modify-Write Instructions - Jump/Branch Instructions - Bit Manipulation Instructions - Control Instructions #### 10.2.1 Register/Memory Instructions Most of these instructions use two operands. One operand is in either the accumulator or the index register. The CPU finds the other operand in memory. Table 10-1 lists the register/memory instructions. Table 10-1. Register/Memory Instructions | Instruction | Mnemonic | |-----------------------------------------------------|----------| | Add Memory Byte and Carry Bit to Accumulator | ADC | | Add Memory Byte to Accumulator | ADD | | AND Memory Byte with Accumulator | AND | | Bit Test Accumulator | BIT | | Compare Accumulator | CMP | | Compare Index Register with Memory Byte | CPX | | EXCLUSIVE OR Accumulator with Memory Byte | EOR | | Load Accumulator with Memory Byte | LDA | | Load Index Register with Memory Byte | LDX | | Multiply | MUL | | OR Accumulator with Memory Byte | ORA | | Subtract Memory Byte and Carry Bit from Accumulator | SBC | | Store Accumulator in Memory | STA | | Store Index Register in Memory | STX | | Subtract Memory Byte from Accumulator | SUB | #### 10.2.2 Read-Modify-Write Instructions These instructions read a memory location or a register, modify its contents, and write the modified value back to the memory location or to the register. The test for negative or zero instruction (TST) is an exception to the read-modify-write sequence because it does not write a replacement value. Table 10-2 lists the read-modify-write instructions. Table 10-2. Read-Modify-Write Instructions | Instruction | Mnemonic | |--------------------------------|----------| | Arithmetic Shift Left | ASL | | Arithmetic Shift Right | ASR | | Clear Bit in Memory | BCLR | | Set Bit in Memory | BSET | | Clear | CLR | | Complement (One's Complement) | СОМ | | Decrement | DEC | | Increment | INC | | Logical Shift Left | LSL | | Logical Shift Right | LSR | | Negate (Two's Complement) | NEG | | Rotate Left through Carry Bit | ROL | | Rotate Right through Carry Bit | ROR | | Test for Negative or Zero | TST | #### 10.2.3 Jump/Branch Instructions Jump instructions allow the CPU to interrupt the normal sequence of the program counter. The unconditional jump instruction (JMP) and the jump to subroutine instruction (JSR) have no register operand. Branch instructions allow the CPU to interrupt the normal sequence of the program counter when a test condition is met. If the test condition is not met, the branch is not performed. All branch instructions use relative addressing. Bit test and branch instructions cause a branch based on the state of any readable bit in the first 256 memory locations. These three-byte instructions use a combination of direct addressing and relative addressing. The direct address of the byte to be tested is in the byte following the opcode. The third byte is the signed offset byte. The CPU finds the conditional branch destination by adding the third byte to the program counter if the specified bit tests true. The bit to be tested and its condition (set or clear) is part of the opcode. The span of branching is from -128 to +127 from the address of the next location after the branch instruction. The CPU also transfers the tested bit to the carry/borrow bit of the condition code register. See Table 10-3 lists the jump and branch instructions. **Table 10-3. Jump and Branch Instructions** | Instruction | Mnemonic | |--------------------------------|----------| | Branch if Carry Bit Clear | BCC | | Branch if Carry Bit Set | BCS | | Branch if Equal | BEQ | | Branch if Half-Carry Bit Clear | ВНСС | | Branch if Half-Carry Bit Set | BHCS | | Branch if Higher | BHI | | Branch if Higher or Same | BHS | | Branch if IRQ Pin High | BIH | | Branch if IRQ Pin Low | BIL | | Branch if Lower | BLO | | Branch if Lower or Same | BLS | | Branch if Interrupt Mask Clear | ВМС | | Branch if Minus | ВМІ | | Branch if Interrupt Mask Set | BMS | | Branch if Not Equal | BNE | | Branch if Plus | BPL | | Branch Always | BRA | | Branch if Bit Clear | BRCLR | | Branch Never | BRN | | Branch if Bit Set | BRSET | | Branch to Subroutine | BSR | | Unconditional Jump | JMP | | Jump to Subroutine | JSR | #### 10.2.4 Bit Manipulation Instructions The CPU can set or clear any writable bit in the first 256 bytes of memory. Port registers, port data direction registers, timer registers, and on-chip RAM locations are in the first 256 bytes of memory. The CPU can also test and branch based on the state of any bit in any of the first 256 memory locations. Bit manipulation instructions use direct addressing. Table 10-4 lists these instructions. **Table 10-4. Bit Manipulation Instructions** | Instruction | Mnemonic | |---------------------|----------| | Clear Bit | BCLR | | Branch if Bit Clear | BRCLR | | Branch if Bit Set | BRSET | | Set Bit | BSET | #### 10.2.5 Control Instructions These register reference instructions control CPU operation during program execution. Control instructions, listed in Table 10-5, use inherent addressing. Table 10-5. Control Instructions | Instruction | Mnemonic | |----------------------------------------|----------| | Clear Carry Bit | CLC | | Clear Interrupt Mask | CLI | | No Operation | NOP | | Reset Stack Pointer | RSP | | Return from Interrupt | RTI | | Return from Subroutine | RTS | | Set Carry Bit | SEC | | Set Interrupt Mask | SEI | | Stop Oscillator and Enable IRQ Pin | STOP | | Software Interrupt | SWI | | Transfer Accumulator to Index Register | TAX | | Transfer Index Register to Accumulator | TXA | | Stop CPU Clock and Enable Interrupts | WAIT | #### 10.3 Instruction Set Summary Table 10-6 is an alphabetical list of all M68HC05 instructions and shows the effect of each instruction on the condition code register. **Table 10-6. Instruction Set Summary** | Source | Operation | Description | | | ect | t or<br>R | 1 | Address<br>Mode | Opcode | Operand | Cycles | |---------------------------------------------------------------------|------------------------------------------|-----------------------------------------|----------|-------|----------|-----------|----------|-------------------------------------------------------------------------|----------------------------------|----------------------------------------------|----------------------------| | Form | | | | H I N | | zc | | Ado | ď | Ope | Ç | | ADC #opr<br>ADC opr<br>ADC opr,<br>ADC opr,X<br>ADC opr,X<br>ADC ,X | Add with Carry | $A \leftarrow (A) + (M) + (C)$ | <b>‡</b> | | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A9<br>B9<br>C9<br>D9<br>E9<br>F9 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ADD #opr<br>ADD opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD ,X | Add without Carry | $A \leftarrow (A) + (M)$ | <b>‡</b> | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AB<br>BB<br>CB<br>DB<br>EB<br>FB | dd<br>hh ll | 2<br>3<br>4<br>5<br>4<br>3 | | AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X | Logical AND | $A \leftarrow (A) \wedge (M)$ | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A4<br>B4<br>C4<br>D4<br>E4<br>F4 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X | Arithmetic Shift Left<br>(Same as LSL) | D 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | _ | _ | <b>‡</b> | <b>1</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 38<br>48<br>58<br>68<br>78 | dd<br>ff | 5 3 3 6 5 | | ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR ,X | Arithmetic Shift Right | b7 b0 | | | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 37<br>47<br>57<br>67<br>77 | dd<br>ff | 5<br>3<br>6<br>5 | | BCC rel | Branch if Carry Bit<br>Clear | PC ← (PC) + 2 + rel ? C = 0 | _ | _ | _ | | _ | REL | 24 | rr | 3 | | BCLR n opr | Clear Bit n | Mn ← 0 | | | | | | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 13<br>15<br>17<br>19<br>1B<br>1D | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 5 5 5 5 5 5 5 | | BCS rel | Branch if Carry Bit<br>Set (Same as BLO) | PC ← (PC) + 2 + <i>rel</i> ? C = 1 | _ | _ | _ | _ | _ | REL | 25 | rr | 3 | | BEQ rel | Branch if Equal | $PC \leftarrow (PC) + 2 + rel ? Z = 1$ | - | _ | <u> </u> | - | - | REL | 27 | rr | 3 | **Table 10-6. Instruction Set Summary (Continued)** | Source | Operation | Description | | Eff<br>( | ect | | 1 | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------|---------------------------------------------|---------------------------------------------------------------------------------|---|----------|----------|----------|----------|----------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------------|--------------------------------------| | Form | Operation | Boompaon | | I | N | ZC | | Add | odo | Ope | خُ | | BHCC rel | Branch if Half-Carry<br>Bit Clear | PC ← (PC) + 2 + <i>rel</i> ? H = 0 | _ | _ | _ | | _ | REL | 28 | rr | 3 | | BHCS rel | Branch if Half-Carry<br>Bit Set | PC ← (PC) + 2 + <i>rel</i> ? H = 1 | | | _ | | _ | REL | 29 | rr | 3 | | BHI rel | Branch if Higher | $PC \leftarrow (PC) + 2 + rel? C \lor Z = 0$ | _ | _ | _ | _ | _ | REL | 22 | rr | 3 | | BHS rel | Branch if Higher or Same | PC ← (PC) + 2 + rel ? C = 0 | _ | _ | _ | | _ | REL | 24 | rr | 3 | | BIH rel | Branch if IRQ Pin<br>High | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 1$ | _ | _ | _ | _ | _ | REL | 2F | rr | 3 | | BIL rel | Branch if IRQ Pin<br>Low | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 0$ | | _ | _ | | _ | REL | 2E | rr | 3 | | BIT #opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT,X | Bit Test<br>Accumulator with<br>Memory Byte | (A) ∧ (M) | | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A5<br>B5<br>C5<br>D5<br>E5<br>F5 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>p | 2<br>3<br>4<br>5<br>4<br>3 | | BLO rel | Branch if Lower<br>(Same as BCS) | PC ← (PC) + 2 + <i>rel</i> ? C = 1 | | | _ | | _ | REL | 25 | rr | 3 | | BLS rel | Branch if Lower or Same | $PC \leftarrow (PC) + 2 + rel? C \lor Z = 1$ | _ | _ | _ | | _ | REL | 23 | rr | 3 | | BMC rel | Branch if Interrupt<br>Mask Clear | PC ← (PC) + 2 + rel? I = 0 | | _ | _ | | _ | REL | 2C | rr | 3 | | BMI rel | Branch if Minus | PC ← (PC) + 2 + <i>rel</i> ? N = 1 | _ | _ | _ | _ | _ | REL | 2B | rr | 3 | | BMS rel | Branch if Interrupt<br>Mask Set | PC ← (PC) + 2 + rel? I = 1 | | | _ | | _ | REL | 2D | rr | 3 | | BNE rel | Branch if Not Equal | $PC \leftarrow (PC) + 2 + rel? Z = 0$ | _ | _ | _ | _ | _ | REL | 26 | rr | 3 | | BPL rel | Branch if Plus | $PC \leftarrow (PC) + 2 + rel? N = 0$ | _ | _ | _ | _ | _ | REL | 2A | rr | 3 | | BRA rel | Branch Always | PC ← (PC) + 2 + rel ? 1 = 1 | _ | _ | _ | _ | _ | REL | 20 | rr | 3 | | BRCLR n opr rel | Branch if bit n clear | PC ← (PC) + 2 + <i>rel</i> ? Mn = 0 | | | _ | | <b>‡</b> | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 03<br>05<br>07<br>09<br>0B<br>0D | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | | BRSET n opr rel | Branch if Bit n Set Branch Never | $PC \leftarrow (PC) + 2 + rel? Mn = 1$<br>$PC \leftarrow (PC) + 2 + rel? 1 = 0$ | | | _ | | <b>‡</b> | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) REL | 02<br>04<br>06<br>08<br>0A<br>0C | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | **Table 10-6. Instruction Set Summary (Continued)** | Source | Operation | Description | I | | ect | or<br>R | 1 | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|----------|----------|----------|----------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------|----------------------------| | Form | operation. | P | Н | I | N | Z | С | Ado | o | obe | င် | | BSET n opr | Set Bit n | Mn ← 1 | _ | | | | | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 14<br>16<br>18<br>1A<br>1C | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 5 5 5 5 5 5 5 5 5 | | BSR rel | Branch to<br>Subroutine | $\begin{array}{c} PC \leftarrow (PC) + 2; push (PCL) \\ SP \leftarrow (SP) - 1; push (PCH) \\ SP \leftarrow (SP) - 1 \\ PC \leftarrow (PC) + \mathit{rel} \end{array}$ | _ | _ | _ | | _ | REL | AD | rr | 6 | | CLC | Clear Carry Bit | C ← 0 | | _ | _ | _ | 0 | INH | 98 | | 2 | | CLI | Clear Interrupt Mask | I ← 0 | E | 0 | | | | INH | 9A | | 2 | | CLR opr<br>CLRA<br>CLRX<br>CLR opr,X<br>CLR ,X | Clear Byte | $\begin{array}{l} M \leftarrow \$00 \\ A \leftarrow \$00 \\ X \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \end{array}$ | _ | _ | 0 | 1 | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3F<br>4F<br>5F<br>6F<br>7F | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | CMP #opr<br>CMP opr<br>CMP opr,<br>CMP opr,X<br>CMP opr,X<br>CMP,X | Compare<br>Accumulator with<br>Memory Byte | (A) – (M) | _ | | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A1<br>B1<br>C1<br>D1<br>E1 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X | Complement Byte<br>(One's Complement) | $\begin{array}{l} M \leftarrow (\overline{M}) = \$FF - (M) \\ A \leftarrow (\overline{A}) = \$FF - (M) \\ X \leftarrow (\overline{X}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \end{array}$ | _ | _ | <b>‡</b> | <b>‡</b> | 1 | DIR<br>INH<br>INH<br>IX1<br>IX | 33<br>43<br>53<br>63<br>73 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | CPX #opr<br>CPX opr<br>CPX opr<br>CPX opr,X<br>CPX opr,X<br>CPX ,X | Compare Index<br>Register with<br>Memory Byte | (X) – (M) | _ | _ | <b>1</b> | <b>‡</b> | 1 | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A3<br>B3<br>C3<br>D3<br>E3<br>F3 | | 2<br>3<br>4<br>5<br>4<br>3 | | DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X | Decrement Byte | $\begin{aligned} \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{A} &\leftarrow (\mathbf{A}) - 1 \\ \mathbf{X} &\leftarrow (\mathbf{X}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \end{aligned}$ | | | <b>‡</b> | <b>‡</b> | | DIR<br>INH<br>INH<br>IX1<br>IX | 3A<br>4A<br>5A<br>6A<br>7A | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | EOR #opr<br>EOR opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR ,X | EXCLUSIVE OR<br>Accumulator with<br>Memory Byte | $A \leftarrow (A) \oplus (M)$ | | | <b>1</b> | <b>‡</b> | | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A8<br>B8<br>C8<br>D8<br>E8<br>F8 | hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | **Table 10-6. Instruction Set Summary (Continued)** | Source | Operation | Description | | | ect | | า | Address<br>Mode | Opcode | Operand | Cycles | |----------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|----------|-----------|----------|---------------------------------------|----------------------------------|----------------------------------|----------------------------| | Form | | | | I | N | Z | С | Add | o | Ope | Š | | INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X | Increment Byte | $M \leftarrow (M) + 1$ $A \leftarrow (A) + 1$ $X \leftarrow (X) + 1$ $M \leftarrow (M) + 1$ $M \leftarrow (M) + 1$ | _ | | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3C<br>4C<br>5C<br>6C<br>7C | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X | Unconditional Jump | PC ← Jump Address | | _ | | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BC<br>CC<br>DC<br>EC<br>FC | dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>3<br>2 | | JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X | Jump to Subroutine | $\begin{aligned} & PC \leftarrow (PC) + n \; (n = 1, 2, or \; 3) \\ & Push \; (PCL); \; SP \leftarrow (SP) - 1 \\ & Push \; (PCH); \; SP \leftarrow (SP) - 1 \\ & PC \leftarrow Conditional \; Address \end{aligned}$ | | _ | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BD<br>CD<br>DD<br>ED<br>FD | dd<br>hh II<br>ee ff<br>ff | 5<br>6<br>7<br>6<br>5 | | LDA #opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA ,X | Load Accumulator with Memory Byte | A ← (M) | | | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A6<br>B6<br>C6<br>D6<br>E6<br>F6 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | LDX #opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX opr,X<br>LDX ,X | Load Index Register with Memory Byte | X ← (M) | _ | _ | <b>‡</b> | <b>\$</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AE<br>BE<br>CE<br>DE<br>EE<br>FE | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X | Logical Shift Left<br>(Same as ASL) | D | _ | _ | <b>1</b> | <b>\$</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 38<br>48<br>58<br>68<br>78 | dd<br>ff | 5<br>3<br>6<br>5 | | LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X | Logical Shift Right | 0 - C b7 b0 | | _ | 0 | <b>\$</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 34<br>44<br>54<br>64<br>74 | dd<br>ff | 5<br>3<br>6<br>5 | | MUL | Unsigned Multiply | $X:A \leftarrow (X) \times (A)$ | 0 | _ | _ | _ | 0 | INH | 42 | | 11 | | NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X | Negate Byte<br>(Two's Complement) | $\begin{split} M &\leftarrow -(M) = \$00 - (M) \\ A &\leftarrow -(A) = \$00 - (A) \\ X &\leftarrow -(X) = \$00 - (X) \\ M &\leftarrow -(M) = \$00 - (M) \\ M &\leftarrow -(M) = \$00 - (M) \end{split}$ | _ | | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 30<br>40<br>50<br>60<br>70 | ii<br>ff | 5<br>3<br>6<br>5 | | NOP | No Operation | | | _ | _ | _ | _ | INH | 9D | | 2 | **Table 10-6. Instruction Set Summary (Continued)** | Source | Operation | Description | | | ect | : oı<br>R | า | ress | Opcode | Operand | Cycles | |--------------------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|-----------|----------|---------------------------------------|----------------------------------|----------------------------------|----------------------------| | Form | operation | 2000pulo | Н | I | N | Z | С | Address<br>Mode | odo | Ope | <b>ે</b> ડે | | ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA ,X | Logical OR<br>Accumulator with<br>Memory | $A \leftarrow (A) \lor (M)$ | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AA<br>BA<br>CA<br>DA<br>EA<br>FA | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X | Rotate Byte Left<br>through Carry Bit | b7 b0 | | | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 39<br>49<br>59<br>69<br>79 | dd<br>ff | 5<br>3<br>6<br>5 | | ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X | Rotate Byte Right<br>through Carry Bit | b7 b0 | _ | | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 36<br>46<br>56<br>66<br>76 | dd<br>ff | 5<br>3<br>6<br>5 | | RSP | Reset Stack Pointer | SP ← \$00FF | - | _ | _ | - | _ | INH | 9C | | 2 | | RTI | Return from Interrupt | $\begin{array}{l} SP \leftarrow (SP) + 1; Pull (CCR) \\ SP \leftarrow (SP) + 1; Pull (A) \\ SP \leftarrow (SP) + 1; Pull (X) \\ SP \leftarrow (SP) + 1; Pull (PCH) \\ SP \leftarrow (SP) + 1; Pull (PCL) \end{array}$ | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 80 | | 6 | | RTS | Return from<br>Subroutine | $SP \leftarrow (SP) + 1$ ; Pull (PCH)<br>$SP \leftarrow (SP) + 1$ ; Pull (PCL) | _ | _ | _ | _ | _ | INH | | | | | SBC #opr<br>SBC opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC ,X | Subtract Memory<br>Byte and Carry Bit<br>from Accumulator | $A \leftarrow (A) - (M) - (C)$ | _ | | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A2<br>B2<br>C2<br>D2<br>E2<br>F2 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | SEC | Set Carry Bit | C ← 1 | | _ | _ | - | 1 | INH | 99 | | 2 | | SEI | Set Interrupt Mask | I ← 1 | | 1 | _ | - | _ | INH | 9B | | 2 | | STA opr<br>STA opr<br>STA opr,X<br>STA opr,X<br>STA ,X | Store Accumulator in<br>Memory | M ← (A) | | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | B7<br>C7<br>D7<br>E7<br>F7 | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | STOP | Stop Oscillator and Enable IRQ Pin | | _ | 0 | _ | | _ | INH | 8E | | 2 | | STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX ,X | Store Index<br>Register In Memory | $M \leftarrow (X)$ | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BF<br>CF<br>DF<br>EF<br>FF | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | **Table 10-6. Instruction Set Summary (Continued)** | Source | Description | Effect on CCR | | | | | Address | Opcode | Operand | Cycles | | |--------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------|----------|----------|---------|---------------------------------------|----------------------------------|----------------------------------|----------------------------| | Form | Operation | <b>P</b> | Н | I | N | Z | С | Ado | obi | Ope | Š | | SUB #opr<br>SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB ,X | Subtract Memory<br>Byte from<br>Accumulator | $A \leftarrow (A) - (M)$ | _ | | <b>‡</b> | <b>‡</b> | <b></b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A0<br>B0<br>C0<br>D0<br>E0<br>F0 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | SWI | Software Interrupt | $\begin{array}{c} \text{PC} \leftarrow (\text{PC}) + 1; \text{Push (PCL)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (PCH)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (X)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (A)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (CCR)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{I} \leftarrow 1 \\ \text{PCH} \leftarrow \text{Interrupt Vector High Byte} \\ \text{PCL} \leftarrow \text{Interrupt Vector Low Byte} \end{array}$ | _ | 1 | | | | INH | 83 | | 10 | | TAX | Transfer Accumulator to Index Register | X ← (A) | _ | | _ | _ | | INH | 97 | | 2 | | TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X | Test Memory Byte for Negative or Zero | (M) – \$00 | _ | _ | _ | _ | | DIR<br>INH<br>INH<br>IX1<br>IX | 3D<br>4D<br>5D<br>6D<br>7D | dd<br>ff | 4<br>3<br>3<br>5<br>4 | | TXA | Transfer Index Register to Accumulator | A ← (X) | _ | _ | _ | _ | _ | INH | 9F | | 2 | | WAIT | Stop CPU Clock<br>and Enable<br>Interrupts | | _ | <b>‡</b> | | _ | | INH | 8F | | 2 | | Α | Accumulator | opr | Operand (one or two bytes) | |-----|------------------------------------------------------------------------|--------------|--------------------------------------| | С | Carry/borrow flag | PC | Program counter | | CC | R Condition code register | PCH | Program counter high byte | | dd | Direct address of operand | PCL | Program counter low byte | | dd | rr Direct address of operand and relative offset of branch instruction | REL | Relative addressing mode | | DIF | Direct addressing mode | rel | Relative program counter offset byte | | ee | ff High and low bytes of offset in indexed, 16-bit offset addressing | rr | Relative program counter offset byte | | EX. | Γ Extended addressing mode | SP | Stack pointer | | ff | Offset byte in indexed, 8-bit offset addressing | X | Index register | | Н | Half-carry flag | Z | Zero flag | | hh | High and low bytes of operand address in extended addressing | # | Immediate value | | - 1 | Interrupt mask | ^ | Logical AND | | ii | Immediate operand byte | <b>V</b> | Logical OR | | IMN | Immediate addressing mode | $\oplus$ | Logical EXCLUSIVE OR | | INF | Inherent addressing mode | () | Contents of | | IX | Indexed, no offset addressing mode | -( ) | Negation (two's complement) | | IX1 | Indexed, 8-bit offset addressing mode | $\leftarrow$ | Loaded with | | IX2 | Indexed, 16-bit offset addressing mode | ? | If | | M | Memory location | : | Concatenated with | | Ν | Negative flag | <b>‡</b> | Set or cleared | | n | Any bit | _ | Not affected | | | | | | # Freescale Semiconductor, Inc. # Table 10-7. Opcode Map | | | MSB | 0 × | ° × | 2 × 3 | 3 X | ε × | ° × | 9<br>« × | 7 1 7 | œ<br>۳ <u>×</u> | б<br>« <u>×</u> | У 3 X | В<br>× « | C × 5 | 2 × | ш | 4 X | | | |---------------------|----------|-----|------------------|--------|------------------|--------------------------------------------|-----------------|------------------|------------------|----------------|------------------|-----------------|------------------|----------|------------------|------------------|------------------|-----------------------------|-------------------------------------------|----------------------------| | | <b>×</b> | Щ | 4 SUB | 4 CMP | ; 4<br>IX1 1 SBC | 4 CPX | 4 AND 1X1 1 | 4 BIT | 4 LDA | 5<br>31 1 | t 4 EOR | 4 ADC | A ORA | 4 ADD | 3 JMP | 6 JSR | , 4 LDX | 5 STX | | | | > | × | ш | SUB 2 | CMP 4 | SBC | CPX 4 | 2 AND | BIT 2 | LDA | STA 2 | EOR 2 | ADC 4 | OR/ | ADD 4 | JMP 3 | JSR 2 IX1 | 2 LDX | STX | kadecimal | | | Memor | IX2 | ۵ | SUB 3 IX2 | CMP 5 | SBC 5 | CPX 5 | AND 5 | BIT 5 | LDA<br>3 IX2 | STA 63 IX2 | EOR 5 | ADC 5 | ORA<br>3 IX2 | ADD 5 | 3 JMP 43 IX2 | JSR 3 IX2 | LDX 5 | STX 6 | ode in He | 5 Number of Cycles | | Register/Memory | EXT | O | SUB<br>3 EXT | CMP 4 | SBC 4 | CPX 4 | m | BIT 4 | LDA 4 | <u>س</u> | 3 | ADC 4 | <u>س</u> | က | m | 9 | ω | 9 | = | Number of C | | <b>~</b> | DIR | Ф | SUB 2 | CMP 3 | SBC 3 | CPX 3 | AND 3 | BIT 3 | LDA<br>2 DIR | STA 2 | EOR 3 | ADC 3 | ORA<br>2 DIR | ADD 3 | JMP 2 | JSR 2 | LDX 3 | STX 2 | 0 | 2 | | | Σ | ∢ | SUB 2 | CMP 2 | SBC 2 | CPX 2 | AND 2 | BIT 2 | LDA<br>2 IMM | | EOR 2 | ADC 2 | ORA 2 | ADD 2 | | BSR<br>2 REL | LDX 2 | | MSB | | | trol | ĭ | 0 | | | | | | | | TAX 1 | CLC 2 | SEC 2 | CLI 2 | SEI 2 | RSP 1 | NOP 1 | | TXA T | | - | | Control | ĭ | ∞ | RTI 9 | RTS 6 | | SWI<br>1 INH | | | | | | | | | | | STOP 1 | WAIT 1 | | | | | × | 7 | NEG 5 | | | COM 5 | LSR 1X | | ROR 1 | ASR 1 | ASL/LSL | ROL 5 | DEC 5 | | INC 5 | TST 1X | | CLR 5 | | | | Write | IX1 | 9 | NEG 6<br>2 IX1 | | | $\begin{bmatrix} COM \\ IX1 \end{bmatrix}$ | LSR<br>2 IX1 | | ROR 6 | _ ~ | ASL/LSL | ROL 6 | DEC 6 | | INC 6 | TST 2 | | CLR<br>2 IX1 | | | | Read-Modify-Write | ĭ | 5 | NEGX<br>1 INH | | | COMX NH | LSRX<br>1 INH | | RORX 1 | ASRX 1 | ASLX/LSLX | ROLX 3 | DECX 3 | | INCX<br>1 INH | TSTX 1 | | CLRX INH | | feat | | Read- | Ĭ | 4 | NEGA<br>1 INH | | MUL<br>1 INH | COMA 1 | LSRA INH | | 3<br>SORA<br>INH | ASRA INH | ASLA/LSLA | ROLA INH | 3<br>INH<br>INH | | INCA INH | TSTA INH | | CLRA 1 | e<br>No Offse | IX1 = Indexed 8-Bit Offset | | | DIR | က | NEG 5 | | | COM DIR | LSR 2 | | ROR 5 | ASR 2 | ASL/LSL ASL DIR | ROL 5 | DEC 5 | | INC 5 | TST 2 | | CLR 5 | REL = Relative<br>IX = Indexed. No Offset | - Indexed | | Branc<br>h | REL | 7 | BRA<br>2 REL | 0 | BHI 2 | BLS 2 | BCC 3 | BCS/BLO<br>2 REL | BNE 2 | BEQ 3 | BHCC REL | BHCS 2 | BPL 2 | BMI 2 | BMC 2 | BMS REL | BIL 3 | BIH 2 | REL<br> X | X | | | DIR | - | BSET0<br>2 DIR 2 | | BSET1 | BCLR1 | BSET2 2 DIR 2 | BCLR2 | BSET3<br>2 DIR 2 | BCLR3<br>2 DIR | BSET4<br>2 DIR 2 | BCLR4 | BSET5<br>2 DIR 2 | BCLR5 | BSET6<br>2 DIR 2 | BCLR6<br>2 DIR 2 | BSET7<br>2 DIR 2 | CLR7<br>DIR | erent<br>mediate | ÷ 5 | | Bit<br>Manipulation | DIR | 0 | BRSET0 | BRCLR0 | BRSET1 | BRCLR1 | BRSET2<br>3 DIR | BRCLR2<br>3 DIR | BRSET3 | BRCLR3 | BRSET4 | BRCLR4 | BRSET5 | BRCLR5 | BRSET6 | BRCLR6 | BRSET7 B | BRCLR7 BCLR7<br>3 DIR 2 DIR | INH = Inherent<br>IMM = Immediate | DIP - Direct | | | 1 | MSB | 0 | - | 2 | 3 | 4 | ر<br>ر | 9 | 7 | ∞ | o | ∢ | В | ၁ | ۵ | ш | ш | | _ | # SECTION 11 ELECTRICAL SPECIFICATIONS This section contains parametric and timing information. #### 11.1 Maximum Ratings The MCU contains circuitry that protects the inputs against damage from high static voltages; however, do not apply voltages higher than those shown in Table 11-1. Keep $V_{in}$ and $V_{out}$ within the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ . Connect unused inputs to the appropriate logical voltage level, either $V_{SS}$ or $V_{DD}$ . **Table 11-1. Maximum Ratings** | Rating | Symbol | Value | Unit | |----------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------|------| | Supply Voltage | $V_{DD}$ | -0.3 to +7.0 | V | | Input Voltage All Pins in Normal Operation IRQ/V <sub>PP</sub> Pin in Bootloader Mode | V <sub>in</sub> | $V_{SS} - 0.3 \text{ to } V_{DD} + 0.3$<br>$V_{SS} - 0.3 \text{ to } 2 \times V_{DD} + 0.3$ | V | | EPROM Programming Voltage (IRQ/V <sub>PP</sub> Pin) | V <sub>PP</sub> | 16.75 | V | | Current Drain Per Pin (ExcludingV <sub>DD</sub> and V <sub>SS</sub> ) | I | 25 | mA | | Operating Temperature Range MC68HC705J2P, DW (Standard) MC68HC705J2CP, CDW (Extended) MC68HC705J2VP, VDW | T <sub>A</sub> | 0 to +70<br>-40 to +85<br>-40 to +105 | °C | | Storage Temperature Range | T <sub>STG</sub> | -65 to +150 | °C | #### 11.2 Thermal Characteristics Table 11-2. Thermal Resistance | Characteristic | Symbol | Value | Unit | |--------------------|-------------------|-------|------| | Thermal Resistance | | | | | PDIP | $\theta_{\sf JA}$ | 60 | °C/W | | SOIC | <b>3</b> 7. | 60 | | #### 11.3 Power Considerations The average chip-junction temperature, T<sub>J</sub>, in °C, can be obtained from: $$T_{.I} = T_A + (P_D \times \theta_{.IA}) \tag{1}$$ where: T<sub>A</sub> = Ambient temperature, °C $\theta_{JA}$ = Package thermal resistance, junction to ambient, °C/W $P_D = P_{INT} + P_{I/O}$ $P_{INT} = I_{DD} \times V_{DD}$ watts (chip internal power) $P_{I/O}$ = Power dissipation on input and output pins (user-determined) For most applications $P_{I/O} \ll P_{INT}$ and can be neglected. The following is an approximate relationship between $P_D$ and $T_J$ (neglecting $P_{I/O}$ ): $$P_D = K \div (T_J + 273 \,^{\circ}C)$$ (2) Solving equations (1) and (2) for K gives: $$K = P_D \times (T_A + 273 \, ^{\circ}C) + \theta_{JA} \times (P_D)^2$$ (3) where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ can be obtained by solving equations (1) and (2) iteratively for any value of $T_A$ . #### 11.4 DC Electrical Characteristics (V<sub>DD</sub> = 5.0 Vdc) Table 11-3. DC Electrical Characteristics ( $V_{DD} = 5.0 \text{ Vdc}$ ) | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------|-------------------------------------|----------------------------|------------|---------------------|----------| | Output Voltage $I_{load} = 10.0 \mu A$ $I_{load} = -10.0 \mu A$ | V <sub>OL</sub><br>V <sub>OH</sub> | —<br>V <sub>DD</sub> – 0.1 | | 0.1<br>— | V | | Output High Voltage (I <sub>load</sub> = -0.8 mA)<br>PA7-PA0, PB5-PB0 | V <sub>OH</sub> | V <sub>DD</sub> – 0.8 | _ | _ | V | | Output Low Voltage (I <sub>load</sub> = 1.6 mA)<br>PA7–PA0, PB5–PB0 | V <sub>OL</sub> | | 1 | 0.4 | V | | Input High Voltage PA7–PA0, PB5–PB0, IRQ/V <sub>PP</sub> , RESET, OSC1 | V <sub>IH</sub> | $0.7 \times V_{DD}$ | _ | V <sub>DD</sub> | V | | Input Low Voltage PA7-PA0, PB5-PB0, IRQ/V <sub>PP</sub> , RESET, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | 1 | $0.2 \times V_{DD}$ | V | | Supply Current (See NOTES.) Run Wait Stop | I <sub>DD</sub> | _<br>_ | 5.0<br>1.3 | 7.0<br>2.5 | mA<br>mA | | 25 °C<br>-40 to +85 °C | | _ | 2.0<br>— | 30<br>100 | μA<br>μA | | I/O Ports High-Z Leakage Current<br>PA7-PA0, PB5-PB0 | I <sub>OZ</sub> | _ | _ | 10 | μА | | Input Current<br>RESET, IRQ/V <sub>PP</sub> , OSC1 | I <sub>in</sub> | _ | _ | ±1 | μА | | Capacitance Ports (as input or output) RESET, IRQ/V <sub>PP</sub> | C <sub>out</sub><br>C <sub>in</sub> | | _<br>_ | 12<br>8 | pF | | Programming Voltage | V <sub>PP</sub> | 16.25 | 16.5 | 16.75 | V | | Programming Current | I <sub>PP</sub> | _ | 5 | 10 | mA | | Programming Time/Byte | t <sub>EPGM</sub> | 4 | _ | _ | ms | - 1. Typical values at midpoint of voltage range, 25 °C only. - 2. Run (operating) $I_{DD}$ and wait $I_{DD}$ measured using external square wave clock source ( $f_{osc}$ = 4.2 MHz), all inputs 0.2 V from rail; no dc loads; less than 50 pF on all outputs; $C_L$ = 20 pF on OSC2. - 3. Wait $I_{DD}$ and Stop $I_{DD}$ : all ports configured as inputs; $V_{IL}$ = 0.2 V, $V_{IH}$ = $V_{DD}$ 0.2 V. - 4. Stop $I_{DD}$ measured with OSC1 = $V_{SS}$ . - 5. Standard temperature range is 0 °C to 70 °C. - 6. OSC2 capacitance linearly affects Wait IDD . - 7. Programming voltage measured at IRQ/V<sub>PP</sub> pin. #### 11.5 DC Electrical Characteristics (V<sub>DD</sub> = 3.3 Vdc) Table 11-4. DC Electrical Characteristics ( $V_{DD} = 3.3 \text{ Vdc}$ ) | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------|-------------------------------------|-----------------------|-----|---------------------|--------------------| | Output Voltage | | | | | | | $I_{load} = 10.0 \mu\text{A}$ | V <sub>OL</sub> | _ | _ | 0.1 | $\mid \lor \mid$ | | $I_{load} = -10.0 \mu\text{A}$ | V <sub>OH</sub> | V <sub>DD</sub> – 0.1 | _ | _ | V | | Output High Voltage (I <sub>load</sub> = -0.2 mA)<br>PA7-PA0, PB5-PB0 | V <sub>OH</sub> | V <sub>DD</sub> – 0.3 | _ | _ | V | | Output Low Voltage (I <sub>load</sub> = 0.4 mA)<br>PA7–PA0, PB5–PB0 | V <sub>OL</sub> | | _ | 0.3 | V | | Input High Voltage PA7–PA0, PB5–PB0, IRQ/V <sub>PP</sub> , RESET, OSC1 | V <sub>IH</sub> | $0.7 \times V_{DD}$ | _ | V <sub>DD</sub> | V | | Input Low Voltage PA7–PA0, PB5–PB0, IRQ/V <sub>PP</sub> , RESET, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | | $0.2 \times V_{DD}$ | V | | Supply Current (See NOTES.) | | | | | | | Run | | _ | 1.3 | 2.0 | mA | | Wait | I <sub>DD</sub> | _ | 0.7 | 1.0 | mA | | Stop | טטי | | | | | | 25 °C | | _ | 1.0 | 20 | μΑ | | −40 to +85 °C | | _ | _ | 50 | μΑ | | I/O Ports High-Z Leakage Current<br>PA7–PA0, PB5–PB0 | l <sub>oz</sub> | _ | _ | ±10 | μА | | Input Current RESET, IRQ/V <sub>PP</sub> , OSC1 | I <sub>in</sub> | _ | _ | ±1 | μА | | Capacitance Ports (as input or output) RESET, IRQ/V <sub>PP</sub> | C <sub>out</sub><br>C <sub>in</sub> | | | 12<br>8 | pF<br>pF | #### NOTES: - 1. Typical values at midpoint of voltage range, 25 °C only. - 2. Run (operating) $I_{DD}$ and Wait $I_{DD}$ measured using external square wave clock source ( $f_{osc}$ = 2 MHz), all inputs 0.2 V from rail; no dc loads; less than 50 pF on all outputs; $C_L$ = 20 pF on OSC2. - 3. Wait $I_{DD}$ and Stop $I_{DD}$ : all ports configured as inputs; $V_{IL}$ = 0.2 V, $V_{IH}$ = $V_{DD}$ 0.2 V. - 4. Stop $I_{DD}$ measured with OSC1 = $V_{SS}$ . - 5. Standard temperature range is 0 °C to 70 °C. - 6. OSC2 capacitance linearly affects Wait IDD . | PINS | V <sub>DD</sub> | R1 | R2 | С | |------------------|-----------------|---------|--------|-------| | PA7-PA0, PB5-PB0 | 4.5 V | 3.26 k | 2.38 k | 50 pF | | PA7-PAU, PB3-PBU | 3.0 V | 10.91 k | 6.32 k | 50 pF | Figure 11-1. Equivalent Test Load **ELECTRICAL SPECIFICATIONS** #### NOTES: - 1. Shaded area indicates variation in driver characteristics due to changes in temperature and for normal processing tolerances. Within the limited range of values shown, V vs I curves are approximately straight lines. - 2. At $V_{DD}$ = 5.0 V, devices are specified and tested for ( $V_{DD} V_{OH}$ ) 800 mV @ $b_L$ = -0.8 mA. 3. At $V_{DD}$ = 3.3 V, devices are specified and tested for ( $V_{DD} V_{OH}$ ) 300 mV @ $b_L$ = -0.2 mA. Figure 11-2. Typical High-Side Driver Characteristics - 1. Shaded area indicates variation in driver characteristics due to changes in temperature and for normal processing tolerances. Within the limited range of values shown, V vs I curves are approximately straight lines. - 2. At $V_{DD}$ = 5.0 V, devices are specified and tested for $V_{OL}$ 400 mV @ $b_L$ = 1.6 mA. 3. At $V_{DD}$ = 3.3 V, devices are specified and tested for $V_{OL}$ 300 mV @ $b_L$ = 0.4 mA. Figure 11-3. Typical Low-Side Driver Characteristics Figure 11-4. Typical Supply Current vs Clock Frequency Figure 11-5. Maximum Supply Current vs Clock Frequency #### 11.6 Control Timing (V<sub>DD</sub> = 5.0 Vdc) Table 11-5. Control Timing ( $V_{DD} = 5.0 \text{ Vdc}$ ) $(V_{DD} = 5.0 \text{ Vdc} \ 10\%, V_{SS} = 0 \text{ Vdc}; T_A = T_L \text{ to } T_H)$ | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------|-----------------------------------|----------|-----|------------------| | Oscillator Frequency | | | | | | Crystal Option | f <sub>osc</sub> | _ | 4.2 | MHz | | External Clock Option | | dc | 4.2 | | | Internal Operating Frequency | | | | | | Crystal (f <sub>osc</sub> ÷ 2) | f <sub>op</sub> | <u> </u> | 2.1 | MHz | | External Clock (f <sub>osc</sub> ÷ 2) | | dc | 2.1 | | | Cycle Time | t <sub>cyc</sub> | 480 | _ | ns | | RESET Pulse Width | t <sub>RL</sub> | 1.5 | _ | t <sub>cyc</sub> | | Timer Resolution (NOTE 1) | t <sub>RESL</sub> | 4.0 | _ | t <sub>cyc</sub> | | Interrupt Pulse Width Low (Edge-Triggered) | t <sub>ILIH</sub> | 125 | _ | ns | | Interrupt Pulse Period | t <sub>ILIL</sub> | (NOTE 2) | _ | t <sub>cyc</sub> | | OSC1 Pulse Width | t <sub>OH</sub> , t <sub>OL</sub> | 90 | _ | ns | | Programming Time per Byte | t <sub>EPGM</sub> | 4 | _ | ms | #### NOTES: - 1. The 2-bit timer prescaler is the limiting factor in determining timer resolution. - 2. The minimum period t<sub>ILIL</sub> should not be less than the number of cycle times it takes to execute the interrupt service routine plus 19 t<sub>cyc</sub>. Edge-Sensitive Trigger — The minimum $t_{ILIH}$ is either 125 ns ( $V_{DD}$ = 5 V) or 250 ns ( $V_{DD}$ = 3 V). The period $t_{ILIL}$ should not be less than the number of $t_{CyC}$ cycles it takes to execute the interrupt service routine plus 19 $t_{CyC}$ cycles. Edge and Level-Sensitive Trigger — If IRQ remains low after interrupt is serviced, the next interrupt is recognized. Figure 11-6. External Interrupt Timing #### 11.7 Control Timing (V<sub>DD</sub> = 3.3 Vdc) #### Table 11-6. Control Timing ( $V_{DD} = 3.3 \text{ Vdc}$ ) $(V_{DD} = 3.3 \text{ Vdc} \quad 10\%, V_{SS} = 0 \text{ Vdc}; T_A = T_L \text{ to } T_H)$ | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------|-----------------------------------|----------|-----|------------------| | Oscillator Frequency | | | | | | Crystal Option | f <sub>osc</sub> | | 2.0 | MHz | | External Clock Option | | dc | 2.0 | | | Internal Operating Frequency | | | | | | Crystal (f <sub>osc</sub> ÷ 2) | f <sub>op</sub> | | 1.0 | MHz | | External Clock (f <sub>osc</sub> ÷ 2) | | dc | 1.0 | | | Cycle Time | t <sub>cyc</sub> | 1000 | _ | ns | | RESET Pulse Width | t <sub>RL</sub> | 1.5 | _ | t <sub>cyc</sub> | | Timer Resolution (NOTE 1) | t <sub>RESL</sub> | 4.0 | _ | t <sub>cyc</sub> | | Interrupt Pulse Width Low (Edge-Triggered) | t <sub>ILIH</sub> | 250 | _ | ns | | Interrupt Pulse Period | t <sub>ILIL</sub> | (NOTE 2) | | t <sub>cyc</sub> | | OSC1 Pulse Width | t <sub>OH</sub> , t <sub>OL</sub> | 400 | _ | ns | - 1. The 2-bit timer prescaler is the limiting factor in determining timer resolution. - 2. The minimum period $t_{ILIL}$ should not be less than the number of cycle times it takes to execute the interrupt service routine plus 19 $t_{cyc}$ . - 1. Represents internal gating of OSC1 pin. - 2. IRQ pin edge-sensitive mask option. - 3. IRQ pin level and edge-sensitive mask option. - 4. Reset vector address of MC68HC705J2 native mode shown as timing example. Figure 11-7. STOP Recovery Timing - 1. Internal clock, internal address bus, and internal data bus are not available externally. - 2. Address of high byte of reset vector is \$0FFE in MC68HC705J2 native mode and \$07FE in MC68HC05J1 emulation mode. - 3. Address of low byte of reset vector is \$0FFF in MC68HC705J2 native mode and \$07FF in MC68HC05J1 emulation mode. Figure 11-8. Power-On Reset Timing - NOTES: - 1. Internal clock, internal address bus, and internal data bus signals are not available externally. - 2. Next rising edge of internal clock after rising edge of RESET initiates reset sequence. - 3. Address of high byte of reset vector is \$0FFE in MC68HC705J2 native mode and \$07FE in MC68HC05J1 emulation mode. - 4. Address of low byte of reset vector is \$0FFF in MC68HC705J2 native mode and \$07FF in MC68HC05J1 emulation mode. Figure 11-9. External Reset Timing # SECTION 12 MECHANICAL SPECIFICATIONS The MC68HC705J2 is available in the following packages: - 738-03 plastic dual in-line package (PDIP) - 751D-04 small outline integrated circuit (SOIC) - 732-03 ceramic DIP (Cerdip) (windowed) The following figures show the latest packages at the time of this publication. To make sure that you have the latest package specifications, contact one of the following: - Local Motorola Sales Office - Motorola Mfax - Phone 602-244-6609 - EMAIL rmfax0@email.sps.mot.com - Worldwide Web (wwweb) at http://design-net.com Follow Mfax or Worldwide Web on-line instructions to retrieve the current mechanical specifications. #### 12.1 Plastic Dual In-Line Package (DIP) - DIMENSIONING AND TOLERANCING PER ANSI - DIMENSIONING AND TOLERANCING PER AI Y14.5M, 1982. CONTROLLING DIMENSION: INCH. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. DIMENSION B DOES NOT INCLUDE MOLD | | INC | HES | MILLIN | IETERS | | | |-----|-------------|-------------|----------|--------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | 1.010 | 1.070 | 25.66 | 27.17 | | | | В | 0.240 0.260 | | 6.10 | 6.60 | | | | С | 0.150 0.180 | | 3.81 | 4.57 | | | | D | 0.015 | 0.022 | 0.39 | 0.55 | | | | E | 0.050 | BSC | 1.27 BSC | | | | | F | 0.050 | 0.050 0.070 | | 1.77 | | | | G | 0.100 | BSC | 2.54 | BSC | | | | J | 0.008 | 0.015 | 0.21 | 0.38 | | | | K | 0.110 | 0.140 | 2.80 | 3.55 | | | | L | 0.300 | BSC | 7.62 BSC | | | | | M | 0° | 15° | 0° | 15° | | | | N | 0.020 | 0.040 | 0.51 | 1.01 | | | Figure 12-1. MC68HC705J2P (Case 738-03) #### 12.2 Small Outline Integrated Circuit (SOIC) - 1. DIMENSIONING AND TOLERANCING PER - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.150 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION. AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | INCHES | | |-----|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 12.65 | 12.95 | 0.499 | 0.510 | | В | 7.40 | 7.60 | 0.292 | 0.299 | | С | 2.35 | 2.65 | 0.093 | 0.104 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.50 | 0.90 | 0.020 | 0.035 | | G | 1.27 BSC | | 0.050 BSC | | | J | 0.25 | 0.32 | 0.010 | 0.012 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | P | 10.05 | 10.55 | 0.395 | 0.415 | | R | 0.25 | 0.75 | 0.010 | 0.029 | Figure 12-2. MC68HC705J2DW (Case 751D-04) #### 12.3 Ceramic DIP (Cerdip) - NOTES: 1. LEADS WITHIN 0.010 DIAMETER, TRUE POSITION AT SEATING PLANE, AT MAXIMUM MATERIAL CONDITION. - 2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 3. DIMENSIONS A AND B INCLUDE MENISCUS. | | INCHES | | | |-----|-----------|-------|--| | DIM | MIN | MAX | | | Α | 0.940 | 0.990 | | | В | 0.260 | 0.295 | | | С | 0.150 | 0.200 | | | D | 0.015 | 0.022 | | | F | 0.055 | 0.065 | | | G | 0.100 BSC | | | | Н | 0.020 | 0.050 | | | J | 0.008 | 0.012 | | | K | 0.125 | 0.160 | | | L | 0.300 BSC | | | | M | 0° | 15° | | | N | 0.010 | 0.040 | | Figure 12-3. MC68HC705J2S (Case 732-03) Home Page: www.freescale.com email: support@freescale.com **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH **Technical Information Center** Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. **Technical Information Center** 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com RoHS-compliant and/or Pb- free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb- free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative For information on Freescale.s Environmental Products program, go to http://www.freescale.com/epp. Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.