# $\mu$ PD765A/ $\mu$ PD765B Single/Double Density Floppy-Disk Controller #### **Description** The $\mu$ PD765A/B is an LSI floppy disk controller (FDC) chip which contains the circuitry and control functions for interfacing a processor to 4 floppy disk drives. It is capable of either IBM 3740 single density format (FM), or IBM System 34 double density format (MFM) including double-sided recording. The $\mu$ PD765A/B provides control signals which simplify the design of an external phase-locked loop and write precompensation circuitry. The FDC simplifies and handles most of the burdens associated with implementing a floppy disk interface. Hand-shaking signals are provided in the $\mu$ PD765A/B which make DMA operation easy to incorporate with the aid of an external DMA controller chip, such as the $\mu$ PD8257. The FDC will operate in either the DMA or non-DMA mode. In the non-DMA mode the FDC generates interrupts to the processor every time a data byte is to be transferred. In the DMA mode, the processor need only load the command into the FDC and all data transfers occur under control of the FDC and DMA controllers. There are 16 commands which the µPD765A/µPD765B will execute. Most of these commands require multiple 8-bit bytes to fully specify the operation which the processor wishes the FDC to perform. The following commands are available. Read Data Read ID Specify Read Deleted Data Write Data Read Diagnostic Write ID (Format Write) Write Deleted Data Scan Equal Scan High or Equal Seek Recalibrate Scan Low or Equal Version Sense Interrupt Status Sense Drive Status. # **Ordering Information** | Device Number | Package Type | Max Freq. of Operation | |---------------|--------------------|------------------------| | μPD765AC2 | 40-pin plastic DIP | 8 MHz | | μPD765B | 40-pin plastic DIP | 8 MHz | #### **Features** W):cold Address mark detection circuitry is internal to the FDC which simplifies the phase-locked loop and read electronics. The track stepping rate, head load time, and head unload time are user-programmable. The $\mu$ PD765A/ $\mu$ PD765B offers additional features such as multi-track and multi-side read and write commands and single and double density capabilities. - ☐ FM, MFM Control - ☐ Variable recording length: 128, 256, . . . 8192 bytes/ sector - ☐ IBM-compatible format (single- and doublesided, single- and double-density) - ☐ Multi-sector and multi-track transfer capability - ☐ Drive up to 4 floppy or micro floppydisk drives - Data scan capability will scan a single sector or an entire cylinder comparing byte-for-byte host memory and disk data - Data transfers in DMA or non-DMA mode - Parallel seek operations on up to four drives - Compatible with μPD8080/85, μPD8086/88, V-series and μPD780 (Z80®) microprocessors - ☐ Single-phase clock: 8 MHz maximum - □ +5 V only ## **Pin Configuration** NECEL-000324 5-3 <sup>280</sup> is a registered trademark of the Zilog Corporation. ## **Pin Identification** | No. | Symbol | Function | |--------|-----------------------------------|--------------------------------| | 1 | RESET | Reset input | | 2 | RD | Read control input | | 3 | WR | Write control input | | 4 | CS | Chip select input | | 5 | A <sub>0</sub> | Data or status select input | | 6-13 | DB <sub>0</sub> -DB <sub>7</sub> | Bidirectional data bus | | 14 | DRQ | DMA request output | | 15 | DACK | DMA acknowledge input | | 16 | TC | Terminal count input | | 17 | INDEX | Index input | | 18 | INT | Interrupt request output | | 19 | CLK | Clock input | | 20 | GND | Ground | | 21 | WCLK | Write clock input | | 22 | WINDOW | Read data window input | | 23 | RDATA | Read data input | | 24 | SYNC | VCO sync output | | 25 | WE | Write enable output | | 26 | MFM | MFM output | | 27 | SIDE | Head select output | | 28, 29 | US <sub>0</sub> , US <sub>1</sub> | FDD unit select output | | 30 | WDATA | Write data output | | 31, 32 | PS <sub>0</sub> , PS <sub>1</sub> | Preshift output | | 33 | FLT / TRKO | Fault / track zero input | | 34 | WPRT / 2SIDE | Write protect / two side input | | 35 | READY | Ready input | | 36 | HDLD | Head load output | | 37 | FLTR/STEP | Fault reset / step output | | 38 | LCT / DIR | Low current direction output | | 39 | RW / SEEK | Read / write / seek output | | 40 | V <sub>CC</sub> | DC power (+5V) | #### **Pin Functions** # **RESET (Reset)** The RESET input places the FDC in the idle state. It resets the output lines to the FDD to 0 (low), except PS0, 1 and WDATA (undefined), INT and DRQ also go low; DB0-7 goes to an input state. It does not affect SRT, HUT, or HLT in the Specify command. If the RDY input is held high during reset, the FDC will generate an interrupt within 1.024 ms. To clear this interrupt, use the Sense Interrupt Status command. ## RD (Read Strobe) The RD input allows the transfer of data from the FDC to the data bus when low and either $\overline{\text{CS}}$ or $\overline{\text{DACK}}$ is asserted. ## WR (Write Strobe) The $\overline{WR}$ input allows the transfer of data to the FDC from the data bus when low. Disabled when $\overline{CS}$ is high. # A<sub>0</sub> (Data/Status Select) The $A_0$ input selects the data register ( $A_0 = 1$ ) or status register ( $A_0 = 0$ ) contents to be accessed through the data bus. # CS (Chip Select) The FDC is selected when $\overline{CS}$ is low, enabling $\overline{RD}$ and $\overline{WR}$ . #### DB<sub>0</sub>-DB<sub>7</sub> (Data Bus) $\text{DB}_0\text{-}\text{DB}_7$ are a bidirectional 8-bit data bus. Disabled when $\overline{\text{CS}}$ is high. #### **DRQ (DMA Request)** The FDC asserts the DRQ output high to request a DMA transfer. #### DACK (DMA Acknowledge) When the DACK input is low, a DMA cycle is active and the controller is performing a DMA transfer. #### TC (Terminal Count) When the TC input is high, it indicates the termination of a DMA transfer. It terminates data transfer during Read/ Write/Scan commands in DMA or interrupt mode. #### INDEX (Index) The INDEX input goes high at the beginning of a disk track. #### INT (Interrupt) The INT output is FDC's interrupt request. In Non-DMA mode, the signal is output for each byte. In DMA mode, it is output at the termination of a command operation. #### CLK (Clock) CLK is the input for the FDC's single-phase, TTL-level squarewave clock: 8 MHz or 4 MHz. (Requires a pull-up resistor.) #### WCLK (Write Clock) The WCLK input sets the data write rate to the FDD. It is 500 kHz for FM, 1MHz for MFM drives, for 8 MHz operation of the FDC; 250 kHz FM or 500 kHz MFM for 4 MHz FDC operation. This signal must be input for read and write cycles. WCLK's rising edge must be synchronized with CLK's rising edge, except for the µPD765B. # WINDOW (Read Data Window) The WINDOW input is generated by the phase-locked loop (PLL). It is used to sample data from the FDD and in distinguishing between clock and data bits in the FDC. #### RDATA (Read Data) The RDATA input is the read data from the FDD, containing clock and data bits. To avoid a deadlock situation, input RDATA and WINDOW together. ## WDATA (Write Data) WDATA is the serial clock and data output to the FDD. #### WE (Write Enable) The WE output enables write data into the FDD. #### SYNC (VCO Sync) The SYNC output inhibits the VCO in the PLL when low, enables it when high. #### MFM (MFM Mode) The MFM output shows the VCO's operation mode. It is high for MFM, low for FM. #### SIDE (Head Select) Head 1 is selected when the SIDE output is 1 (high), head 0 is selected when SIDE is 0 (low). #### US<sub>0</sub>, US<sub>1</sub> (Unit Select 0, 1) The US<sub>0</sub> and US<sub>1</sub> outputs select up to 4 floppy disk drive units using an external decoder. #### PS<sub>0</sub>, PS<sub>1</sub> (Preshift 0, 1) The PS<sub>0</sub> and PS<sub>1</sub> outputs are the write precompensation request signals for MFM mode. They determine early, late, and normal times for WDATA shifting. | PS0 | PS1 | Shift<br>(MFM WDATA) | |-----|-----|----------------------| | 0 | 0 | Normal | | 0 | 1 | Late | | 1 | 0 | Early | | 1 | 1 | | ## **READY (Ready)** The READY input indicates that the FDD is ready to receive data. ### **HDLD** (Head Load) The HDLD output is the command which causes the read/write head in the FDD to contact the diskette. #### FLT/TRK0 (Fault/Track 0) In the read/write mode, the FLT input detects FDD fault conditions. In the seek mode, TRK0 indicates track 0 head position. # WPRT/2SIDE (Write Protect/Two Side) In the read/write mode, the WPRT input senses write protected status (at the drive or media.) In the seek mode, 2SIDE senses two-sided media. ## FLTR/STEP (Fault Reset/Step) In the read/write mode, the FLTR output resets the fault flip-flop in the FDD. In the seek mode, STEP outputs step pulses to move the head to another cylinder. A fault reset pulse is issued at the beginning or each Read or Write command prior to the HDLD signal. ## LCT/DIR (Low Current/Direction) In the read/write mode, the LCT output indicates that the R/W head is positioned at cylinder 42 or greater. In the seek mode, the DIR output determines the direction the head will move in when it receives a step pulse. If DIR is 0, seeks are performed in the outward direction; DIR is 1, seeks are performed in the inward direction. #### RW/SEEK (Read/Write/Seek) The RW/SEEK output specifies the read/write mode when low, and the seek mode when high. ## GND (Ground) Ground. #### V<sub>CC</sub> (+5 V) +5 V power supply. #### **Block Diagram** #### **Absolute Maximum Ratings** $T_A = 25$ °C | Power supply voltage, V <sub>CC</sub> | -0.5 to +7 V | | |-----------------------------------------|-----------------|--| | Input voltage, V <sub>I</sub> | -0.5 to +7 V | | | Output voltage, V <sub>0</sub> | -0.5 to +7 | | | Operating temperature, T <sub>OPT</sub> | -10°C to +70°C | | | Storage temperature, T <sub>STG</sub> | -65°C to +150°C | | Comment: Exposing the device to stresses above those listed in the Absolute Maximum Ratings could cause permanent damage. The device should not be operated under conditions outside the limits described in the operational sections of this specification. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **DC Characteristics** $T_A = -10$ °C to +70 °C, $V_{CC} = +5$ V ± 10 % | | | _ | Limite | , | | Test | |---------------------------------------|---------------------|------|--------|---------------------|----------|------------------------------------| | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | | Input voltage<br>low | VIL | -0.5 | | +0.8 | ٧ | | | Input voltage<br>high | V <sub>IH</sub> | 2.0 | | V <sub>CC</sub> +0. | 5 V | | | Output voltage low | V <sub>OL</sub> | | | 0.45 | ٧ | $I_{OL} = 2.0 \text{mA}$ | | Output voltage<br>high | V <sub>0H</sub> | 2.4 | | V <sub>CC</sub> | ٧ | $I_{OH} = -200 \mu A$ | | Input voltage<br>low (CLK +<br>WCLK) | V <sub>IL</sub> (Φ) | -0.5 | | 0.65 | ٧ | | | Input voltage<br>high<br>(CLK + WCLK) | V <sub>IH</sub> (Φ) | 2.4 | | V <sub>CC</sub> +0. | 5 V | | | Supply current (V <sub>CC</sub> ) | <sup>1</sup> cc | | | 150<br>140 | mA<br>mA | μPD765AC2<br>μPD765B | | Input load<br>current high | ILIH | | | 10 | μΑ | $V_{1N} = V_{CC}$ | | Input load<br>current low | LIL | | | - 10 | μΑ | V <sub>IN</sub> = 0 V | | Output leakage<br>current high | loh | | | 10 | μΑ | V <sub>OUT</sub> = V <sub>CC</sub> | | Output leakage<br>current low | ILOL | | | -10 | μΑ | $V_{OUT} = +0.45$ | #### Capacitance $T_A = 25$ °C, $f_C = 1$ MHz, $V_{CC} = 0$ V | | | | Limits | | | Test | |-------------------------|---------------------|-----|--------|-----|------|------------| | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | | Input clock capacitance | C <sub>IN</sub> (Φ) | | | 20 | pF | (Note 1) | | Input<br>capacitance | C <sub>1N</sub> | | | 10 | pF | (Note 1) | | Output capacitance | C <sub>OUT</sub> | | | 20 | pF | (Note 1) | #### Note: (1) All pins except pin under test tied to AC ground. # DIFFERENCES BETWEEN $\mu$ PD765A AND $\mu$ PD765B The $\mu$ PD765B is a functionally enhanced version of the $\mu$ PD765A. Differences are explained below. # Overrun Bit [OR] In $\mu$ PD765A, when executing a read- or write-type command (except READ ID and SCAN types), the result status OR bit is not set if there is an overrun on the final byte of a sector. An improvement in the $\mu$ PD765B allows it to set the OR bit in any situation. #### **DRQ Reset** When an overrun occurs, the $\mu$ PD765A needs $\overline{DACK}$ input to reset DRQ. If $\overline{DACK}$ is not available, an external DMA controller continues to operate even after the FDC enters the R-Phase (Result Phase), and stored result status may be transferred accidentally as ordinary data. On the other hand, the $\mu$ PD765B resets DRQ automatically just before the R-Phase entry and independent of the DACK input. See AC Characteristics for DRQ reset timing. # **Clock Synchronization** The $\mu$ PD765B does not require synchronization between the CLK and WCLK inputs. #### **Version Command** The Version command distinguishes the $\mu$ PD765B from other devices. The ST0 response to the Version command is: | Part No. | ST0 Value | |----------|-----------| | μPD765A | 80H | | μPD765B | 90H | # **AC Characteristics** $T_A = -10 \text{ to } +70 \text{ °C}; V_{CC} = +5 \text{ V} \pm 10\%$ | Parameter | Symbol | Min | Typ (1) | Max | Unit | Conditions | |--------------------------------------------------|------------------|-------------------|---------|-----------------------------------------------|-------------|-------------------------------------| | Clock period | ФСҮ | 120 | 125 | 500 | nş | 8-MHz CLK | | | | 240 | 250 | 500 | ns | 4-MHz CLK | | Clock active<br>(high, low) | <b>φ</b> 0 | 40 | | | ns | | | Clock rise<br>time | ΦR | | | 20 | ns | | | Clock fall<br>time | ФЕ | | | 20 | ns | | | A <sub>0</sub> , CS, DACK<br>setup time to RD↓ | t <sub>AR</sub> | 0 | | | ns | | | A <sub>0</sub> , CS, DACK<br>hold time from RD 1 | t <sub>RA</sub> | 0 | | | ns | | | RD width | t <sub>RR</sub> | 200 | | | ns | | | Data access time<br>from RD ↓ | t <sub>RD</sub> | | | 140 | ns | $C_L = 100 \text{ pF}$ | | DB to float delay time from RD 1 | t <sub>DF</sub> | 10 | | 85 | ns | | | A <sub>0</sub> , CS, DACK<br>setup time to WR ↓ | t <sub>AW</sub> | 0 | | | ns | | | A <sub>0</sub> , CS, DACK hold time to WR † | t <sub>WA</sub> | 0 | | | ns | | | WR width | t <sub>WW</sub> | 200 | | | ns | | | Data setup time to WR 1 | t <sub>DW</sub> | 100 | | | ns | | | Data hold time from WR 1 | twp | 0 | | | ns | | | INT delay time from | t <sub>Ri</sub> | | | 2φ <sub>CY</sub><br>+ φ <sub>0</sub><br>+ 135 | ns | Non-DMA<br>mode | | INT delay time from WR 1 | t <sub>WI</sub> | | - | 2φ <sub>CY</sub><br>+ φ <sub>0</sub><br>+ 135 | | _ | | DRQ cycle time | tMCY | 13 | | | μS | $\phi_{\text{CY}} = 125$ ns (Note 4 | | DACK ↓ → DRQ ↓ delay | t <sub>AM</sub> | | | 140 | ns | | | DRQ ↑ → DACK ↓ delay | t <sub>MA</sub> | 200 | | | ns | $\phi_{\text{CY}} = 125$ ns (Note 4 | | DACK width | t <sub>AA</sub> | 2 <b>φ</b> 0 + 1! | | | ns | | | TC width | t <sub>TC</sub> | 1 | | | φc\ | ′ | | Reset width | t <sub>RST</sub> | 14 | | | ΦCY | · | | DRQ ↓ → INT<br>response time | t <sub>MI</sub> | 60 | | 77 | <b>Φ</b> C1 | μPD765B<br>only | | INT → DACK ineffective | t <sub>IA</sub> | | | 1 | φc | ť | | Parameter | Symbol | Min 1 | Гур (1) | Max | Unit | Conditions | |---------------------------------------------|------------------|----------------------|---------|-------------|-------------|------------------------------| | WCLK cycle time | t <sub>CY</sub> | | 16 | | <b>Ф</b> СY | MFM = 0 | | | | | 8 | | <b>Φ</b> CY | MFM = 1 | | WCLK active time<br>(high) | t <sub>0</sub> | 80 | 250 | 350 | ns | Note 4 | | CLK ↑ → WCLK ↓<br>delay | t <sub>CWL</sub> | 0 | | <b>\$</b> 0 | ns | μPD765AC2<br>only | | WCLK, RDATA and<br>WINDOW rise time | t <sub>R</sub> | | | 20 | ns | | | WCLK, RDATA and<br>WINDOW fall time | t <sub>F</sub> | | | 20 | ns | | | Preshift delay time<br>from WCLK 1 | t <sub>CP</sub> | 20 | | 100 | ns | | | WCLK ↑ → WE ↑<br>delay | tcwe | 20 | - | 100 | ns | | | WDATA delay time<br>from WCLK 1 | t <sub>CD</sub> | 20 | | 100 | ns | | | RDATA active time (high) | t <sub>RDD</sub> | 40 | | | ns | | | Window cycle time | twcy | | 2 | | μS | MFM = 0 | | | | | 1_ | | μS | MFM = 1 | | Window hold time<br>from RDATA | t <sub>RDW</sub> | 15 | | | ns | | | Window setup time to RDATA | twrd | 15 | | | ns | | | US <sub>0, 1</sub> setup time<br>to SEEK 1 | tus | 12 | | | μS | 8-MHz CLK<br>Notes 4, 5 | | SEEK setup time<br>to DIR | t <sub>SD</sub> | 7 | | | μS | | | Direction setup time to step 1 | tost | 1.0 | | | μS | _ | | US <sub>0, 1</sub> hold time<br>from step 1 | t <sub>STU</sub> | 5.0 | | | μS | | | Step active time (high) | t <sub>STP</sub> | 6 | 7 | 8 | μS | Notes 4, 5<br>_ | | Step cycle time | tsc | 33 | Note: | 2 Note 2 | μS | _ | | Fault reset active time (high) | t <sub>FR</sub> | 8.0 | | 10 | μS | | | Write data width | twod | t <sub>0</sub><br>50 | | | ns | | | US <sub>0, 1</sub> hold time<br>after seek | t <sub>SU</sub> | 15 | | | μS | 8-MHz CLI<br>Notes 3, 4<br>5 | | SEEK hold time from DIR | tos | 30 | | | μS | 8-MHz CL<br>Notes 4, 5 | | DIR hold time<br>after step | tstd | 24 | | | μS | | | Index pulse width | tIDX | 4 | | | ΦС | γ | # **AC Characteristics (cont)** | | | • | • | | | | |---------------------------------------------|------------------|-----|---------|-----|------|---------------------| | Parameter | Symbol | Min | Typ (1) | Max | Unit | Conditions | | RD ↓ delay from DRQ | t <sub>MR</sub> | 800 | | | ns | 8-MHz CLK<br>Note 4 | | WR ↓ delay<br>from DRQ | t <sub>MW</sub> | 250 | - | | ns | - | | WR 1 or RD 1<br>response time<br>from DRQ 1 | t <sub>MRW</sub> | - | | 12 | μS | - | #### Notes: - (1) Typical values for $T_A=25\,^{\circ}\text{C}$ and nominal supply voltage. - (2) Undersoftware control. The range is from 1 ms to 16 ms at 8-MHz clock period, and 2 ms to 32 ms at 4-MHz clock period. - (3) When one device is executing a SEEK operation, SENSE DRIVE STATUS is executed on another device. - (4) Double these values for a 4-MHz clock period. - (5) The drive side rating has a variance of -50 ns from the minimum value. # **Timing Waveforms** #### **Processor Read Operation** # **Processor Write Operation** # **Timing Waveforms (Cont)** # Data Input Waveform for AC Test (Except CLK, WCLK) # Clock (WCLK, CLK) Input Waveform for AC Test #### Clock #### **DMA Operation** ## **FDD Write Operation** Early Invalid # Seek Operation # Overrun Operation (µPD765B Only) ## **FLT Reset** # **FDD Read Operation** #### **Terminal Count** #### Reset # NEC #### **Timing Waveforms (Cont)** #### Write Clock Index #### **Internal Registers** The $\mu$ PD765A/ $\mu$ PD765B contains two registers which may be accessed by the main system processor: a status register and a data register. The 8-bit main status register contains the status information of the FDC, and may be accessed at any time. The 8-bit data register (which actually consists of four registers, ST0-ST3, in a stack with only one register presented to the data bus at a time), stores data, commands, parameters, and FDD status information. Data bytes are read out of, or written into, the data register in order to program or obtain the results after a particular command (table 3). Only the status register may be read and used to facilitate the transfer of data between the processor and $\mu$ PD765A/ $\mu$ PD765B. The relationship between the status/data registers and the signals $\overline{RD}$ , $\overline{WR}$ , and $A_0$ is shown in table 1. Table 1. Status/Data Register Addressing | A <sub>0</sub> | RD | WR | Function | |----------------|----|----|---------------------------| | 0 | 0 | 1 | Read main status register | | 0 | 1 | 0 | Illegal | | 0 | 0 | 0 | Illegal | | 1 | 0 | 0 | Illegal | | 1 | 0 | 1 | Read from data register | | 1 | 1 | 0 | Write into data register | The bits in the main status register are defined in table 2. Table 2. Main Status Register | | Pin | | |-----------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | Name | Function | | DB <sub>0</sub> | D <sub>O</sub> B<br>(FDD 0 Busy) | FDD number 0 is in the seek mode. If any of the D <sub>n</sub> B bits is set FDC will not accept read or write command. | | DB <sub>1</sub> | D <sub>1</sub> B<br>(FDD 1 Busy) | FDD number 1 is in the seek mode. If any of the $D_nB$ bits is set FDC will not accept read or write command. | | DB <sub>2</sub> | D <sub>2</sub> B<br>(FDD 2 Busy) | FDD number 2 is in the seek mode. If any of the D <sub>n</sub> B bits is set FDC will not accept read or write command. | | DB <sub>3</sub> | D <sub>3</sub> B<br>(FDD 3 Busy) | FDD number 3 is in the seek mode. If any of the D <sub>n</sub> B bits is set FDC will not accept read or write command. | | DB <sub>4</sub> | CB<br>(FDC Busy) | A Read or Write command is in process. FDC will not accept any other command. | | DB <sub>5</sub> | EXM<br>(Execution Mode) | This bit is set only during execution phase in non-DMA mode. When DB <sub>5</sub> goes low, execution phase has ended and result phase has started. It operates only during non-DMA mode of operation. | | DB <sub>6</sub> | DIO<br>(Data Input / Output) | Indicates direction of data transfer between FDC and data register. If DIO = 1, then transfer is from data register to the processor. If DIO = 0, then transfer is from the processor to data register. | | DB <sub>7</sub> | RQM<br>(Request for Master) | Indicates data register is ready to send or receive data to or from the processor. Both bits DIO and ROM should be used to perform the hand-shaking functions of "ready" and "direction" to the processor. | The DIO and RQM bits in the status register indicate when data is ready and in which direction data will be transferred on the data bus. See figure 1. Figure 1. DIO and RQM Table 3. Status Register Identification | | Pin | | | | | | | |---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | No. | Name | Function | | | | | | | Status Reç | jister O | | | | | | | | D <sub>7</sub> , D <sub>6</sub> | IC<br>(Interrupt Code) | $D_7 = 0$ and $D_6 = 0$<br>Normal termination of command, (NT).<br>Command was completed and properly executed. | | | | | | | | | $D_7$ = 0 and $D_6$ = 1<br>Abnormal termination of command, (AT).<br>Execution of command was started but<br>was not successfully completed. | | | | | | | | | $D_7 = 1$ and $D_6 = 0$<br>Invalid command issue, (IC). Command which was issued was never started. | | | | | | | | | $D_7$ = 1 and $D_6$ = 1<br>Abnormal termination because during<br>command execution the ready signal from<br>FDD changed state. | | | | | | | D <sub>5</sub> | SE<br>(Seek End) | When the FDC completes the Seek command, this flag is set to 1 (high). | | | | | | | D <sub>4</sub> | EC If a fault signal is received from the (Equipment Check) if the track 0 signal fails to occur step pulses (Recalibrate Comman this flag is set. | | | | | | | | D <sub>3</sub> | NR<br>(Not Ready) | When the FDD is in the not-ready state an a Read or Write command is issued, thi flag is set. If a Read or Write command i issued to side 1 of a single-sided drive then this flag is set. | | | | | | | D <sub>2</sub> | HD<br>(Head Address) | This flag is used to indicate the state of the head at interrupt. | | | | | | | D <sub>1</sub> | US <sub>1</sub><br>(Unit Select 1) | This flag is used to indicate a drive un number at interrupt. | | | | | | | D <sub>0</sub> | US <sub>0</sub><br>(Unit Select 0) | This flag is used to indicate a drive tin number at interrupt. | | | | | | | Status R | egister 1 | | | | | | | | D <sub>7</sub> | EN<br>(End of Cylinder) | When the FDC tries to access a sector by<br>yond the final sector of a cylinder, this fla<br>is set. | | | | | | | D <sub>6</sub> | | Not used. This bit is always 0 (low). | | | | | | | D <sub>5</sub> | DE<br>(Data Error) | When the FDC detects a CRC(1) error in a ther the ID field or the data field, this flag set. | | | | | | | D <sub>4</sub> | OR<br>(Overrun) | If the FDC is not serviced by the host sy<br>tem during data transfers within a certa<br>time interval, this flag is set. | | | | | | | D <sub>3</sub> | | Not used. This bit is always 0 (low). | | | | | | Table 3. Status Register Identification (cont) | | Pin | _ | |----------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | Name | Function | | Status Re | gister 1 (cont) | | | D <sub>2</sub> | ND<br>(No Data) | During execution of Read Data, Read De-<br>leted Data, Write Data, Write Deleted Data<br>or Scan command, if the FDC cannot find<br>the sector specified in the IDR(2) Register,<br>this flag is set. | | | | During execution of the Read ID command, if the FDC cannot read the ID field without an error, then this flag is set. | | | | During execution of the Read Diagnostic command, if the starting sector cannot be found, then this flag is set. | | D <sub>1</sub> | NW<br>(Not Writable) | During execution of Write Data, Write De-<br>leted Data or Write ID command, if the FDC<br>detects a write protect signal from the<br>FDD, then this flag is set. | | D <sub>0</sub> | MA<br>(Missing Address<br>Mark) | This bit is set if the FDC does not detect the IDAM before 2 index pulses. It is also set if the FDC cannot find the DAM or DDAM after the IDAM is found, MD bit of ST2 is also set at this time. | | Status Ro | egister 2 | | | D <sub>7</sub> | | Not used. This bit is always 0 (low). | | D <sub>6</sub> | CM<br>(Control Mark) | During execution of the Read Data or Scan<br>command, if the FDC encounters a sector<br>which contains a deleted data address<br>mark, this flag is set. Also set if DAM is<br>found during Read Deleted Data. | | D <sub>5</sub> | DD<br>(Data Error in<br>Data Field) | If the FDC detects a CRC error in the data field then this flag is set. | | D <sub>4</sub> | WC<br>(Wrong Cylinder) | This bit is related to the ND bit, and when the contents of C(3) on the medium is different from that stored in the IDR, this flag is set. | | D <sub>3</sub> | SH<br>(Scan Equal Hit) | During execution of the Scan command, if<br>the condition of "equal" is satisfied, this<br>flag is set. | | D <sub>2</sub> | SN<br>(Scan Not Satisfied) | During execution of the Scan command, if<br>the FDC cannot find a sector on the cylin-<br>der which meets the condition, then this<br>flag is set. | | D <sub>1</sub> | BC<br>(Bad Cylinder) | This bit is related to the ND bit, and when<br>the contents of C on the medium is differ-<br>ent from that stored in the IDR and the con-<br>tents of C is FFH, then this flag is set. | | D <sub>0</sub> | MD<br>(Missing Address<br>Mark in Data Field) | When data is read from the medium, if the<br>FDC cannot find a data address mark or<br>deleted data address mark, then this flag<br>is set. | Table 3. Status Register Identification (cont) | | Pin | | | | | | | |----------------|------------------------------------|-------------------------------------------------------------------------------------|--|--|--|--|--| | No. | Name | Function | | | | | | | Status Re | egister 3 | | | | | | | | D <sub>7</sub> | FT<br>(Fault) | This bit is used to indicate the status of the fault signal from the FDD. | | | | | | | D <sub>6</sub> | WP<br>(Write Protected) | This bit is used to indicate the status of the write protected signal from the FDD. | | | | | | | D <sub>5</sub> | RY<br>(Ready) | This bit is used to indicate the status of the ready signal from the FDD. | | | | | | | D <sub>4</sub> | T0<br>(Track 0) | This bit is used to indicate the status of the track 0 signal from the FDD. | | | | | | | D <sub>3</sub> | TS<br>(Two-Side) | This bit is used to indicate the status of the two-side signal from the FDD. | | | | | | | D <sub>2</sub> | HD<br>(Head Address) | This bit is used to indicate the status of the side select signal to the FDD. | | | | | | | D <sub>1</sub> | US <sub>1</sub><br>(Unit Select 1) | This bit is used to indicate the status of the unit select 1 signal to the FDD. | | | | | | | D <sub>0</sub> | US <sub>0</sub><br>(Unit Select 0) | This bit is used to indicate the status of the unit select 0 signal to the FDD. | | | | | | #### Note: - (1) CRC = Cyclic Redundancy Check - (2) IDR = Internal Data Register - (3) Cylinder (C) is described more fully in the Command Symbol Description. # **Command Sequence** Command Dhage: The $\mu$ PD765A/ $\mu$ PD765B is capable of performing 15 different commands. Each command is initiated by a multibyte transfer from the processor, and the result after execution of the command may also be a multibyte transfer back to the processor. Because of this multibyte interchange of information between the $\mu$ PD765A/ $\mu$ PD765B and the processor, it is convenient to consider each command as consisting of three phases: | rnase: | tion from the processor. | |------------------|-------------------------------------------------------------------------------------------------------------------| | Execution Phase: | The FDC performs the operation it was instructed to do. | | Result Phase: | After completion of the operation, status and other housekeeping information are made available to the processor. | The FDC receives all information re- Table 4 shows the required preset parameters and results for each command. Most commands require 9 command bytes and return 7 bytes during the result phase. The "W" to the left of each byte indicates a command phase byte to be written, and an "R" indicates a result byte. The definitions of other abbriviations used in table are given in the Command Symbol Description table. #### **Command Symbol Description** | Name | Function | | | | | | | |----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | A <sub>0</sub><br>(Address Line 0) | $A_0$ controls selection of main status registe $(A_0 = 0)$ or data register $(A_0 = 1)$ . | | | | | | | | C<br>(Cylinder Number) | C stands for the current/selected cylinde (track) numbers 0 through 76 of the medium. | | | | | | | | D<br>(Data) | D stands for the data pattern which is going to be written into a sector during WRITE ID operation. | | | | | | | | D <sub>7</sub> -D <sub>0</sub><br>(Data Bus) | 8-bit data bus, where $D_7$ stands for a mos significant bit, and $D_0$ stands for a leas significant bit. | | | | | | | | DTL<br>(Data Length) | When N is defined as 00, DTL stands for the data<br>length which users are going to read out or write<br>into the sector. | | | | | | | | EOT<br>(End of Track) | EOT stands for the final sector number on a cylin-<br>der. During read or write operations, FDC will stop<br>data transfer after a sector number equal to EOT. | | | | | | | | GPL<br>(Gap Length) | GPL stands for the length of gap 3. During Read / Write commands this value determines the number of bytes that VCO sync will stay low after two CRC bytes. During Format command it determines the size of gap 3. | | | | | | | | H<br>(Head Address) | H stands for the logical head number 0 or 1, as specified in ID field. | | | | | | | | HD<br>(Head) | HD stands for a the physical head number 0 or 1 and controls the polarity of pin 27. (H = HD in all command words.) | | | | | | | | HLT<br>(Head Load Time) | HLT stands for the head load time in the FDD (2 to 254 ms in 2 ms increments). | | | | | | | | HUT<br>(Head Unload Time) | HUT stands for the head unload time after a Read or Write operation has occurred (16 to 240 ms in 16 ms increments). | | | | | | | | MF<br>(FM or MFM Mode) | If MF is low, FM mode is selected, and if it is high, MFM mode is selected. | | | | | | | | MT<br>(Multitrack) | IF MT is high, a multitrack operation is per-<br>formed. If MT = 1 after finishing read / write oper-<br>ation on side 0, FDC will automatically start<br>searching for sector 1 on side 1. | | | | | | | | N<br>(Number) | N stands for the number of data bytes written in a sector. | | | | | | | | NCN<br>(New Cylinder Number) | NCN stands for a new cylinder number which is going to be reached as a result of the seek operation; desired position of head. | | | | | | | | ND<br>(Non-DMA Mode) | ND stands for operation in the non-DMA mode. | | | | | | | | PCN<br>(Present Cylinder Number) | PCN stands for the cylinder number at the completion of Sense Interrupt Status command, position of head at present time. | | | | | | | | R<br>(Record) | R stands for the sector number which will be read or written. | | | | | | | | R / W<br>(Read / Write) | R/W stands for either Read (R) or Write (W) signal. | | | | | | | | SC<br>(Sector) | SC indicates the number of sectors per cylinder. | | | | | | | | SK<br>Skip) | SK stands for skip deleted data address mark. | | | | | | | # **Command Symbol Description (cont)** | Name | Function | | | | | | | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | SRT<br>(Step Rate Time) | SRT stands for the stepping rate for the FDD (1 to 16 ms in 1 ms increments). Stepping rate applies to all drives (FH=1ms, EH=2 ms, etc.). | | | | | | | | ST0-ST3<br>(Status 0-3) | ST0–ST3 stands for one of four registers which store the status information after a command has been executed. This information is available during the result phase after command execution. These registers should not be confused with the main status register (selected by $A_0\!=\!0)$ . ST0–ST3 may be read only after a command has been executed and contains information relevant to that particular command . | | | | | | | # Command Symbol Description (cont) | Name | Function | |----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STP | During a scan operation, if STP=1, the data in contiguous sectors is compared byte by byte with data sent from the processor (or DMA); and if STP=2, then alternate sectors are read and compared. | | US <sub>0</sub> , US <sub>1</sub><br>(Unit Select) | US stands for a selected drive number 0 or $-3$ . | # Table 4. Instruction Set (Notes 1, 2) | | | | | I | nstruct | ion Cod | | | | | |-------------------|-----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|---------------------------------------------------------------| | Phase | R/W | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | Remarks | | Read Data | | | | | | | | | | | | Command | W | MT | MF | SK | 0 | 0 | 1 | 1 | 0 | Command codes | | | W | Х | Χ | X | Χ | Χ | HD | $US_1$ | $US_0$ | (Note 3) | | | W | | | | ( | C | | | | Sector ID information prior to command execution. The 4 bytes | | | W | | | | | | | | | are compared against header on floppy disk. | | | W | - | | | | R | | | <del></del> | | | | W | - | | | | N | | | | | | | W | | | | | | | | | | | | W | - | | | — G | PL | | | | | | | W | | | | — D | TL | | | <b>-</b> | | | Execution | | | | | | | | | | Data transfer between the FDD and main system | | Result | R | - | | | S | TO | | | - | Status information after command execution | | | R | - | | | s | T1 — | | | | | | | R | - | | | — S | T2 | | | <b></b> | | | | R | | | | | C | | | | Sector ID information after command execution | | | R | - | | | | н — | | | | | | | R | 4 | | | | R | | | | | | | R | - | | | | N | | | | | | Read Deleted Data | | | | | | | | | | | | Command | W | MT | MF | SK | _ | 1 | 1 | 0 | 0 | Command codes | | | W | Х | Χ | Х | | Х | | $US_1$ | $US_0$ | | | | W | - | | | | c — | | | | Sector ID information prior to command execution. The 4 byte | | | W | - | | | | н — | | | | are compared against header on floppy disk. | | | W | • | | | | R | | | - | | | | W | 4 | | | | N | | | | | | | W | * | | | E | .OT — | | | | | | | W | 4 | | | —— G | iPL — | | | | | | | W | - | | | C | )TL — | | | | | | Execution | | | | | | | | | | Data transfer between the FDD and main system | | Result | R | | | | | | | | | Status information after command execution | | | R | - | | | 5 | ST1 | | | | | | | R | | | | S | T2 — | | | | | | | R | - | | | | c — | | | | Sector ID information after command execution | | | R | - | | | | н — | | | | | | | R | | | | | | | | | | | | R | | | | | k i | | | _ | | #### Note: - (1) Symbols used in this table are described at the end of this section. - (2) A<sub>0</sub> should equal 1 for all operations. - (3) X = Don't care, usually made to equal 0. Table 4. Instruction Set (Notes 1, 2) (cont) | | | | | l | Instructi | ion Cod | le | | | | |-------------------|--------|----------------|----------------|----------------|----------------|----------------|----------------|-----------------|-----------------|---------------------------------------------------------------| | Phase | R/W | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>O</sub> | Remarks | | Write Data | | | | | | | | | | | | Command | W | MT | MF | 0 | 0 | 0 | 1 | 0 | 1 | Command codes | | | W | Х | X | Х | Χ | Χ | HD | US <sub>1</sub> | $US_0$ | | | | W | - | | | ( | · | | | | Sector ID information prior to command execution. The 4 bytes | | | W | - | | | t | | | | | are compared against header on floppy disk. | | | W | * | | | | | | | | | | | W | <b></b> | | | —— N | \ | | | | | | | W | - | | | — F( | )1 —— | | | <b>→</b> | | | | W<br>W | - | | | —— GF<br>—— D1 | 'L | | | | | | Cupautian | | | | | U | L | - | | | Data - (-1-1-1-1-1-1-1-1-1-1-1-1-1-1-1-1-1-1 | | Execution | | | | | | | | | | Data transfer between the main system and FDD | | Result | R | | | | ST | 0 | | | | Status information after command execution | | | R | • | | | S1 | [1 — | | | | | | | R | * | | | — ST | 2 — | | | | 0 1 15:4 11 11 | | | R<br>R | - | | | ( | ; — | | | | Sector ID information after command execution | | | n<br>R | | | | г | ) | | | | | | | R | | | | [ | ì | | | | | | Write Deleted Dat | la | | | | | | | | | | | Command | W | MT | MF | 0 | 0 | 1 | 0 | 0 | 1 | Command codes | | Command | W | X | X | Х | _ | X | HD | US <sub>1</sub> | US <sub>0</sub> | Command codes | | | w | | | | | | | | | Sector ID information prior to command execution. The 4 bytes | | | w | <b>4</b> | | | — ( | í — | | | · | are compared against header on floppy disk. | | | ŵ | 4 | | | | | | | | are compared against neader on noppy disk. | | | W | - | | | N | i | | | | | | | W | 4 | | | FC | )T | | | | | | | W | 4 | | | —— GF | ) -— | | | | | | | W | - | | | D1 | <u> L — </u> | | | | | | Execution | | | | | | | | | | Data transfer between the FDD and main system | | Result | R | - | | | ST | 0 | | | | Status information after command execution | | | R | - | | | \$1 | 1 | | | | | | | R | - | | | — ST | 2 — | | | <b></b> | | | | R | - | | | <u> </u> | ; | | | | Sector ID information after command execution | | | R | ◄ | ···· | | — F | | | | | | | | R | - | | | —— F | | | | | | | | R | | | | N | | | | | | | Read Diagnostic | | | | | | | | | | | | Command | W | 0 | MF | SK | 0 | | 0 | 1 | 0 | Command codes | | | W | Х | Χ | Χ | Х | X | HD | $US_1$ | US <sub>0</sub> | 0 1 10 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | W<br>W | - | | | — C | | | | | Sector ID information prior to command execution | | | W | - | | | F | | | | | | | | W | _ | | | | | | | | | | | w | - | | | — EC | T | | | | | | | w | - | | | GE | ,,<br>,, | | | | | | | w | - | | | DT | ĭ — | | | | | | Execution | | | | | | | | | | Data transfer between the FDD and main system. FDC reads all | | Extendition | | | | | | | | | | data fields from index hole to EOT. | | Result | R | - | | | ST | 0 — | | | | Status information after command execution | | | R | ◄ | | | — st<br>— st | ·1 — | | *** | - | Statessdion ditor commune changing | | | R | <del></del> | | | — st | 2 | | | - | | | | R | 4 | | | C | | | | | Sector ID information after command execution | | | R | • | | | Н | · — | | | | | | | R | - | | | F | | | | | | | | R | | | | — N | | | | <b>→</b> | | Table 4. Instruction Set (Notes 1, 2) (cont) | | | | | l | nstruct | ion Cod | le | | | | |------------------|--------|----------------|----------------|----------------|----------------|----------------|----------------|-----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Phase | R/W | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | Do | Remarks | | Read ID | | | | | | | | | | | | Command | W | 0 | MF | 0 | 0 | 1 | 0 | 1 | 0 | Command codes | | | W | X | X | X | X | Х | HD | US <sub>1</sub> | US <sub>0</sub> | The first of the state s | | Execution | | | | | | | | | | The first correct ID information on the cylinder is stored in data register. | | Result | R | - | | | — s | T0 — | | | - | Status information after command execution | | | R | - | | | — s | T1 — | | | | | | | R | - | | | S | 12 — | | | | Sector ID information read during execution phase from floppy | | | R | • | | | | U | | | | disk. | | | R | - | | | | n — | _ | | | UISK. | | | R<br>R | - | | | | Ň — | | | | | | Write ID [Format | | | | | | | | | | | | Command | W | 0 | MF | 0 | 0 | 1 | 1 | 0 | 1 | Command codes | | | W | Χ | Χ | X | | Χ | HD | | $US_0$ | | | | W | • | | _ | | N | | | | Bytes / sector | | | W | • | | | ! | sc — | | | | Sectors / track | | | W | 4 | | | — ( | iPL — | | | | Gap 3<br>Filler byte | | | W | | | | | U — | | | | | | Execution | | | | | | | | | | FDC formats an entire track. | | Result | R | • | | | 5 | ST0 — | | | | Status information after command execution | | | R | ◄ | | | <u> </u> | SI1 — | | - " | | | | | R | - | | | — : | 512 — | | | | In this case, the ID information has no meaning | | | R<br>R | 4 | | | | ι — | | | | III tills case, the ib information has no mouning | | | R<br>R | | | | | R | | | | | | | R | 4 | | | | N | | | | | | Scan Equal | | | | | | - | | | | | | Command | W | MT | MF | SK | 1 | 0 | 0 | 0 | 1 | Command codes | | •••••• | W | Χ | Χ | X | Χ | Χ | HD | $US_1$ | | | | | W | - | | | | c | | | | Sector ID information prior to command execution | | | W | • | | | | H — | | | | | | | W | - | | | | R | | | | | | | W | 4 | | | | N | | | | | | | W | - | | | | EUI - | | | | | | | W<br>W | 4 | | | | OFL —<br>STP — | | | | | | Execution | | | | | | | | | | Data compared between the FDD and main system | | Result | R | | | | | STO — | | | - | Status information after command execution | | Hosait | R | | | | | ST1 | | | | | | | R | - | | | | ST2 — | | | | | | | R | | | | | C — | | | - | Sector ID information after command execution | | | R | 4 | | | | н | | | | | | | R | * | | | | R — | | | | | | | R | | | | | N — | | | | | ### Note: - (1) Symbols used in this table are described at the end of this section. - (2) A<sub>0</sub> should equal 1 for all operations. (3) X = Don't care, usually made to equal 0. Table 4. Instruction Set (Notes 1, 2) (cont) | | _ | | | | Instruct | ion Co | de | | | · ··- | |-----------------------|--------|----------------|----------------|----------------|----------------|----------------|----------------|-----------------|-----------------|---------------------------------------------------------------| | Phase | R/W | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | Remarks | | Scan Low or Equal | | | | | | | | | | | | Command | W | MT | MF | SK | 1 | 1 | 0 | 0 | 1 | Command codes | | | W | Χ | Χ | Χ | Χ | Χ | HD | $US_1$ | $US_0$ | | | | W | - | | | | <u> </u> | | | - | Sector ID information prior to command execution | | | W | _ | | | | H | | | | | | | w | - | | | | v — | | | | | | | W | - | | | Ei | | | | | | | | W | <del></del> | | | GI | PL — | | | | | | | W | - | | | S | TP — | | | | | | Execution | | | | | | | | | | Data compared between the FDD and main system | | Result | R | - | | | — s | | | | | Status information after command execution | | | R | • | | | S | | | | | | | | R<br>R | - | | | —— SI | [2 — | | | | Contar ID information offer assured assured | | | R | - | | | | | | | | Sector ID information after command execution | | | R | - | | | | ·<br> | | | | | | | R | - | | | I | ١ | | | | | | Scan High or Equal | | | | | | | | | | | | Command | W | MT | MF | SK | 1 | 1 | 1 | 0 | 1 | Command codes | | | W | X | Χ | Χ | Χ | Χ | HD | $US_1$ | $US_0$ | | | | W | 4 | | | | | | | | Sector ID information prior to command execution | | | W<br>W | 4 | | | F | | | | | | | | w | _ | | | | \ | | | | | | | ŵ | - | | | EC | | | | | | | | W | - | | | GF | 7L — | | | | | | | W | 4 | - | | S1 | ГР <u> </u> | | | | | | Execution | | | | | | | | | | Data compared between the FDD and main system | | Result | R | - | | | ST | 0 — | | | | Status information after command execution | | | R | • | | | S1 | [1 — | | | | | | | R | 4 | | | | 2 | | | - | | | | R<br>R | <b>4</b> | | | (<br>F | | | | | Sector ID information after command execution | | | R | 4 | | | F | | | | | | | | R | * | | | — · | | | | | | | Recalibrate | | | | | | | | | | | | Command | W | 0 | 0 | 0 | 0 | ŋ | 1 | 1 | 1 | Command codes | | | W | Х | X | Х | Х | X | 0 | US <sub>1</sub> | US <sub>0</sub> | | | Execution | | | | | | | | | | Head retracted to track 0 | | Sense Interrupt Statu | IS | | | | | | | | | | | Command | W | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | Command codes | | Result | R | • | | | ST | | | | | Status information about the FDC at the end of seek operation | | | R | - | | | PC | N | | | | | | Specify | | | | | | | | | | | | Command | W | 0 | 0 | _ 0 | 0 | 0 | 0 | _ 1 | 1 | Command codes | | | W | • | —- SR | Τ | | - | — н | JT — | ALD. | | | Sense Drive Status | VV | | | | - HLT - | | | | ND | | | | 18/ | | | | | | | | | | | Command | W<br>W | 0<br>X | 0<br>X | 0<br>X | 0<br>X | 0<br>X | 1<br>HD | 0 | 0 | Command codes | | Dogult | | | | | | | пυ | US <sub>1</sub> | US <sub>0</sub> | | | Result | R | - | | | ST | 3 | | | | Status information about FDD | Table 4. Instruction Set (Notes 1, 2) (cont) | | | | | ī | nstruct | ion Cod | е | | | | |-----------|-------------|----------------|----------------|----------------|----------------|----------------|----------------|------------------------------------------------|-----------------|-----------------------------------------------------| | Phase | R/W | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | Remarks | | Version | | | | | | | | | | | | Command | W | Х | Х | Х | 1 | 0 | 0 | 0 | 0 | Command codes | | Result | R | • | | | — s | го — | | 90H indicates 765B<br>80H indicates 765A / A-2 | | | | Seek | | | | | | | | | | | | Command | W<br>W<br>W | 0<br>X | 0<br>X | 0<br>X | 0<br>X<br>N | 1<br>X<br>CN — | 1<br>HD | 1<br>US <sub>1</sub> | US <sub>0</sub> | Command code | | Execution | | | | | | | | | | Head is positioned over proper cylinder on diskette | | Invalid | · · · · · · | | | | | | | | | | | Command | W | | | | - Invalid | l Codes | | | | Invalid Command codes (No op — FDC goes into state) | | Result | R | - | | | s | T0 — | | | | ST 0 = 80H | #### Note: - (1) Symbols used in this table are described at the end of this section. - (2) A<sub>0</sub> should equal 1 for all operations. - (3) X = Don't care, usually made to equal 0. # **System Configuration** Figure 2 shows an example of a system using a $\mu PD765A/B$ . Figure 2. System Configuration #### **Data Format** Figure 3 shows the data transfer format for the $\mu$ PD765A and $\mu$ PD765B in FM and MFM modes. Figure 4 shows VCO Sync timing. Figure 3. Data Format Figure 4. VCO Sync Timing