# UNISONIC TECHNOLOGIES CO., LTD

# **UR5512**

# LINEAR INTEGRATED CIRCUIT

# 2A DDR BUS TERMINATION REGULATOR

#### **DESCRIPTION**

The UR5512 is a linear regulator which provides up to 2 Amp bi-directional driving and sinking capability for DDR SDRAM bus terminator application. The output termination voltage tracks the reference voltage applied at V<sub>REF</sub> pin. A resistor divider connected to  $V_{\text{IN}}$ , GND and  $V_{\text{REF}}$  pins is used to force a reference voltage to  $V_{\text{REF}}$ pin.

The UR5512 contains a high-speed operational amplifier to provide excellent response to line/load transient. An active-low shutdown ( $V_{\text{REF}}$ ) pin provides Suspend to RAM (STR) functionality. Additional features include current limiting protection, on-chip thermal shut-down protection.

#### **FEATURES**

- \* DDR-II Termination Voltage applications
- \* Driving and sinking current up to 2A
- \* Low output voltage offset (within 20mV@±2A)
- \* Adjustable output voltage by external resistors
- \* Suspend to RAM (STR) functionality
- \* Current limiting protection
- \* Thermal protection
- \* Cost-effective and easy to use



\*Pb-free plating product number: UR5512L

### ORDERING INFORMATION

| Order        | Dookogo           | Docking |           |
|--------------|-------------------|---------|-----------|
| Normal       | Lead Free Plating | Package | Packing   |
| UR5512-SH2-R | UR5512L-SH2-R     | HSOP-8  | Tape Reel |
| UR5512-SH2-T | UR5512L-SH2-T     | HSOP-8  | Tube      |



www.unisonic.com.tw 1 of 7

# **■ PIN CONFIGURATIONS**



### **■** PIN DESCRIPTION

| PIN NAME   | PIN TYPE | PIN DESCRIPTION                                             |  |
|------------|----------|-------------------------------------------------------------|--|
| $V_{IN}$   | I        | Power input pin                                             |  |
| GND        | 0        | Ground pin                                                  |  |
| $V_{CNTL}$ | I        | Power input pin for internal control circuit                |  |
| $V_{REF}$  | I        | Reference voltage input and active-low shutdown control pin |  |
| $V_{OUT}$  | 0        | Output voltage pin                                          |  |

# **■ BLOCK DIAGRAM**



### ■ ABSOLUTE MAXIMUM RATINGS

| PARAMETER                         | SYMBOL           | RATING             | UNIT |
|-----------------------------------|------------------|--------------------|------|
| V <sub>CNTL</sub> Control Voltage | $V_{CNTL}$       | -0.2 ~ 7           | V    |
| V <sub>IN</sub> Supply Voltage    | $V_{IN}$         | -0.2 ~ 3.9         | V    |
| Power Dissipation                 | $P_D$            | Internally Limited | W    |
| Junction Temperature              | TJ               | +125               | °C   |
| Storage Temperature               | T <sub>STG</sub> | -40 ~ +150         | °C   |

Note Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

### ■ RECOMMENDED OPERATING CONDITIONS

| PARAMETER                                  |                   | RANGE                   | UNIT |
|--------------------------------------------|-------------------|-------------------------|------|
| V <sub>CNTL</sub> Control Voltage (Note 1) | V <sub>CNTL</sub> | 3.1 ~ 6                 | V    |
| V <sub>IN</sub> Supply Voltage             | V <sub>IN</sub>   | 1.2 ~ 3.5               | V    |
| V <sub>REF</sub> Input Voltage             | $V_{REF}$         | 0.85 ~ 1.75             | V    |
| V <sub>OUT</sub> Output Voltage (Note 2)   | V <sub>OUT</sub>  | V <sub>REF</sub> ± 0.02 | V    |
| V <sub>OUT</sub> Output Current            | l <sub>OUT</sub>  | -2 ~ +2                 | Α    |
| Junction Temperature                       | TJ                | 0 ~ +125                | °C   |

Note: 1. Please always keep  $V_{CNTL}$ - $V_{OUT}$ > 1.9V for good regulation.

2. The  $V_{\text{OUT}}$  tracks the  $V_{\text{REF}}$  with additional voltage offset and load regulation.

# **■ ELECTRICAL CHARACTERISTICS**

 $(V_{IN} = 1.8V, V_{CNTL} = 5V, V_{REFEN} = 0.5V_{IN}), T_A = 25^{\circ}C, unless otherwise specified)$ 

| VIII HOLY CHIE OLY THEILIN OLY                               | · · IIN/// - / -  |                                             |     |      |      |      |
|--------------------------------------------------------------|-------------------|---------------------------------------------|-----|------|------|------|
| PARAMETER                                                    | SYMBOL            | TEST CONDITIONS                             | MIN | TYP  | MAX  | UNIT |
| Input Current                                                |                   |                                             |     |      |      |      |
| Operation Current of V <sub>CNTL</sub>                       | I <sub>CNTL</sub> | I <sub>OUT</sub> = 0A                       |     | 2    | 4    | mA   |
|                                                              |                   | V <sub>REF</sub> =GND (Shutdown)            |     | 1.9  |      |      |
| Current into V <sub>REF</sub> Pin                            | I <sub>REF</sub>  | V <sub>REF</sub> =1.25V                     |     | 200  | 500  | nA   |
|                                                              |                   | V <sub>REF</sub> = GND (Shutdown)           |     | 20   | 40   | μA   |
| Standby Current                                              | I <sub>STB</sub>  | $V_{REF}$ < 0.2V, $R_{LOAD}$ = 180 $\Omega$ |     | 50   | 90   | μΑ   |
| Output Voltage                                               |                   |                                             |     |      |      |      |
| Output Voltage Offset (V <sub>OUT</sub> - V <sub>REF</sub> ) | Vos               | I <sub>OUT</sub> = 0A                       | -20 | 6    | +20  | mV   |
| Load Regulation                                              | $\Delta V_{LOAD}$ | $I_{OUT} = \pm 1.5A$                        | -20 |      | +20  | mV   |
| Protection                                                   |                   |                                             |     |      |      |      |
| Current limit                                                | I <sub>LIM</sub>  |                                             | 2.0 |      |      | Α    |
| Thermal Shutdown Temperature                                 | $T_{SD}$          | V <sub>CNTL</sub> = 5V                      | 125 | 180  |      | °C   |
| Thermal Shutdown Hysteresis                                  | $\Delta T_{SD}$   | V <sub>CNTL</sub> = 5V                      |     | 40   |      | °C   |
| REFEN Shutdown                                               |                   |                                             |     |      |      |      |
| Shutdown Threshold                                           | $V_{IH}$          | Enable                                      | 0.2 | 0.35 | 0.65 | V    |
|                                                              | $V_{IL}$          | Shutdown                                    |     |      | 0.15 |      |

#### FUNCTIONAL DESCRIPTION

#### **General Information**

The **UR5512** is a linear regulator designed for DDR SDRAM bus terminator application. The output,  $V_{\text{OUT}}$  is capable of sourcing or sinking current up to 2A peak while regulating the output voltage to within 20mV offset. The **UR5512** has excellent response to load regulation while preventing shoot through. Active-low shutdown mechanism and fault protections. The **UR5512** is available in several packages to meet different power dissipation and surface mount applications.

#### **Output Voltage Regulation**

The output voltage tracks the reference voltage applied at  $V_{REF}$  pin. Two internal NPN pass transistors act as the buffered output regulate the output voltage by sourcing current from  $V_{IN}$  pin or sinking current to GND pin. An internal Kelvin sensing scheme is use at the  $V_{OUT}$  pin to improve load regulation at various load current. Since the **UR5512** exhibits excellent response to load transient, lesser amount of capacitors can be used.

#### **Current Limit**

An internal current limiting sensor is used to monitor the maximum output current to prevent damages from overload or short-circuit condition. Increasing the input voltage of  $V_{IN}$  or  $V_{CNTL}$  will get higher current-limit points.

#### **Shutdown and Soft-Start**

An additional function of the  $V_{REF}$  pin is acting as a shutdown control input that can be used for suspend to RAM functionality. Applying and holding a voltage below 0.15V to  $V_{REF}$  pin shuts down the output of the regulator. An external NPN transistor or N-channel MOSFET is used to pull down the  $V_{REF}$  pin voltage; while applying a "high" signal to turn on the transistor. During shutdown condition, the two pass transistors are turned off and the output  $V_{OUT}$  will tri-state; sourcing or sinking no current. When releasing the  $V_{REF}$  pin, the current through the resistor divider charges the capacitor Css to initiate a soft-start cycle.

## Thermal Shutdown

If the junction temperature exceeds the thermal shutdown ( $T_J$ = +150°C) then the part will enter a shutdown state. A thermal sensor turns off both pass transistors, allowing the device to cool down. After the junction temperature reduces by 40°C, the regulator starts to regulate again; resulting in a pulsed output during continuous thermal overload conditions.

#### **Power Inputs**

Input power up sequence are not required for  $V_{IN}$  and  $V_{CNTL}$ . Be careful; do not apply voltage to  $V_{OUT}$  when there is no  $V_{CNTL}$  voltage presented. This is due to the internal parasitic diodes between  $V_{OUT}$  to  $V_{IN}$  and  $V_{OUT}$  to  $V_{CNTL}$  which will be forward bias.

#### Reference Voltage

The reference voltage is programmed by a resistor divider between  $V_{IN}$  and GND pins. The recommended resistor is <  $5k\Omega$  to maintain the accuracy of the output voltage. For improved the performance, an external bypass capacitor can be used, located close to  $V_{REF}$  pin to help with noise. A ceramic capacitor can be use and is selected to be greater than  $0.1\mu F$ . Do not place any additional loading on this reference input pin.

# **TYPICAL APPLICATIONS CIRCUIT**



$$V_{REF} = V_{IN} \cdot \frac{R_2}{R_1 + R_2}$$
 (V  
 $V_{OUT}$  track VREF



### **■ TYPICAL CHARACTERISTICS**







UTC assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all UTC products described or contained herein. UTC products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice.