## FEATURES

High speed and fast settling on 5 V
$110 \mathrm{MHz},-3 \mathrm{~dB}$ bandwidth ( $\mathrm{G}=+1$ ) (AD8051/AD8052)
$150 \mathrm{MHz},-3 \mathrm{~dB}$ bandwidth ( $\mathrm{G}=+1$ ) (AD8054)
145 V/ $\mu$ s slew rate
50 ns settling time to $0.1 \%$
Single-supply operation
Output swings to within 25 mV of either rail
Input voltage range: $\mathbf{- 0 . 2} \mathbf{V}$ to $+4 \mathrm{~V} ; \mathrm{V}_{\mathrm{s}}=5 \mathrm{~V}$
Video specifications ( $\mathbf{G}=+\mathbf{2}$ )
0.1 dB gain flatness: $\mathbf{2 0} \mathbf{~ M H z ;} \mathrm{R}_{\mathrm{L}}=150 \Omega$

Differential gain/phase: $0.03 \% / 0.03^{\circ}$
Low distortion
-80 dBc total harmonic @ $1 \mathrm{MHz}, \mathrm{RL}_{\mathrm{L}}=100 \Omega$
Outstanding load drive capability
Drives $45 \mathrm{~mA}, 0.5 \mathrm{~V}$ from supply rails (AD8051/AD8052)
Drives 50 pF capacitive load (G = +1) (AD8051/AD8052)
Low power: $\mathbf{2 . 7 5} \mathrm{mA}$ /amplifier (AD8054)
Low power: 4.4 mA/amplifier (AD8051/AD8052)

## APPLICATIONS

## Active filters

A/D drivers
Consumer video
Professional cameras
CCD imaging systems
CD/DVD ROMs

## GENERAL DESCRIPTION

The AD8051 (single), AD8052 (dual), and AD8054 (quad) are low cost, high speed, voltage feedback amplifiers. The amplifiers operate on $+3 \mathrm{~V},+5 \mathrm{~V}$, or $\pm 5 \mathrm{~V}$ supplies at low supply current. They have true single-supply capability with an input voltage range extending 200 mV below the negative rail and within 1 V of the positive rail.

Despite their low cost, the AD8051/AD8052/AD8054 provide excellent overall performance and versatility. The output voltage swings to within 25 mV of each rail, providing maximum output dynamic range with excellent overdrive recovery.

The AD8051/AD8052/AD8054 are well suited for video electronics, cameras, video switchers, or any high speed portable equipment. Low distortion and fast settling make them ideal for active filter applications.

## Rev. G

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

PIN CONNECTIONS (TOP VIEWS)


Figure 1. SOIC-8 (R)


Figure 3. SOIC (R-8) and MSOP (RM-8)


Figure 2. SOT-23-5 (RJ)


Figure 4. SOIC (R-14) and TSSOP (RU-14)

The AD8051/AD8052 in the 8-lead SOIC, the AD8052 in the MSOP, the AD8054 in the 14-lead SOIC, and the 14-lead TSSOP packages are available in the extended temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.


Figure 5. Low Distortion Rail-to-Rail Output Swing

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

## AD8051/AD8052/AD8054

## TABLE OF CONTENTS

$\qquad$1
Applications .....  1-
General Description .....  1
Pin Connections (Top Views) .....  1
Revision History .....  2
Specifications .....  3
Absolute Maximum Ratings ..... 9
Maximum Power Dissipation .....  9
ESD Caution .....  9
Typical Performance Characteristics ..... 10
Theory of Operation ..... 16
REVISION HISTORY
5/06-Rev. F to Rev. G
Updated Format ..... Universal
Changes to Features, Applications, and General Description ..... 1
Changes to Figure 15 ..... 12
Changes to the Ordering Guide ..... 22
9/04—Rev. E to Rev. F
Changes to Ordering Guide .....  7
Changes to Figure 15 ..... 15
3/04—Rev. D to Rev. E
Changes to General Description .....  2
Changes to Specifications .....  3
Changes to Ordering Guide .....  6
Circuit Description ..... 16
Application Information ..... 17
Overdrive Recovery ..... 17
Driving Capacitive Loads ..... 17
Layout Considerations ..... 18
Active Filters ..... 18
A/D and D/A Applications ..... 18
Sync Stripper ..... 19
Single-Supply Composite Video Line Driver ..... 20
Outline Dimensions ..... 21
Ordering Guide ..... 22
2/03-Rev. C to Rev. D
Changes to General Description ..... 1
Changes to Specifications ..... 3
Changes to Absolute Maximum Ratings ..... 6
1/03-Rev. B to Rev. C
Changes to General Description .....  1
Changes to Pin Connections ..... 1
Changes to Specifications ..... 2
Changes to Absolute Maximum Ratings ..... 9
Changes to Figure 2 ..... 9
Changes to Ordering Guide .....  9
Updated Outline Dimensions ..... 20

## SPECIFICATIONS

@ $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to 2.5 V , unless otherwise noted.
Table 1.


## AD8051/AD8052/AD8054

|  |  | AD8051A/AD8052A |  |  | AD8054A |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Parameter | Conditions | Min | Typ | Max | Min | Typ | Max | Unit

${ }^{1}$ Refer to Figure 19.
@ $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to 1.5 V , unless otherwise noted.
Table 2.


## AD8051/AD8052/AD8054

|  |  | AD8051A/AD8052A |  | AD8054A |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Parameter | Conditions | Min | Typ | Max | Min | Typ | Max | Unit

${ }^{1}$ Refer to Figure 19.
@ $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to ground, unless otherwise noted.
Table 3.

| Parameter | Conditions | AD8051A/AD8052A |  |  | AD8054A |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |  |  |
| -3 dB Small Signal Bandwidth | $\mathrm{G}=+1, \mathrm{~V}_{0}=0.2 \mathrm{Vp}-\mathrm{p}$ | 70 | 110 |  | 85 | 160 |  | MHz |
|  | $\mathrm{G}=-1,+2, \mathrm{~V}_{0}=0.2 \mathrm{~V}$ p-p |  | 50 |  |  | 65 |  | MHz |
| Bandwidth for 0.1 dB Flatness | $\begin{aligned} & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{o}}=0.2 \mathrm{~V} \mathrm{p}-\mathrm{p}, \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{R}_{\mathrm{F}}=1.1 \mathrm{k} \Omega \\ & \text { for AD8051A/AD8052A } \end{aligned}$ |  | 20 |  |  |  |  | MHz |
|  | $\mathrm{R}_{\mathrm{F}}=200 \Omega$ for AD8054A |  |  |  |  | 15 |  | MHz |
| Slew Rate | $\mathrm{G}=-1, \mathrm{~V}_{0}=2 \mathrm{~V}$ step | 105 | 170 |  | 150 | 190 |  | V/ $/ \mathrm{s}$ |
| Full Power Response | $\mathrm{G}=+1, \mathrm{~V}_{0}=2 \mathrm{~V}$ p-p |  | 40 |  |  | 50 |  | MHz |
| Settling Time to 0.1\% | $\mathrm{G}=-1, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V}$ step |  | 50 |  |  | 40 |  | MHz |
| NOISE/DISTORTION PERFORMANCE |  |  |  |  |  |  |  |  |
| Total Harmonic Distortion | $\mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{G}=+2$ |  | -71 |  |  | -72 |  | dB |
| Input Voltage Noise | $\mathrm{f}=10 \mathrm{kHz}$ |  | 16 |  |  | 16 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Input Current Noise <br> Differential Gain Error (NTSC) | $\mathrm{f}=10 \mathrm{kHz}$ |  | 900 |  |  | 900 |  | $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ |
|  | $\mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega$ |  | 0.02 |  |  | 0.06 |  |  |
| Differential Phase Error (NTSC) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  | 0.02 |  |  | 0.02 |  |  |
|  | $\mathrm{G}=+2, \mathrm{RL}_{\mathrm{L}}=150 \Omega$ |  | 0.11 |  |  | 0.15 |  | Degrees |
|  | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  | 0.02 |  |  | 0.03 |  | Degrees |
| Crosstalk | $\mathrm{f}=5 \mathrm{MHz}, \mathrm{G}=+2$ |  | -60 |  |  | -60 |  | dB |
| DC PERFORMANCE |  |  |  |  |  |  |  |  |
| Input Offset Voltage |  |  | 1.8 | 11 |  | 1.8 | 13 | mV |
|  | $\mathrm{T}_{\text {MIN }}-\mathrm{T}_{\text {MAX }}$ |  |  | 27 |  |  | 32 | mV |
| Offset Drift |  |  | 10 |  |  | 15 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current |  |  | 1.4 | 2.6 |  | 2 | 4.5 | $\mu \mathrm{A}$ |
|  | $\mathrm{T}_{\text {MIN }}-\mathrm{T}_{\text {MAX }}$ |  |  | 3.5 |  |  | 4.5 | $\mu \mathrm{A}$ |
| Input Offset Current Open-Loop Gain |  |  | 0.1 | 0.75 |  | 0.2 | 1.2 | $\mu \mathrm{A}$ |
|  | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | 88 | 96 |  | 84 | 96 |  | dB |
|  | $\mathrm{T}_{\text {min }}$ - $\mathrm{T}_{\text {max }}$ |  | 96 |  |  | 96 |  | dB |
|  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ | 78 | 82 |  | 76 | 82 |  | dB |
|  | $\mathrm{T}_{\text {MIN }}-\mathrm{T}_{\text {MAX }}$ |  | 80 |  |  | 80 |  | dB |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Input Resistance |  |  | 290 |  |  | 300 |  | k $\Omega$ |
| Input Capacitance |  |  | 1.4 |  |  | 1.5 |  | pF |
| Input Common-Mode Voltage Range |  |  | $\begin{aligned} & -5.2 \text { to } \\ & +4 \end{aligned}$ |  |  | $\begin{aligned} & -5.2 \text { to } \\ & +4 \end{aligned}$ |  | V |
| Common-Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}=-5 \mathrm{~V}$ to +3.5 V | 72 | 88 |  | 70 | 86 |  | dB |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ |  | $\begin{aligned} & -4.98 \text { to } \\ & +4.98 \end{aligned}$ |  |  | $\begin{aligned} & -4.97 \text { to } \\ & +4.97 \end{aligned}$ |  | V |
|  | $R \mathrm{~L}=2 \mathrm{k} \Omega$ | $\begin{aligned} & -4.85 \text { to } \\ & +4.85 \end{aligned}$ | $\begin{aligned} & -4.97 \text { to } \\ & +4.97 \end{aligned}$ |  | $\begin{aligned} & -4.8 \text { to } \\ & +4.8 \end{aligned}$ | $\begin{aligned} & -4.9 \text { to } \\ & +4.9 \end{aligned}$ |  | V |
|  | R L $=150 \Omega$ | $\begin{aligned} & -4.45 \text { to } \\ & +4.3 \end{aligned}$ | $\begin{aligned} & -4.6 \text { to } \\ & +4.6 \end{aligned}$ |  | $\begin{aligned} & -4.0 \text { to } \\ & +3.8 \end{aligned}$ | $\begin{aligned} & -4.5 \text { to } \\ & +4.5 \end{aligned}$ |  | V |
| Output Current | $\mathrm{V}_{\text {OUT }}=-4.5 \mathrm{~V}$ to +4.5 V |  | 45 |  |  | 30 |  | mA |
|  | $\mathrm{T}_{\text {MIN }}-\mathrm{T}_{\text {MAX }}$ |  | 45 |  |  | 30 |  | mA |
| Short-Circuit Current | Sourcing |  | 100 |  |  | 60 |  | mA |
|  | Sinking |  | 160 |  |  | 100 |  | mA |
| Capacitive Load Drive | $\mathrm{G}=+1$ (AD8051/AD8052) |  | 50 |  |  |  |  | pF |
|  | $\mathrm{G}=+2$ (AD8054) |  |  |  |  | 40 |  | pF |

## AD8051/AD8052/AD8054

| Parameter | Conditions | AD8051A/AD8052A |  |  | AD8054A |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Operating Range |  | 3 |  | 12 | 3 |  | 12 | V |
| Quiescent Current/Amplifier |  |  | 4.8 | 5.5 |  | 2.875 | 3.4 | mA |
| Power Supply Rejection Ratio | $\Delta \mathrm{V}_{\mathrm{s}}= \pm 1$ | 68 | 80 |  | 68 | 80 |  | dB |
| OPERATING TEMPERATURE RANGE |  |  |  |  |  |  |  |  |
|  | RJ-5 | -40 |  | +85 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | RM-8, R-8, RU-14, R-14 | -40 |  | +125 | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Ratings |
| :--- | :--- |
| Supply Voltage | 12.6 V |
| Internal Power Dissipation ${ }^{1}$ |  |
| SOIC Packages | Observe Power <br> Derating Curves <br> Observe Power <br> SOT-23 Package <br>  <br> MSOPating Curves <br> Obackage <br> Observe Power <br> TSSOP Package <br>  <br> Derating Curves <br> Input Voltage (Common Mode) <br> Differential Input Voltage <br> Observe Power <br> Output Short-Circuit Duration <br> Derating Curves <br> Storage Temperature Range (R) <br> Operating Temperature Range (A Grade) <br> Lead Temperature (Soldering 10 sec) |

[^0]Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## MAXIMUM POWER DISSIPATION

The maximum power that can be safely dissipated by the AD8051/AD8052/AD8054 is limited by the associated rise in junction temperature. The maximum safe junction temperature for plastic encapsulated devices is determined by the glass transition temperature of the plastic, approximately $150^{\circ} \mathrm{C}$. Temporarily exceeding this limit can cause a shift in parametric performance due to a change in the stresses exerted on the die by the package. Exceeding a junction temperature of $175^{\circ} \mathrm{C}$ for an extended period can result in device failure.

While the AD8051/AD8052/AD8054 are internally shortcircuit protected, this cannot be sufficient to guarantee that the maximum junction temperature $\left(150^{\circ} \mathrm{C}\right)$ is not exceeded under all conditions. To ensure proper operation, it is necessary to observe the maximum power derating curves.


Figure 6. Maximum Power Dissipation vs. Temperature for AD8051/AD8052/AD8054

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance


## AD8051/AD8052/AD8054

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 7. AD8051/AD8052 Normalized Gain vs. Frequency; Vs $=5 \mathrm{~V}$


Figure 8. AD8051/AD8052 Gain vs. Frequency vs. Supply


Figure 9. AD8051/AD8052 Gain vs. Frequency vs. Temperature


Figure 10. AD8054 Normalized Gain vs. Frequency; $V_{S}=5 \mathrm{~V}$


Figure 11. AD8054 Gain vs. Frequency vs. Supply


Figure 12. AD8054 Gain vs. Frequency vs. Temperature

## AD8051/AD8052/AD8054



Figure 13. AD8051/AD8052 0.1dB Gain Flatness vs. Frequency; $G=+2$


Figure 14. AD8051/AD8052 Large Signal Frequency Response; $G=+2$


Figure 15. AD8051/AD8052 Open-Loop Gain and Phase vs. Frequency


Figure 16. AD8054 0.1dB Gain Flatness vs. Frequency; $G=+2$


Figure 17. AD8054 Large Signal Frequency Response; $G=+2$


Figure 18. AD8054 Open-Loop Gain and Phase Margin vs. Frequency

## AD8051/AD8052/AD8054



Figure 19. Total Harmonic Distortion


Figure 20. Worst Harmonic vs. Output Voltage


Figure 21. AD8051/AD8052 Differential Gain and Phase Errors


Figure 22. Input Voltage Noise vs. Frequency


Figure 23. Input Current Noise vs. Frequency



Figure 24. AD8054 Differential Gain and Phase Errors

## AD8051/AD8052/AD8054



Figure 25. AD8052 Crosstalk (Output-to-Output) vs. Frequency


Figure 26. CMRR vs. Frequency


Figure 27. Closed-Loop Output Resistance vs. Frequency


Figure 28. AD8054 Crosstalk (Output-to-Output) vs. Frequency


Figure 29. PSRR vs. Frequency


Figure 30. Settling Time vs. Input Step

## AD8051/AD8052/AD8054



Figure 31. AD8051/AD8052 Output Saturation Voltage vs. Load Current


Figure 33. AD8054 Output Saturation Voltage vs. Load Current


Figure 32. Open-Loop Gain vs. Output Voltage

## AD8051/AD8052/AD8054



Figure 34. 100 mV Step Response, $G=+1$


Figure 35. AD8051/AD8052 200 mV Step Response; $V_{s}=5 \mathrm{~V}, G=+1$


Figure 36. Large Signal Step Response; $V_{s}=5 \mathrm{~V}, \mathrm{G}=+2$


Figure 37. Output Swing; $G=-1, R_{L}=2 \mathrm{k} \Omega$


Figure 38. AD8054 100 mV Step Response; $V_{S}=5 \mathrm{~V}, \mathrm{G}=+1$


Figure 39. Large Signal Step Response; $V_{s}= \pm 5$ V, G $=+1$

## THEORY OF OPERATION

## CIRCUIT DESCRIPTION

The AD8051/AD8052/AD8054 is fabricated on the Analog Devices proprietary eXtra-Fast Complementary Bipolar (XFCB) process, which enables the construction of PNP and NPN transistors with similar fTs in the 2 GHz to 4 GHz region. The process is dielectrically isolated to eliminate the parasitic and latch-up problems caused by junction isolation. These features allow the construction of high frequency, low distortion amplifiers with low supply currents. This design uses a differential output input stage to maximize bandwidth and headroom (see Figure 40). The smaller signal swings required on the first stage outputs (nodes SIP, SIN) reduce the effect of nonlinear currents due to junction capacitances and improve the distortion performance. This design achieves harmonic distortion of $-80 \mathrm{dBc} @ 1 \mathrm{MHz}$ into $100 \Omega$ with $V_{\text {out }}=2 \mathrm{~V}$ p-p (Gain $=+1$ ) on a single 5 V supply.

The inputs of the device can handle voltages from -0.2 V below the negative rail to within 1 V of the positive rail. Exceeding these values will not cause phase reversal; however, the input ESD devices will begin to conduct if the input voltages exceed the rails by greater than 0.5 V . During this overdrive condition, the output stays at the rail.

The rail-to-rail output range of the AD8051/AD8052/AD8054 is provided by a complementary common-emitter output stage. High output drive capability is provided by injecting all output stage predriver currents directly into the bases of the output devices Q8 and Q36. Biasing of Q8 and Q36 is accomplished by I8 and I5, along with a common-mode feedback loop (not shown). This circuit topology allows the AD8051/AD8052 to drive 45 mA of output current and allows the AD8054 to drive 30 mA of output current with the outputs within 0.5 V of the supply rails.


Figure 40. AD8051/AD8052 Simplified Schematic

## APPLICATION INFORMATION

## OVERDRIVE RECOVERY

Overdrive of an amplifier occurs when the output and/or input range is exceeded. The amplifier must recover from this overdrive condition. As shown in Figure 41, the AD8051/ AD8052/AD8054 recovers within 60 ns from negative overdrive and within 45 ns from positive overdrive.


Figure 41. Overdrive Recovery

## DRIVING CAPACITIVE LOADS

Consider the AD8051/AD8052 in a closed-loop gain of +1 with $+\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ and a load of $2 \mathrm{k} \Omega$ in parallel with 50 pF . Figure 42 and Figure 43 show their frequency and time domain responses, respectively, to a small-signal excitation. The capacitive load drive of the AD8051/AD8052/AD8054 can be increased by adding a low value resistor in series with the load. Figure 44 and Figure 45 show the effect of a series resistor on the capacitive drive for varying voltage gains. As the closed-loop gain is increased, the larger phase margin allows for larger capacitive loads with less peaking. Adding a series resistor with lower closed-loop gains accomplishes the same effect. For large capacitive loads, the frequency response of the amplifier will be dominated by the roll-off of the series resistor and the load capacitance.


Figure 42. AD8051/AD8052 Closed-Loop Frequency Response: $C_{L}=50 \mathrm{pF}$


Figure 43. AD8051/AD8052 200 mV Step Response: $C_{L}=50 \mathrm{pF}$


Figure 44. AD8051/AD8052 Capacitive Load Drive vs. Closed-Loop Gain


Figure 45. AD8054 Capacitive Load Drive vs. Closed-Loop Gain

## AD8051/AD8052/AD8054

## LAYOUT CONSIDERATIONS

The specified high speed performance of the AD8051/AD8052/ AD8054 requires careful attention to board layout and component selection. Proper RF design techniques and low parasitic component selection are necessary.

The PCB should have a ground plane covering all unused portions of the component side of the board to provide a low impedance path. The ground plane should be removed from the area near the input pins to reduce parasitic capacitance.

Chip capacitors should be used for supply bypassing. One end should be connected to the ground plane and the other within 3 mm of each power pin. An additional large ( $4.7 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ ) tantalum electrolytic capacitor should be connected in parallel, but not necessarily so close, to supply current for fast, large signal changes at the output.

The feedback resistor should be located close to the inverting input pin to keep the parasitic capacitance at this node to a minimum. Parasitic capacitance of less than 1 pF at the inverting input can significantly affect high speed performance.

Stripline design techniques should be used for long signal traces (greater than about 25 mm ). These should be designed with a characteristic impedance of $50 \Omega$ or $75 \Omega$ and be properly terminated at each end.

## ACTIVE FILTERS

Active filters at higher frequencies require wider bandwidth op amps to work effectively. Excessive phase shift produced by lower frequency op amps can significantly affect active filter performance.

Figure 46 shows an example of a 2 MHz biquad bandwidth filter that uses three op amps of an AD8054. Such circuits are sometimes used in medical ultrasound systems to lower the noise bandwidth of the analog signal before A/D conversion.

Note that the unused amplifier's inputs should be tied to ground.


Figure 46. 2 MHz Biquad Band-Pass Filter Using AD8054
The frequency response of the circuit is shown in Figure 47.


Figure 47. Frequency Response of 2 MHz Band-Pass Biquad Filter

## A/D AND D/A APPLICATIONS

Figure 48 is a schematic showing the AD8051 used as a driver for an AD9201, a 10-bit, 20 MSPS, dual A/D converter. This converter is designed to convert I and Q signals in communications systems. In this application, only the I channel is being driven. The I channel is enabled by applying a logic high to SELECT (Pin 13).

The AD8051 is running from a dual supply and is configured for a gain of +2 . The input signal is terminated in $50 \Omega$ and the output is 2 V p-p, which is the maximum input range of the AD9201. The $22 \Omega$ series resistor limits the maximum current that flows and helps to lower the distortion of the A/D converter.


Figure 48. The AD8051 Driving an AD9201, a 10-Bit, 20 MSPS A/D Converter
The AD9201 has differential inputs for each channel. These are designated the $A$ and $B$ inputs. The $B$ inputs of each channel are connected to VREF (Pin 22), which supplies a positive reference of 2.5 V . Each of the B inputs has a small low-pass filter that also helps to reduce distortion.

The output of the op amp is ac-coupled into INA-I (Pin 16) via two parallel capacitors to provide good high frequency and low frequency coupling. The $1 \mathrm{k} \Omega$ resistor references the signal to VREF that is applied to INB-I. Thus, INA-I swings both positive and negative with respect to the bias voltage applied to INB-I.


Figure 49. FFT Plot for AD8051 Driving the AD9201 at 1 MHz
With the sampling clock running at 20 MSPS, the A/D output was analyzed with a digital analyzer. Two input frequencies were used, 1 MHz and 9.5 MHz , which is just short of the Nyquist frequency. These signals were well filtered to minimize any harmonics.

Figure 49 shows the FFT response of the $\mathrm{A} / \mathrm{D}$ for the case of a 1 MHz analog input. The SFDR is 71.66 dB , and the $\mathrm{A} / \mathrm{D}$ is producing 8.8 ENOB (effective number of bits). When the analog frequency was raised to 9.5 MHz , the SFDR was reduced to -60.18 dB and the A/D operated with 8.46 ENOBs as shown in Figure 50. The inclusion of the AD8051 in the circuit did not worsen the distortion performance of the AD9201.


Figure 50. FFT Plot for AD8051 Driving the AD9201 at 9.5 MHz

## SYNC STRIPPER

Synchronizing pulses are sometimes carried on video signals so as not to require a separate channel to carry the synchronizing information. However, for some functions, such as A/D conversion, it is not desirable to have the sync pulses on the video signal. These pulses reduce the dynamic range of the video signal and do not provide any useful information for such a function.

## AD8051/AD8052/AD8054

A sync stripper removes the synchronizing pulses from a video signal while passing all the useful video information. Figure 51 shows a practical single-supply circuit that uses only a single AD8051. It is capable of directly driving a reverse terminated video line.


Figure 51. Sync Stripper
The video signal plus sync is applied to the noninverting input with the proper termination. The amplifier gain is set to 2 via the two $1 \mathrm{k} \Omega$ resistors in the feedback circuit. A bias voltage must be applied to R1 so that the input signal has the sync pulses stripped at the proper level.

The blanking level of the input video pulse is the desired place to remove the sync information. This level is multiplied by 2 by the amplifier. This level must be at ground at the output for the sync stripping action to take place. Since the gain of the amplifier from the input of R1 to the output is -1 , a voltage equal to $2 \times$ $\mathrm{V}_{\text {biank }}$ must be applied to make the blanking level come out at ground.

## SINGLE-SUPPLY COMPOSITE VIDEO LINE DRIVER

Many composite video signals have their blanking level at ground and have video information that is both positive and negative. Such signals require dual-supply amplifiers to pass them. However, by ac level shifting, a single-supply amplifier can be used to pass these signals. The following complications can arise from such techniques.

Signals of bounded peak-to-peak amplitude that vary in duty cycle require larger dynamic swing capacity than their (bounded) peak-to-peak amplitude after they are ac-coupled. As a worst case, the dynamic signal swing will approach twice the peak-to-peak value. The two conditions that define the maximum dynamic swing requirements are a signal that is mostly low but goes high with a duty cycle that is a small fraction of a percent, and the other extreme defined by the opposite condition.

The worst case of composite video is not quite this demanding. One bounding condition is a signal that is mostly black for an entire frame but has a white (full amplitude) minimum width spike at least once in a frame.

The other extreme is for a full white video signal. The blanking intervals and sync tips of such a signal have negative-going excursions in compliance with the composite video specifications. The combination of horizontal and vertical blanking intervals limit such a signal to being at the highest (white) level for a maximum of about $75 \%$ of the time.

As a result of the duty cycles between the two extremes previously presented, a 1 V p-p composite video signal that is multiplied by a gain of 2 requires about 3.2 V p-p of dynamic voltage swing at the output for an op amp to pass a composite video signal of arbitrarily varying duty cycle without distortion.

Some circuits use a sync tip clamp to hold the sync tips at a relatively constant level to lower the amount of dynamic signal swing required. However, these circuits can have artifacts, such as sync tip compression, unless they are driven by a source with a very low output impedance. The AD8051/AD8052/AD8054 have adequate signal swing when running on a single 5 V supply to handle an ac-coupled composite video signal.

The input to the circuit in Figure 52 is a standard composite ( 1 V p-p) video signal that has the blanking level at ground. The input network level shifts the video signal by means of ac coupling. The noninverting input of the op amp is biased to half of the supply voltage.

The feedback circuit provides unity gain for the dc-biasing of the input and provides a gain of 2 for any signals that are in the video bandwidth. The output is ac-coupled and terminated to drive the line.

The capacitor values were selected for providing minimum tilt or field time distortion of the video signal. These values would be required for video that is considered to be studio or broadcast quality. However, if a lower consumer grade of video, sometimes referred to as consumer video, is all that is desired, the values and the cost of the capacitors can be reduced by as much as a factor of five with minimum visible degradation in the picture.


Figure 52. Single-Supply Composite Video Line Driver

## OUTLINE DIMENSIONS



Figure 53. 14-Lead Standard Small Outline Package [SOIC_N] Narrow Body (R-14)
Dimensions shown in millimeters and (inches)


Figure 54. 5-Lead Small Outline Transistor Package [SOT-23] (RJ-5)
Dimensions shown in millimeters

Figure 55. 8-Lead Mini Small Outline Package [MSOP] (RM-8)
Dimensions shown in millimeters


CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 56. 8-Lead Standard Small Outline Package [SOIC_N]
Narrow Body (R-8)
Dimensions shown in millimeters and (inches)


COMPLIANT TO JEDEC STANDARDS MO-153-AB-1
Figure 57. 14-Lead Thin Shrink Small Outline Package [TSSOP] (RU-14)
Dimensions shown in millimeters
Rev. G|Page 21 of 24

## AD8051/AD8052/AD8054

ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option | Branding |
| :---: | :---: | :---: | :---: | :---: |
| AD8051AR | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD8051AR-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13" Tape and Reel | R-8 |  |
| AD8051AR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7" Tape and Reel | R-8 |  |
| AD8051ARZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD8051ARZ-REEL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13" Tape and Reel | R-8 |  |
| AD8051ARZ-REEL71 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7" Tape and Reel | R-8 |  |
| AD8051ART-R2 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23, 7" Tape and Reel | RJ-5 | H2A |
| AD8051ART-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23, 13" Tape and Reel | RJ-5 | H2A |
| AD8051ART-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23, 7 " Tape and Reel | RJ-5 | H2A |
| AD8051ARTZ-R2 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23, 7 " Tape and Reel | RJ-5 | H06 |
| AD8051ARTZ-REEL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23, 13" Tape and Reel | RJ-5 | H06 |
| AD8051ARTZ-REEL71 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23, 7 " Tape and Reel | RJ-5 | H06 |
| AD8052AR | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD8052AR-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13" Tape and Reel | R-8 |  |
| AD8052AR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7" Tape and Reel | R-8 |  |
| AD8052ARZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD8052ARZ-REEL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13" Tape and Reel | R-8 |  |
| AD8052ARZ-REEL71 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7" Tape and Reel | R-8 |  |
| AD8052ARM | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | H4A |
| AD8052ARM-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP, 13" Tape and Reel | RM-8 | H4A |
| AD8052ARM-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP, 7" Tape and Reel | RM-8 | H4A |
| AD8052ARMZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | H4A\# |
| AD8052ARMZ-REEL71 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP, 7" Tape and Reel | RM-8 | H4A\# |
| AD8054AR | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead SOIC_N | R-14 |  |
| AD8054AR-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead SOIC_N, 13" Tape and Reel | R-14 |  |
| AD8054AR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead SOIC_N, 7" Tape and Reel | R-14 |  |
| AD8054ARZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead SOIC_N | R-14 |  |
| AD8054ARZ-REEL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead SOIC_N, 13" Tape and Reel | R-14 |  |
| AD8054ARZ-REEL71 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead SOIC_N, 7" Tape and Reel | R-14 |  |
| AD8054ARU | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead TSSOP | RU-14 |  |
| AD8054ARU-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead TSSOP, 13" Tape and Reel | RU-14 |  |
| AD8054ARU-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead TSSOP, 7" Tape and Reel | RU-14 |  |
| AD8054ARUZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead TSSOP | RU-14 |  |
| AD8054ARUZ-REEL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead TSSOP, 13" Tape and Reel | RU-14 |  |
| AD8054ARUZ-REEL71 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead TSSOP, 7" Tape and Reel | RU-14 |  |

[^1]NOTES

## AD8051/AD8052/AD8054

## NOTES


[^0]:    ${ }^{1}$ Specification is for device in free air:
    8-Lead SOIC: $\theta_{J A}=125^{\circ} \mathrm{C} / \mathrm{W}$
    5 -Lead SOT-23: $\theta_{\mathrm{JA}}=180^{\circ} \mathrm{C} / \mathrm{W}$
    8-Lead MSOP: $\theta_{\mathrm{JA}}=150^{\circ} \mathrm{C} / \mathrm{W}$
    14-Lead SOIC: $\theta_{J A}=90^{\circ} \mathrm{C} / \mathrm{W}$
    14-Lead TSSOP: $\theta_{\mathrm{JA}}=120^{\circ} \mathrm{C} / \mathrm{W}$.

[^1]:    ${ }^{1} \mathrm{Z}=\mathrm{Pb}$-free part, \# denotes lead-free product may be top or bottom marked.

